hw-me.c 33.3 KB
Newer Older
O
Oren Weil 已提交
1 2 3
/*
 *
 * Intel Management Engine Interface (Intel MEI) Linux driver
4
 * Copyright (c) 2003-2012, Intel Corporation.
O
Oren Weil 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 */

#include <linux/pci.h>
18 19 20

#include <linux/kthread.h>
#include <linux/interrupt.h>
21
#include <linux/pm_runtime.h>
22
#include <linux/sizes.h>
23 24

#include "mei_dev.h"
25 26
#include "hbm.h"

27 28
#include "hw-me.h"
#include "hw-me-regs.h"
29

T
Tomas Winkler 已提交
30 31
#include "mei-trace.h"

32
/**
33
 * mei_me_reg_read - Reads 32bit data from the mei device
34
 *
35
 * @hw: the me hardware structure
36 37
 * @offset: offset from which to read the data
 *
38
 * Return: register value (u32)
39
 */
40
static inline u32 mei_me_reg_read(const struct mei_me_hw *hw,
41 42
			       unsigned long offset)
{
43
	return ioread32(hw->mem_addr + offset);
44 45 46 47
}


/**
48
 * mei_me_reg_write - Writes 32bit data to the mei device
49
 *
50
 * @hw: the me hardware structure
51 52 53
 * @offset: offset from which to write the data
 * @value: register value to write (u32)
 */
54
static inline void mei_me_reg_write(const struct mei_me_hw *hw,
55 56
				 unsigned long offset, u32 value)
{
57
	iowrite32(value, hw->mem_addr + offset);
58
}
O
Oren Weil 已提交
59

60
/**
61
 * mei_me_mecbrw_read - Reads 32bit data from ME circular buffer
T
Tomas Winkler 已提交
62
 *  read window register
63 64 65
 *
 * @dev: the device structure
 *
66
 * Return: ME_CB_RW register value (u32)
67
 */
68
static inline u32 mei_me_mecbrw_read(const struct mei_device *dev)
69
{
70
	return mei_me_reg_read(to_me_hw(dev), ME_CB_RW);
71
}
72 73 74 75 76 77 78 79 80 81 82 83

/**
 * mei_me_hcbww_write - write 32bit data to the host circular buffer
 *
 * @dev: the device structure
 * @data: 32bit data to be written to the host circular buffer
 */
static inline void mei_me_hcbww_write(struct mei_device *dev, u32 data)
{
	mei_me_reg_write(to_me_hw(dev), H_CB_WW, data);
}

84
/**
85
 * mei_me_mecsr_read - Reads 32bit data from the ME CSR
86
 *
87
 * @dev: the device structure
88
 *
89
 * Return: ME_CSR_HA register value (u32)
90
 */
91
static inline u32 mei_me_mecsr_read(const struct mei_device *dev)
92
{
T
Tomas Winkler 已提交
93 94 95 96 97 98
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), ME_CSR_HA);
	trace_mei_reg_read(dev->dev, "ME_CSR_HA", ME_CSR_HA, reg);

	return reg;
99
}
O
Oren Weil 已提交
100 101

/**
T
Tomas Winkler 已提交
102 103
 * mei_hcsr_read - Reads 32bit data from the host CSR
 *
104
 * @dev: the device structure
T
Tomas Winkler 已提交
105
 *
106
 * Return: H_CSR register value (u32)
T
Tomas Winkler 已提交
107
 */
108
static inline u32 mei_hcsr_read(const struct mei_device *dev)
T
Tomas Winkler 已提交
109
{
T
Tomas Winkler 已提交
110 111 112 113 114 115
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), H_CSR);
	trace_mei_reg_read(dev->dev, "H_CSR", H_CSR, reg);

	return reg;
116 117 118 119 120 121 122 123 124 125
}

/**
 * mei_hcsr_write - writes H_CSR register to the mei device
 *
 * @dev: the device structure
 * @reg: new register value
 */
static inline void mei_hcsr_write(struct mei_device *dev, u32 reg)
{
T
Tomas Winkler 已提交
126
	trace_mei_reg_write(dev->dev, "H_CSR", H_CSR, reg);
127
	mei_me_reg_write(to_me_hw(dev), H_CSR, reg);
T
Tomas Winkler 已提交
128 129 130 131
}

/**
 * mei_hcsr_set - writes H_CSR register to the mei device,
O
Oren Weil 已提交
132 133
 * and ignores the H_IS bit for it is write-one-to-zero.
 *
134 135
 * @dev: the device structure
 * @reg: new register value
O
Oren Weil 已提交
136
 */
137
static inline void mei_hcsr_set(struct mei_device *dev, u32 reg)
O
Oren Weil 已提交
138
{
139
	reg &= ~H_CSR_IS_MASK;
140
	mei_hcsr_write(dev, reg);
O
Oren Weil 已提交
141 142
}

143 144 145 146 147 148 149 150 151 152 153 154 155
/**
 * mei_hcsr_set_hig - set host interrupt (set H_IG)
 *
 * @dev: the device structure
 */
static inline void mei_hcsr_set_hig(struct mei_device *dev)
{
	u32 hcsr;

	hcsr = mei_hcsr_read(dev) | H_IG;
	mei_hcsr_set(dev, hcsr);
}

156 157 158 159 160 161 162 163 164 165 166 167
/**
 * mei_me_d0i3c_read - Reads 32bit data from the D0I3C register
 *
 * @dev: the device structure
 *
 * Return: H_D0I3C register value (u32)
 */
static inline u32 mei_me_d0i3c_read(const struct mei_device *dev)
{
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), H_D0I3C);
168
	trace_mei_reg_read(dev->dev, "H_D0I3C", H_D0I3C, reg);
169 170 171 172 173 174 175 176 177 178 179 180

	return reg;
}

/**
 * mei_me_d0i3c_write - writes H_D0I3C register to device
 *
 * @dev: the device structure
 * @reg: new register value
 */
static inline void mei_me_d0i3c_write(struct mei_device *dev, u32 reg)
{
181
	trace_mei_reg_write(dev->dev, "H_D0I3C", H_D0I3C, reg);
182 183 184
	mei_me_reg_write(to_me_hw(dev), H_D0I3C, reg);
}

185 186 187 188 189
/**
 * mei_me_fw_status - read fw status register from pci config space
 *
 * @dev: mei device
 * @fw_status: fw status register values
A
Alexander Usyskin 已提交
190 191
 *
 * Return: 0 on success, error otherwise
192 193 194 195 196
 */
static int mei_me_fw_status(struct mei_device *dev,
			    struct mei_fw_status *fw_status)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
197 198
	struct mei_me_hw *hw = to_me_hw(dev);
	const struct mei_fw_status *fw_src = &hw->cfg->fw_status;
199 200 201 202 203 204 205 206
	int ret;
	int i;

	if (!fw_status)
		return -EINVAL;

	fw_status->count = fw_src->count;
	for (i = 0; i < fw_src->count && i < MEI_FW_STATUS_MAX; i++) {
207 208 209 210 211
		ret = pci_read_config_dword(pdev, fw_src->status[i],
					    &fw_status->status[i]);
		trace_mei_pci_cfg_read(dev->dev, "PCI_CFG_HSF_X",
				       fw_src->status[i],
				       fw_status->status[i]);
212 213 214 215 216 217
		if (ret)
			return ret;
	}

	return 0;
}
218 219

/**
220
 * mei_me_hw_config - configure hw dependent settings
221 222 223
 *
 * @dev: mei device
 */
224
static void mei_me_hw_config(struct mei_device *dev)
225
{
226
	struct pci_dev *pdev = to_pci_dev(dev->dev);
227
	struct mei_me_hw *hw = to_me_hw(dev);
228 229
	u32 hcsr, reg;

230
	/* Doesn't change in runtime */
231
	hcsr = mei_hcsr_read(dev);
232
	hw->hbuf_depth = (hcsr & H_CBD) >> 24;
233

234 235
	reg = 0;
	pci_read_config_dword(pdev, PCI_CFG_HFS_1, &reg);
236
	trace_mei_pci_cfg_read(dev->dev, "PCI_CFG_HFS_1", PCI_CFG_HFS_1, reg);
237 238
	hw->d0i3_supported =
		((reg & PCI_CFG_HFS_1_D0I3_MSK) == PCI_CFG_HFS_1_D0I3_MSK);
239 240 241 242 243 244 245

	hw->pg_state = MEI_PG_OFF;
	if (hw->d0i3_supported) {
		reg = mei_me_d0i3c_read(dev);
		if (reg & H_D0I3C_I3)
			hw->pg_state = MEI_PG_ON;
	}
246
}
247 248 249 250 251

/**
 * mei_me_pg_state  - translate internal pg state
 *   to the mei power gating state
 *
A
Alexander Usyskin 已提交
252 253 254
 * @dev:  mei device
 *
 * Return: MEI_PG_OFF if aliveness is on and MEI_PG_ON otherwise
255 256 257
 */
static inline enum mei_pg_state mei_me_pg_state(struct mei_device *dev)
{
258
	struct mei_me_hw *hw = to_me_hw(dev);
259

260
	return hw->pg_state;
261 262
}

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
static inline u32 me_intr_src(u32 hcsr)
{
	return hcsr & H_CSR_IS_MASK;
}

/**
 * me_intr_disable - disables mei device interrupts
 *      using supplied hcsr register value.
 *
 * @dev: the device structure
 * @hcsr: supplied hcsr register value
 */
static inline void me_intr_disable(struct mei_device *dev, u32 hcsr)
{
	hcsr &= ~H_CSR_IE_MASK;
	mei_hcsr_set(dev, hcsr);
}

/**
 * mei_me_intr_clear - clear and stop interrupts
 *
 * @dev: the device structure
 * @hcsr: supplied hcsr register value
 */
static inline void me_intr_clear(struct mei_device *dev, u32 hcsr)
{
	if (me_intr_src(hcsr))
		mei_hcsr_write(dev, hcsr);
}

O
Oren Weil 已提交
293
/**
A
Alexander Usyskin 已提交
294
 * mei_me_intr_clear - clear and stop interrupts
295 296 297
 *
 * @dev: the device structure
 */
298
static void mei_me_intr_clear(struct mei_device *dev)
299
{
300
	u32 hcsr = mei_hcsr_read(dev);
301

302
	me_intr_clear(dev, hcsr);
303 304
}
/**
305
 * mei_me_intr_enable - enables mei device interrupts
O
Oren Weil 已提交
306 307 308
 *
 * @dev: the device structure
 */
309
static void mei_me_intr_enable(struct mei_device *dev)
O
Oren Weil 已提交
310
{
311
	u32 hcsr = mei_hcsr_read(dev);
312

313
	hcsr |= H_CSR_IE_MASK;
314
	mei_hcsr_set(dev, hcsr);
O
Oren Weil 已提交
315 316 317
}

/**
A
Alexander Usyskin 已提交
318
 * mei_me_intr_disable - disables mei device interrupts
O
Oren Weil 已提交
319 320 321
 *
 * @dev: the device structure
 */
322
static void mei_me_intr_disable(struct mei_device *dev)
O
Oren Weil 已提交
323
{
324
	u32 hcsr = mei_hcsr_read(dev);
325

326
	me_intr_disable(dev, hcsr);
O
Oren Weil 已提交
327 328
}

329 330 331 332 333 334 335 336 337 338 339 340
/**
 * mei_me_synchronize_irq - wait for pending IRQ handlers
 *
 * @dev: the device structure
 */
static void mei_me_synchronize_irq(struct mei_device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	synchronize_irq(pdev->irq);
}

341 342 343 344 345 346 347
/**
 * mei_me_hw_reset_release - release device from the reset
 *
 * @dev: the device structure
 */
static void mei_me_hw_reset_release(struct mei_device *dev)
{
348
	u32 hcsr = mei_hcsr_read(dev);
349 350 351

	hcsr |= H_IG;
	hcsr &= ~H_RST;
352
	mei_hcsr_set(dev, hcsr);
T
Tomas Winkler 已提交
353 354 355

	/* complete this write before we set host ready on another CPU */
	mmiowb();
356
}
357

358
/**
359
 * mei_me_host_set_ready - enable device
360
 *
A
Alexander Usyskin 已提交
361
 * @dev: mei device
362
 */
363
static void mei_me_host_set_ready(struct mei_device *dev)
364
{
365
	u32 hcsr = mei_hcsr_read(dev);
366

367
	hcsr |= H_CSR_IE_MASK | H_IG | H_RDY;
368
	mei_hcsr_set(dev, hcsr);
369
}
A
Alexander Usyskin 已提交
370

371
/**
372
 * mei_me_host_is_ready - check whether the host has turned ready
373
 *
374 375
 * @dev: mei device
 * Return: bool
376
 */
377
static bool mei_me_host_is_ready(struct mei_device *dev)
378
{
379
	u32 hcsr = mei_hcsr_read(dev);
380

381
	return (hcsr & H_RDY) == H_RDY;
382 383 384
}

/**
385
 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
386
 *
387 388
 * @dev: mei device
 * Return: bool
389
 */
390
static bool mei_me_hw_is_ready(struct mei_device *dev)
391
{
392
	u32 mecsr = mei_me_mecsr_read(dev);
393

394
	return (mecsr & ME_RDY_HRA) == ME_RDY_HRA;
395
}
396

397 398 399 400 401 402 403 404 405 406 407 408 409
/**
 * mei_me_hw_is_resetting - check whether the me(hw) is in reset
 *
 * @dev: mei device
 * Return: bool
 */
static bool mei_me_hw_is_resetting(struct mei_device *dev)
{
	u32 mecsr = mei_me_mecsr_read(dev);

	return (mecsr & ME_RST_HRA) == ME_RST_HRA;
}

A
Alexander Usyskin 已提交
410 411 412 413 414 415 416
/**
 * mei_me_hw_ready_wait - wait until the me(hw) has turned ready
 *  or timeout is reached
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
417 418 419
static int mei_me_hw_ready_wait(struct mei_device *dev)
{
	mutex_unlock(&dev->device_lock);
420
	wait_event_timeout(dev->wait_hw_ready,
421
			dev->recvd_hw_ready,
422
			mei_secs_to_jiffies(MEI_HW_READY_TIMEOUT));
T
Tomas Winkler 已提交
423
	mutex_lock(&dev->device_lock);
424
	if (!dev->recvd_hw_ready) {
425
		dev_err(dev->dev, "wait hw ready failed\n");
426
		return -ETIME;
T
Tomas Winkler 已提交
427 428
	}

429
	mei_me_hw_reset_release(dev);
T
Tomas Winkler 已提交
430 431 432 433
	dev->recvd_hw_ready = false;
	return 0;
}

A
Alexander Usyskin 已提交
434 435 436 437 438 439
/**
 * mei_me_hw_start - hw start routine
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
440 441 442
static int mei_me_hw_start(struct mei_device *dev)
{
	int ret = mei_me_hw_ready_wait(dev);
443

T
Tomas Winkler 已提交
444 445
	if (ret)
		return ret;
446
	dev_dbg(dev->dev, "hw is ready\n");
T
Tomas Winkler 已提交
447 448 449 450 451 452

	mei_me_host_set_ready(dev);
	return ret;
}


O
Oren Weil 已提交
453
/**
454
 * mei_hbuf_filled_slots - gets number of device filled buffer slots
O
Oren Weil 已提交
455
 *
456
 * @dev: the device structure
O
Oren Weil 已提交
457
 *
458
 * Return: number of filled slots
O
Oren Weil 已提交
459
 */
460
static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
O
Oren Weil 已提交
461
{
462
	u32 hcsr;
O
Oren Weil 已提交
463 464
	char read_ptr, write_ptr;

465
	hcsr = mei_hcsr_read(dev);
466

467 468
	read_ptr = (char) ((hcsr & H_CBRP) >> 8);
	write_ptr = (char) ((hcsr & H_CBWP) >> 16);
O
Oren Weil 已提交
469 470 471 472 473

	return (unsigned char) (write_ptr - read_ptr);
}

/**
474
 * mei_me_hbuf_is_empty - checks if host buffer is empty.
O
Oren Weil 已提交
475 476 477
 *
 * @dev: the device structure
 *
478
 * Return: true if empty, false - otherwise.
O
Oren Weil 已提交
479
 */
480
static bool mei_me_hbuf_is_empty(struct mei_device *dev)
O
Oren Weil 已提交
481
{
482
	return mei_hbuf_filled_slots(dev) == 0;
O
Oren Weil 已提交
483 484 485
}

/**
486
 * mei_me_hbuf_empty_slots - counts write empty slots.
O
Oren Weil 已提交
487 488 489
 *
 * @dev: the device structure
 *
490
 * Return: -EOVERFLOW if overflow, otherwise empty slots count
O
Oren Weil 已提交
491
 */
492
static int mei_me_hbuf_empty_slots(struct mei_device *dev)
O
Oren Weil 已提交
493
{
494
	struct mei_me_hw *hw = to_me_hw(dev);
495
	unsigned char filled_slots, empty_slots;
O
Oren Weil 已提交
496

497
	filled_slots = mei_hbuf_filled_slots(dev);
498
	empty_slots = hw->hbuf_depth - filled_slots;
O
Oren Weil 已提交
499 500

	/* check for overflow */
501
	if (filled_slots > hw->hbuf_depth)
O
Oren Weil 已提交
502 503 504 505 506
		return -EOVERFLOW;

	return empty_slots;
}

A
Alexander Usyskin 已提交
507
/**
508
 * mei_me_hbuf_depth - returns depth of the hw buffer.
A
Alexander Usyskin 已提交
509 510 511
 *
 * @dev: the device structure
 *
512
 * Return: size of hw buffer in slots
A
Alexander Usyskin 已提交
513
 */
514
static u32 mei_me_hbuf_depth(const struct mei_device *dev)
515
{
516 517 518
	struct mei_me_hw *hw = to_me_hw(dev);

	return hw->hbuf_depth;
519 520
}

O
Oren Weil 已提交
521
/**
522
 * mei_me_hbuf_write - writes a message to host hw buffer.
O
Oren Weil 已提交
523 524
 *
 * @dev: the device structure
525 526 527 528
 * @hdr: header of message
 * @hdr_len: header length in bytes: must be multiplication of a slot (4bytes)
 * @data: payload
 * @data_len: payload length in bytes
O
Oren Weil 已提交
529
 *
530
 * Return: 0 if success, < 0 - otherwise.
O
Oren Weil 已提交
531
 */
532
static int mei_me_hbuf_write(struct mei_device *dev,
533 534
			     const void *hdr, size_t hdr_len,
			     const void *data, size_t data_len)
O
Oren Weil 已提交
535
{
T
Tomas Winkler 已提交
536
	unsigned long rem;
537
	unsigned long i;
538
	const u32 *reg_buf;
T
Tomas Winkler 已提交
539
	u32 dw_cnt;
540
	int empty_slots;
O
Oren Weil 已提交
541

542 543 544 545
	if (WARN_ON(!hdr || !data || hdr_len & 0x3))
		return -EINVAL;

	dev_dbg(dev->dev, MEI_HDR_FMT, MEI_HDR_PRM((struct mei_msg_hdr *)hdr));
O
Oren Weil 已提交
546

547
	empty_slots = mei_hbuf_empty_slots(dev);
548
	dev_dbg(dev->dev, "empty slots = %hu.\n", empty_slots);
O
Oren Weil 已提交
549

550 551 552
	if (empty_slots < 0)
		return -EOVERFLOW;

553
	dw_cnt = mei_data2slots(hdr_len + data_len);
554
	if (dw_cnt > (u32)empty_slots)
555
		return -EMSGSIZE;
O
Oren Weil 已提交
556

557 558 559
	reg_buf = hdr;
	for (i = 0; i < hdr_len / MEI_SLOT_SIZE; i++)
		mei_me_hcbww_write(dev, reg_buf[i]);
O
Oren Weil 已提交
560

561 562
	reg_buf = data;
	for (i = 0; i < data_len / MEI_SLOT_SIZE; i++)
563
		mei_me_hcbww_write(dev, reg_buf[i]);
O
Oren Weil 已提交
564

565
	rem = data_len & 0x3;
566 567
	if (rem > 0) {
		u32 reg = 0;
568

569
		memcpy(&reg, (const u8 *)data + data_len - rem, rem);
570
		mei_me_hcbww_write(dev, reg);
O
Oren Weil 已提交
571 572
	}

573
	mei_hcsr_set_hig(dev);
574
	if (!mei_me_hw_is_ready(dev))
575
		return -EIO;
O
Oren Weil 已提交
576

577
	return 0;
O
Oren Weil 已提交
578 579 580
}

/**
581
 * mei_me_count_full_read_slots - counts read full slots.
O
Oren Weil 已提交
582 583 584
 *
 * @dev: the device structure
 *
585
 * Return: -EOVERFLOW if overflow, otherwise filled slots count
O
Oren Weil 已提交
586
 */
587
static int mei_me_count_full_read_slots(struct mei_device *dev)
O
Oren Weil 已提交
588
{
589
	u32 me_csr;
O
Oren Weil 已提交
590 591 592
	char read_ptr, write_ptr;
	unsigned char buffer_depth, filled_slots;

593
	me_csr = mei_me_mecsr_read(dev);
594 595 596
	buffer_depth = (unsigned char)((me_csr & ME_CBD_HRA) >> 24);
	read_ptr = (char) ((me_csr & ME_CBRP_HRA) >> 8);
	write_ptr = (char) ((me_csr & ME_CBWP_HRA) >> 16);
O
Oren Weil 已提交
597 598 599 600 601 602
	filled_slots = (unsigned char) (write_ptr - read_ptr);

	/* check for overflow */
	if (filled_slots > buffer_depth)
		return -EOVERFLOW;

603
	dev_dbg(dev->dev, "filled_slots =%08x\n", filled_slots);
O
Oren Weil 已提交
604 605 606 607
	return (int)filled_slots;
}

/**
608
 * mei_me_read_slots - reads a message from mei device.
O
Oren Weil 已提交
609 610 611 612
 *
 * @dev: the device structure
 * @buffer: message buffer will be written
 * @buffer_length: message size will be read
A
Alexander Usyskin 已提交
613 614
 *
 * Return: always 0
O
Oren Weil 已提交
615
 */
616
static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
617
			     unsigned long buffer_length)
O
Oren Weil 已提交
618
{
619
	u32 *reg_buf = (u32 *)buffer;
O
Oren Weil 已提交
620

621
	for (; buffer_length >= MEI_SLOT_SIZE; buffer_length -= MEI_SLOT_SIZE)
622
		*reg_buf++ = mei_me_mecbrw_read(dev);
O
Oren Weil 已提交
623 624

	if (buffer_length > 0) {
625
		u32 reg = mei_me_mecbrw_read(dev);
626

627
		memcpy(reg_buf, &reg, buffer_length);
O
Oren Weil 已提交
628 629
	}

630
	mei_hcsr_set_hig(dev);
631
	return 0;
O
Oren Weil 已提交
632 633
}

634
/**
635
 * mei_me_pg_set - write pg enter register
636 637 638
 *
 * @dev: the device structure
 */
639
static void mei_me_pg_set(struct mei_device *dev)
640 641
{
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
642 643 644 645
	u32 reg;

	reg = mei_me_reg_read(hw, H_HPG_CSR);
	trace_mei_reg_read(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
646

647
	reg |= H_HPG_CSR_PGI;
T
Tomas Winkler 已提交
648 649

	trace_mei_reg_write(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
650 651 652 653
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

/**
654
 * mei_me_pg_unset - write pg exit register
655 656 657
 *
 * @dev: the device structure
 */
658
static void mei_me_pg_unset(struct mei_device *dev)
659 660
{
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
661 662 663 664
	u32 reg;

	reg = mei_me_reg_read(hw, H_HPG_CSR);
	trace_mei_reg_read(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
665 666 667 668

	WARN(!(reg & H_HPG_CSR_PGI), "PGI is not set\n");

	reg |= H_HPG_CSR_PGIHEXR;
T
Tomas Winkler 已提交
669 670

	trace_mei_reg_write(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
671 672 673
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

674
/**
675
 * mei_me_pg_legacy_enter_sync - perform legacy pg entry procedure
676 677 678
 *
 * @dev: the device structure
 *
679
 * Return: 0 on success an error code otherwise
680
 */
681
static int mei_me_pg_legacy_enter_sync(struct mei_device *dev)
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED) {
699
		mei_me_pg_set(dev);
700 701 702 703 704 705 706 707 708 709 710 711
		ret = 0;
	} else {
		ret = -ETIME;
	}

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_ON;

	return ret;
}

/**
712
 * mei_me_pg_legacy_exit_sync - perform legacy pg exit procedure
713 714 715
 *
 * @dev: the device structure
 *
716
 * Return: 0 on success an error code otherwise
717
 */
718
static int mei_me_pg_legacy_exit_sync(struct mei_device *dev)
719 720 721 722 723 724 725 726 727 728
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		goto reply;

	dev->pg_event = MEI_PG_EVENT_WAIT;

729
	mei_me_pg_unset(dev);
730 731 732 733 734 735 736

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

reply:
737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
	if (dev->pg_event != MEI_PG_EVENT_RECEIVED) {
		ret = -ETIME;
		goto out;
	}

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;
	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_EXIT_RES_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED)
		ret = 0;
754 755 756
	else
		ret = -ETIME;

757
out:
758 759 760 761 762 763
	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_OFF;

	return ret;
}

764 765 766 767 768 769 770 771 772 773 774 775 776
/**
 * mei_me_pg_in_transition - is device now in pg transition
 *
 * @dev: the device structure
 *
 * Return: true if in pg transition, false otherwise
 */
static bool mei_me_pg_in_transition(struct mei_device *dev)
{
	return dev->pg_event >= MEI_PG_EVENT_WAIT &&
	       dev->pg_event <= MEI_PG_EVENT_INTR_WAIT;
}

777 778 779 780 781
/**
 * mei_me_pg_is_enabled - detect if PG is supported by HW
 *
 * @dev: the device structure
 *
782
 * Return: true is pg supported, false otherwise
783 784 785
 */
static bool mei_me_pg_is_enabled(struct mei_device *dev)
{
786
	struct mei_me_hw *hw = to_me_hw(dev);
787
	u32 reg = mei_me_mecsr_read(dev);
788

789 790 791
	if (hw->d0i3_supported)
		return true;

792 793 794
	if ((reg & ME_PGIC_HRA) == 0)
		goto notsupported;

795
	if (!dev->hbm_f_pg_supported)
796 797 798 799 800
		goto notsupported;

	return true;

notsupported:
801 802
	dev_dbg(dev->dev, "pg: not supported: d0i3 = %d HGP = %d hbm version %d.%d ?= %d.%d\n",
		hw->d0i3_supported,
803 804 805 806 807 808 809 810 811
		!!(reg & ME_PGIC_HRA),
		dev->version.major_version,
		dev->version.minor_version,
		HBM_MAJOR_VERSION_PGI,
		HBM_MINOR_VERSION_PGI);

	return false;
}

812
/**
813
 * mei_me_d0i3_set - write d0i3 register bit on mei device.
814 815
 *
 * @dev: the device structure
816 817 818
 * @intr: ask for interrupt
 *
 * Return: D0I3C register value
819
 */
820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static u32 mei_me_d0i3_set(struct mei_device *dev, bool intr)
{
	u32 reg = mei_me_d0i3c_read(dev);

	reg |= H_D0I3C_I3;
	if (intr)
		reg |= H_D0I3C_IR;
	else
		reg &= ~H_D0I3C_IR;
	mei_me_d0i3c_write(dev, reg);
	/* read it to ensure HW consistency */
	reg = mei_me_d0i3c_read(dev);
	return reg;
}

/**
 * mei_me_d0i3_unset - clean d0i3 register bit on mei device.
 *
 * @dev: the device structure
 *
 * Return: D0I3C register value
 */
static u32 mei_me_d0i3_unset(struct mei_device *dev)
{
	u32 reg = mei_me_d0i3c_read(dev);

	reg &= ~H_D0I3C_I3;
	reg |= H_D0I3C_IR;
	mei_me_d0i3c_write(dev, reg);
	/* read it to ensure HW consistency */
	reg = mei_me_d0i3c_read(dev);
	return reg;
}

/**
 * mei_me_d0i3_enter_sync - perform d0i3 entry procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_enter_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long d0i3_timeout = mei_secs_to_jiffies(MEI_D0I3_TIMEOUT);
	unsigned long pgi_timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;
	u32 reg;

	reg = mei_me_d0i3c_read(dev);
	if (reg & H_D0I3C_I3) {
		/* we are in d0i3, nothing to do */
		dev_dbg(dev->dev, "d0i3 set not needed\n");
		ret = 0;
		goto on;
	}

	/* PGI entry procedure */
	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		/* FIXME: should we reset here? */
		goto out;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, pgi_timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_RECEIVED) {
		ret = -ETIME;
		goto out;
	}
	/* end PGI entry procedure */

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;

	reg = mei_me_d0i3_set(dev, true);
	if (!(reg & H_D0I3C_CIP)) {
		dev_dbg(dev->dev, "d0i3 enter wait not needed\n");
		ret = 0;
		goto on;
	}

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, d0i3_timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_INTR_RECEIVED) {
		reg = mei_me_d0i3c_read(dev);
		if (!(reg & H_D0I3C_I3)) {
			ret = -ETIME;
			goto out;
		}
	}

	ret = 0;
on:
	hw->pg_state = MEI_PG_ON;
out:
	dev->pg_event = MEI_PG_EVENT_IDLE;
	dev_dbg(dev->dev, "d0i3 enter ret = %d\n", ret);
	return ret;
}

/**
 * mei_me_d0i3_enter - perform d0i3 entry procedure
 *   no hbm PG handshake
 *   no waiting for confirmation; runs with interrupts
 *   disabled
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_enter(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg;

	reg = mei_me_d0i3c_read(dev);
	if (reg & H_D0I3C_I3) {
		/* we are in d0i3, nothing to do */
		dev_dbg(dev->dev, "already d0i3 : set not needed\n");
		goto on;
	}

	mei_me_d0i3_set(dev, false);
on:
	hw->pg_state = MEI_PG_ON;
	dev->pg_event = MEI_PG_EVENT_IDLE;
	dev_dbg(dev->dev, "d0i3 enter\n");
	return 0;
}

/**
 * mei_me_d0i3_exit_sync - perform d0i3 exit procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_exit_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_D0I3_TIMEOUT);
	int ret;
	u32 reg;

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;

	reg = mei_me_d0i3c_read(dev);
	if (!(reg & H_D0I3C_I3)) {
		/* we are not in d0i3, nothing to do */
		dev_dbg(dev->dev, "d0i3 exit not needed\n");
		ret = 0;
		goto off;
	}

	reg = mei_me_d0i3_unset(dev);
	if (!(reg & H_D0I3C_CIP)) {
		dev_dbg(dev->dev, "d0i3 exit wait not needed\n");
		ret = 0;
		goto off;
	}

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_INTR_RECEIVED) {
		reg = mei_me_d0i3c_read(dev);
		if (reg & H_D0I3C_I3) {
			ret = -ETIME;
			goto out;
		}
	}

	ret = 0;
off:
	hw->pg_state = MEI_PG_OFF;
out:
	dev->pg_event = MEI_PG_EVENT_IDLE;

	dev_dbg(dev->dev, "d0i3 exit ret = %d\n", ret);
	return ret;
}

/**
 * mei_me_pg_legacy_intr - perform legacy pg processing
 *			   in interrupt thread handler
 *
 * @dev: the device structure
 */
static void mei_me_pg_legacy_intr(struct mei_device *dev)
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (dev->pg_event != MEI_PG_EVENT_INTR_WAIT)
		return;

	dev->pg_event = MEI_PG_EVENT_INTR_RECEIVED;
	hw->pg_state = MEI_PG_OFF;
	if (waitqueue_active(&dev->wait_pg))
		wake_up(&dev->wait_pg);
}

1030 1031 1032 1033
/**
 * mei_me_d0i3_intr - perform d0i3 processing in interrupt thread handler
 *
 * @dev: the device structure
1034
 * @intr_source: interrupt source
1035
 */
1036
static void mei_me_d0i3_intr(struct mei_device *dev, u32 intr_source)
1037 1038 1039 1040
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (dev->pg_event == MEI_PG_EVENT_INTR_WAIT &&
1041
	    (intr_source & H_D0I3C_IS)) {
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
		dev->pg_event = MEI_PG_EVENT_INTR_RECEIVED;
		if (hw->pg_state == MEI_PG_ON) {
			hw->pg_state = MEI_PG_OFF;
			if (dev->hbm_state != MEI_HBM_IDLE) {
				/*
				 * force H_RDY because it could be
				 * wiped off during PG
				 */
				dev_dbg(dev->dev, "d0i3 set host ready\n");
				mei_me_host_set_ready(dev);
			}
		} else {
			hw->pg_state = MEI_PG_ON;
		}

		wake_up(&dev->wait_pg);
	}

1060
	if (hw->pg_state == MEI_PG_ON && (intr_source & H_IS)) {
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		/*
		 * HW sent some data and we are in D0i3, so
		 * we got here because of HW initiated exit from D0i3.
		 * Start runtime pm resume sequence to exit low power state.
		 */
		dev_dbg(dev->dev, "d0i3 want resume\n");
		mei_hbm_pg_resume(dev);
	}
}

/**
 * mei_me_pg_intr - perform pg processing in interrupt thread handler
 *
 * @dev: the device structure
1075
 * @intr_source: interrupt source
1076
 */
1077
static void mei_me_pg_intr(struct mei_device *dev, u32 intr_source)
1078 1079 1080 1081
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
1082
		mei_me_d0i3_intr(dev, intr_source);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	else
		mei_me_pg_legacy_intr(dev);
}

/**
 * mei_me_pg_enter_sync - perform runtime pm entry procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
int mei_me_pg_enter_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
		return mei_me_d0i3_enter_sync(dev);
	else
		return mei_me_pg_legacy_enter_sync(dev);
}

/**
 * mei_me_pg_exit_sync - perform runtime pm exit procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
int mei_me_pg_exit_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
		return mei_me_d0i3_exit_sync(dev);
	else
		return mei_me_pg_legacy_exit_sync(dev);
}

1121 1122 1123 1124 1125 1126
/**
 * mei_me_hw_reset - resets fw via mei csr register.
 *
 * @dev: the device structure
 * @intr_enable: if interrupt should be enabled after reset.
 *
1127
 * Return: 0 on success an error code otherwise
1128 1129 1130
 */
static int mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
{
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	struct mei_me_hw *hw = to_me_hw(dev);
	int ret;
	u32 hcsr;

	if (intr_enable) {
		mei_me_intr_enable(dev);
		if (hw->d0i3_supported) {
			ret = mei_me_d0i3_exit_sync(dev);
			if (ret)
				return ret;
		}
	}
1143

1144 1145
	pm_runtime_set_active(dev->dev);

1146
	hcsr = mei_hcsr_read(dev);
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	/* H_RST may be found lit before reset is started,
	 * for example if preceding reset flow hasn't completed.
	 * In that case asserting H_RST will be ignored, therefore
	 * we need to clean H_RST bit to start a successful reset sequence.
	 */
	if ((hcsr & H_RST) == H_RST) {
		dev_warn(dev->dev, "H_RST is set = 0x%08X", hcsr);
		hcsr &= ~H_RST;
		mei_hcsr_set(dev, hcsr);
		hcsr = mei_hcsr_read(dev);
	}

	hcsr |= H_RST | H_IG | H_CSR_IS_MASK;

1161
	if (!intr_enable)
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
		hcsr &= ~H_CSR_IE_MASK;

	dev->recvd_hw_ready = false;
	mei_hcsr_write(dev, hcsr);

	/*
	 * Host reads the H_CSR once to ensure that the
	 * posted write to H_CSR completes.
	 */
	hcsr = mei_hcsr_read(dev);

	if ((hcsr & H_RST) == 0)
		dev_warn(dev->dev, "H_RST is not set = 0x%08X", hcsr);

	if ((hcsr & H_RDY) == H_RDY)
		dev_warn(dev->dev, "H_RDY is not cleared 0x%08X", hcsr);

1179
	if (!intr_enable) {
1180
		mei_me_hw_reset_release(dev);
1181 1182 1183 1184 1185 1186
		if (hw->d0i3_supported) {
			ret = mei_me_d0i3_enter(dev);
			if (ret)
				return ret;
		}
	}
1187 1188 1189
	return 0;
}

1190 1191 1192 1193 1194 1195
/**
 * mei_me_irq_quick_handler - The ISR of the MEI device
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
1196
 * Return: irqreturn_t
1197 1198 1199
 */
irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
{
1200 1201
	struct mei_device *dev = (struct mei_device *)dev_id;
	u32 hcsr;
1202

1203
	hcsr = mei_hcsr_read(dev);
1204
	if (!me_intr_src(hcsr))
1205 1206
		return IRQ_NONE;

1207
	dev_dbg(dev->dev, "interrupt source 0x%08X\n", me_intr_src(hcsr));
1208

1209 1210
	/* disable interrupts on device */
	me_intr_disable(dev, hcsr);
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
	return IRQ_WAKE_THREAD;
}

/**
 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
 * processing.
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
1221
 * Return: irqreturn_t
1222 1223 1224 1225 1226
 *
 */
irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
1227
	struct list_head cmpl_list;
1228
	s32 slots;
1229
	u32 hcsr;
1230
	int rets = 0;
1231

1232
	dev_dbg(dev->dev, "function called after ISR to handle the interrupt processing.\n");
1233 1234
	/* initialize our complete list */
	mutex_lock(&dev->device_lock);
1235 1236 1237 1238

	hcsr = mei_hcsr_read(dev);
	me_intr_clear(dev, hcsr);

1239
	INIT_LIST_HEAD(&cmpl_list);
1240 1241

	/* check if ME wants a reset */
1242
	if (!mei_hw_is_ready(dev) && dev->dev_state != MEI_DEV_RESETTING) {
1243
		dev_warn(dev->dev, "FW not ready: resetting.\n");
1244 1245
		schedule_work(&dev->reset_work);
		goto end;
1246 1247
	}

1248 1249 1250
	if (mei_me_hw_is_resetting(dev))
		mei_hcsr_set_hig(dev);

1251
	mei_me_pg_intr(dev, me_intr_src(hcsr));
1252

1253 1254 1255
	/*  check if we need to start the dev */
	if (!mei_host_is_ready(dev)) {
		if (mei_hw_is_ready(dev)) {
1256
			dev_dbg(dev->dev, "we need to start the dev.\n");
T
Tomas Winkler 已提交
1257
			dev->recvd_hw_ready = true;
1258
			wake_up(&dev->wait_hw_ready);
1259
		} else {
1260
			dev_dbg(dev->dev, "Spurious Interrupt\n");
1261
		}
1262
		goto end;
1263 1264 1265 1266
	}
	/* check slots available for reading */
	slots = mei_count_full_read_slots(dev);
	while (slots > 0) {
1267
		dev_dbg(dev->dev, "slots to read = %08x\n", slots);
1268
		rets = mei_irq_read_handler(dev, &cmpl_list, &slots);
1269 1270 1271 1272 1273 1274 1275
		/* There is a race between ME write and interrupt delivery:
		 * Not all data is always available immediately after the
		 * interrupt, so try to read again on the next interrupt.
		 */
		if (rets == -ENODATA)
			break;

T
Tomas Winkler 已提交
1276
		if (rets &&
1277
		    (dev->dev_state != MEI_DEV_RESETTING &&
T
Tomas Winkler 已提交
1278
		     dev->dev_state != MEI_DEV_POWER_DOWN)) {
1279
			dev_err(dev->dev, "mei_irq_read_handler ret = %d.\n",
1280
						rets);
1281
			schedule_work(&dev->reset_work);
1282
			goto end;
1283
		}
1284
	}
1285

1286 1287
	dev->hbuf_is_ready = mei_hbuf_is_ready(dev);

1288 1289 1290
	/*
	 * During PG handshake only allowed write is the replay to the
	 * PG exit message, so block calling write function
1291
	 * if the pg event is in PG handshake
1292
	 */
1293 1294
	if (dev->pg_event != MEI_PG_EVENT_WAIT &&
	    dev->pg_event != MEI_PG_EVENT_RECEIVED) {
1295
		rets = mei_irq_write_handler(dev, &cmpl_list);
1296 1297
		dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
	}
1298

1299
	mei_irq_compl_handler(dev, &cmpl_list);
1300

1301
end:
1302
	dev_dbg(dev->dev, "interrupt thread end ret = %d\n", rets);
1303
	mei_me_intr_enable(dev);
1304
	mutex_unlock(&dev->device_lock);
1305 1306
	return IRQ_HANDLED;
}
1307

1308 1309
static const struct mei_hw_ops mei_me_hw_ops = {

1310
	.fw_status = mei_me_fw_status,
1311 1312
	.pg_state  = mei_me_pg_state,

1313 1314 1315 1316
	.host_is_ready = mei_me_host_is_ready,

	.hw_is_ready = mei_me_hw_is_ready,
	.hw_reset = mei_me_hw_reset,
T
Tomas Winkler 已提交
1317 1318
	.hw_config = mei_me_hw_config,
	.hw_start = mei_me_hw_start,
1319

1320
	.pg_in_transition = mei_me_pg_in_transition,
1321 1322
	.pg_is_enabled = mei_me_pg_is_enabled,

1323 1324 1325
	.intr_clear = mei_me_intr_clear,
	.intr_enable = mei_me_intr_enable,
	.intr_disable = mei_me_intr_disable,
1326
	.synchronize_irq = mei_me_synchronize_irq,
1327 1328 1329

	.hbuf_free_slots = mei_me_hbuf_empty_slots,
	.hbuf_is_ready = mei_me_hbuf_is_empty,
1330
	.hbuf_depth = mei_me_hbuf_depth,
1331

1332
	.write = mei_me_hbuf_write,
1333 1334 1335 1336 1337 1338

	.rdbuf_full_slots = mei_me_count_full_read_slots,
	.read_hdr = mei_me_mecbrw_read,
	.read = mei_me_read_slots
};

1339 1340 1341
static bool mei_me_fw_type_nm(struct pci_dev *pdev)
{
	u32 reg;
1342

1343
	pci_read_config_dword(pdev, PCI_CFG_HFS_2, &reg);
1344
	trace_mei_pci_cfg_read(&pdev->dev, "PCI_CFG_HFS_2", PCI_CFG_HFS_2, reg);
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	/* make sure that bit 9 (NM) is up and bit 10 (DM) is down */
	return (reg & 0x600) == 0x200;
}

#define MEI_CFG_FW_NM                           \
	.quirk_probe = mei_me_fw_type_nm

static bool mei_me_fw_type_sps(struct pci_dev *pdev)
{
	u32 reg;
1355 1356 1357 1358 1359 1360 1361 1362
	unsigned int devfn;

	/*
	 * Read ME FW Status register to check for SPS Firmware
	 * The SPS FW is only signaled in pci function 0
	 */
	devfn = PCI_DEVFN(PCI_SLOT(pdev->devfn), 0);
	pci_bus_read_config_dword(pdev->bus, devfn, PCI_CFG_HFS_1, &reg);
1363
	trace_mei_pci_cfg_read(&pdev->dev, "PCI_CFG_HFS_1", PCI_CFG_HFS_1, reg);
1364 1365 1366 1367 1368 1369 1370 1371
	/* if bits [19:16] = 15, running SPS Firmware */
	return (reg & 0xf0000) == 0xf0000;
}

#define MEI_CFG_FW_SPS                           \
	.quirk_probe = mei_me_fw_type_sps


1372
#define MEI_CFG_ICH_HFS                      \
1373 1374
	.fw_status.count = 0

1375
#define MEI_CFG_ICH10_HFS                        \
1376 1377 1378 1379 1380 1381 1382 1383
	.fw_status.count = 1,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1

#define MEI_CFG_PCH_HFS                         \
	.fw_status.count = 2,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2

1384 1385 1386 1387 1388 1389 1390 1391
#define MEI_CFG_PCH8_HFS                        \
	.fw_status.count = 6,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2,   \
	.fw_status.status[2] = PCI_CFG_HFS_3,   \
	.fw_status.status[3] = PCI_CFG_HFS_4,   \
	.fw_status.status[4] = PCI_CFG_HFS_5,   \
	.fw_status.status[5] = PCI_CFG_HFS_6
1392

1393 1394 1395 1396 1397
#define MEI_CFG_DMA_128 \
	.dma_size[DMA_DSCR_HOST] = SZ_128K, \
	.dma_size[DMA_DSCR_DEVICE] = SZ_128K, \
	.dma_size[DMA_DSCR_CTRL] = PAGE_SIZE

1398
/* ICH Legacy devices */
1399 1400
static const struct mei_cfg mei_me_ich_cfg = {
	MEI_CFG_ICH_HFS,
1401 1402 1403
};

/* ICH devices */
1404 1405
static const struct mei_cfg mei_me_ich10_cfg = {
	MEI_CFG_ICH10_HFS,
1406 1407 1408
};

/* PCH devices */
1409
static const struct mei_cfg mei_me_pch_cfg = {
1410 1411 1412
	MEI_CFG_PCH_HFS,
};

1413
/* PCH Cougar Point and Patsburg with quirk for Node Manager exclusion */
1414
static const struct mei_cfg mei_me_pch_cpt_pbg_cfg = {
1415 1416 1417 1418
	MEI_CFG_PCH_HFS,
	MEI_CFG_FW_NM,
};

1419
/* PCH8 Lynx Point and newer devices */
1420
static const struct mei_cfg mei_me_pch8_cfg = {
1421 1422 1423 1424
	MEI_CFG_PCH8_HFS,
};

/* PCH8 Lynx Point with quirk for SPS Firmware exclusion */
1425
static const struct mei_cfg mei_me_pch8_sps_cfg = {
1426
	MEI_CFG_PCH8_HFS,
1427 1428 1429
	MEI_CFG_FW_SPS,
};

1430 1431 1432 1433 1434 1435
/* Cannon Lake and newer devices */
static const struct mei_cfg mei_me_pch12_cfg = {
	MEI_CFG_PCH8_HFS,
	MEI_CFG_DMA_128,
};

1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
/*
 * mei_cfg_list - A list of platform platform specific configurations.
 * Note: has to be synchronized with  enum mei_cfg_idx.
 */
static const struct mei_cfg *const mei_cfg_list[] = {
	[MEI_ME_UNDEF_CFG] = NULL,
	[MEI_ME_ICH_CFG] = &mei_me_ich_cfg,
	[MEI_ME_ICH10_CFG] = &mei_me_ich10_cfg,
	[MEI_ME_PCH_CFG] = &mei_me_pch_cfg,
	[MEI_ME_PCH_CPT_PBG_CFG] = &mei_me_pch_cpt_pbg_cfg,
	[MEI_ME_PCH8_CFG] = &mei_me_pch8_cfg,
	[MEI_ME_PCH8_SPS_CFG] = &mei_me_pch8_sps_cfg,
1448
	[MEI_ME_PCH12_CFG] = &mei_me_pch12_cfg,
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
};

const struct mei_cfg *mei_me_get_cfg(kernel_ulong_t idx)
{
	BUILD_BUG_ON(ARRAY_SIZE(mei_cfg_list) != MEI_ME_NUM_CFG);

	if (idx >= MEI_ME_NUM_CFG)
		return NULL;

	return mei_cfg_list[idx];
};

1461
/**
1462
 * mei_me_dev_init - allocates and initializes the mei device structure
1463 1464
 *
 * @pdev: The pci device structure
1465
 * @cfg: per device generation config
1466
 *
1467
 * Return: The mei_device pointer on success, NULL on failure.
1468
 */
1469 1470
struct mei_device *mei_me_dev_init(struct pci_dev *pdev,
				   const struct mei_cfg *cfg)
1471 1472
{
	struct mei_device *dev;
1473
	struct mei_me_hw *hw;
1474

1475 1476
	dev = devm_kzalloc(&pdev->dev, sizeof(struct mei_device) +
			   sizeof(struct mei_me_hw), GFP_KERNEL);
1477 1478
	if (!dev)
		return NULL;
1479
	hw = to_me_hw(dev);
1480

1481
	mei_device_init(dev, &pdev->dev, &mei_me_hw_ops);
1482
	hw->cfg = cfg;
1483 1484
	return dev;
}
1485