hw-me.c 33.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
O
Oren Weil 已提交
2
/*
3
 * Copyright (c) 2003-2019, Intel Corporation. All rights reserved.
O
Oren Weil 已提交
4 5 6 7
 * Intel Management Engine Interface (Intel MEI) Linux driver
 */

#include <linux/pci.h>
8 9 10

#include <linux/kthread.h>
#include <linux/interrupt.h>
11
#include <linux/pm_runtime.h>
12
#include <linux/sizes.h>
13 14

#include "mei_dev.h"
15 16
#include "hbm.h"

17 18
#include "hw-me.h"
#include "hw-me-regs.h"
19

T
Tomas Winkler 已提交
20 21
#include "mei-trace.h"

22
/**
23
 * mei_me_reg_read - Reads 32bit data from the mei device
24
 *
25
 * @hw: the me hardware structure
26 27
 * @offset: offset from which to read the data
 *
28
 * Return: register value (u32)
29
 */
30
static inline u32 mei_me_reg_read(const struct mei_me_hw *hw,
31 32
			       unsigned long offset)
{
33
	return ioread32(hw->mem_addr + offset);
34 35 36 37
}


/**
38
 * mei_me_reg_write - Writes 32bit data to the mei device
39
 *
40
 * @hw: the me hardware structure
41 42 43
 * @offset: offset from which to write the data
 * @value: register value to write (u32)
 */
44
static inline void mei_me_reg_write(const struct mei_me_hw *hw,
45 46
				 unsigned long offset, u32 value)
{
47
	iowrite32(value, hw->mem_addr + offset);
48
}
O
Oren Weil 已提交
49

50
/**
51
 * mei_me_mecbrw_read - Reads 32bit data from ME circular buffer
T
Tomas Winkler 已提交
52
 *  read window register
53 54 55
 *
 * @dev: the device structure
 *
56
 * Return: ME_CB_RW register value (u32)
57
 */
58
static inline u32 mei_me_mecbrw_read(const struct mei_device *dev)
59
{
60
	return mei_me_reg_read(to_me_hw(dev), ME_CB_RW);
61
}
62 63 64 65 66 67 68 69 70 71 72 73

/**
 * mei_me_hcbww_write - write 32bit data to the host circular buffer
 *
 * @dev: the device structure
 * @data: 32bit data to be written to the host circular buffer
 */
static inline void mei_me_hcbww_write(struct mei_device *dev, u32 data)
{
	mei_me_reg_write(to_me_hw(dev), H_CB_WW, data);
}

74
/**
75
 * mei_me_mecsr_read - Reads 32bit data from the ME CSR
76
 *
77
 * @dev: the device structure
78
 *
79
 * Return: ME_CSR_HA register value (u32)
80
 */
81
static inline u32 mei_me_mecsr_read(const struct mei_device *dev)
82
{
T
Tomas Winkler 已提交
83 84 85 86 87 88
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), ME_CSR_HA);
	trace_mei_reg_read(dev->dev, "ME_CSR_HA", ME_CSR_HA, reg);

	return reg;
89
}
O
Oren Weil 已提交
90 91

/**
T
Tomas Winkler 已提交
92 93
 * mei_hcsr_read - Reads 32bit data from the host CSR
 *
94
 * @dev: the device structure
T
Tomas Winkler 已提交
95
 *
96
 * Return: H_CSR register value (u32)
T
Tomas Winkler 已提交
97
 */
98
static inline u32 mei_hcsr_read(const struct mei_device *dev)
T
Tomas Winkler 已提交
99
{
T
Tomas Winkler 已提交
100 101 102 103 104 105
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), H_CSR);
	trace_mei_reg_read(dev->dev, "H_CSR", H_CSR, reg);

	return reg;
106 107 108 109 110 111 112 113 114 115
}

/**
 * mei_hcsr_write - writes H_CSR register to the mei device
 *
 * @dev: the device structure
 * @reg: new register value
 */
static inline void mei_hcsr_write(struct mei_device *dev, u32 reg)
{
T
Tomas Winkler 已提交
116
	trace_mei_reg_write(dev->dev, "H_CSR", H_CSR, reg);
117
	mei_me_reg_write(to_me_hw(dev), H_CSR, reg);
T
Tomas Winkler 已提交
118 119 120 121
}

/**
 * mei_hcsr_set - writes H_CSR register to the mei device,
O
Oren Weil 已提交
122 123
 * and ignores the H_IS bit for it is write-one-to-zero.
 *
124 125
 * @dev: the device structure
 * @reg: new register value
O
Oren Weil 已提交
126
 */
127
static inline void mei_hcsr_set(struct mei_device *dev, u32 reg)
O
Oren Weil 已提交
128
{
129
	reg &= ~H_CSR_IS_MASK;
130
	mei_hcsr_write(dev, reg);
O
Oren Weil 已提交
131 132
}

133 134 135 136 137 138 139 140 141 142 143 144 145
/**
 * mei_hcsr_set_hig - set host interrupt (set H_IG)
 *
 * @dev: the device structure
 */
static inline void mei_hcsr_set_hig(struct mei_device *dev)
{
	u32 hcsr;

	hcsr = mei_hcsr_read(dev) | H_IG;
	mei_hcsr_set(dev, hcsr);
}

146 147 148 149 150 151 152 153 154 155 156 157
/**
 * mei_me_d0i3c_read - Reads 32bit data from the D0I3C register
 *
 * @dev: the device structure
 *
 * Return: H_D0I3C register value (u32)
 */
static inline u32 mei_me_d0i3c_read(const struct mei_device *dev)
{
	u32 reg;

	reg = mei_me_reg_read(to_me_hw(dev), H_D0I3C);
158
	trace_mei_reg_read(dev->dev, "H_D0I3C", H_D0I3C, reg);
159 160 161 162 163 164 165 166 167 168 169 170

	return reg;
}

/**
 * mei_me_d0i3c_write - writes H_D0I3C register to device
 *
 * @dev: the device structure
 * @reg: new register value
 */
static inline void mei_me_d0i3c_write(struct mei_device *dev, u32 reg)
{
171
	trace_mei_reg_write(dev->dev, "H_D0I3C", H_D0I3C, reg);
172 173 174
	mei_me_reg_write(to_me_hw(dev), H_D0I3C, reg);
}

175 176 177 178 179
/**
 * mei_me_fw_status - read fw status register from pci config space
 *
 * @dev: mei device
 * @fw_status: fw status register values
A
Alexander Usyskin 已提交
180 181
 *
 * Return: 0 on success, error otherwise
182 183 184 185 186
 */
static int mei_me_fw_status(struct mei_device *dev,
			    struct mei_fw_status *fw_status)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
187 188
	struct mei_me_hw *hw = to_me_hw(dev);
	const struct mei_fw_status *fw_src = &hw->cfg->fw_status;
189 190 191 192 193 194 195 196
	int ret;
	int i;

	if (!fw_status)
		return -EINVAL;

	fw_status->count = fw_src->count;
	for (i = 0; i < fw_src->count && i < MEI_FW_STATUS_MAX; i++) {
197 198 199 200 201
		ret = pci_read_config_dword(pdev, fw_src->status[i],
					    &fw_status->status[i]);
		trace_mei_pci_cfg_read(dev->dev, "PCI_CFG_HSF_X",
				       fw_src->status[i],
				       fw_status->status[i]);
202 203 204 205 206 207
		if (ret)
			return ret;
	}

	return 0;
}
208 209

/**
210
 * mei_me_hw_config - configure hw dependent settings
211 212 213
 *
 * @dev: mei device
 */
214
static void mei_me_hw_config(struct mei_device *dev)
215
{
216
	struct pci_dev *pdev = to_pci_dev(dev->dev);
217
	struct mei_me_hw *hw = to_me_hw(dev);
218 219
	u32 hcsr, reg;

220
	/* Doesn't change in runtime */
221
	hcsr = mei_hcsr_read(dev);
222
	hw->hbuf_depth = (hcsr & H_CBD) >> 24;
223

224 225
	reg = 0;
	pci_read_config_dword(pdev, PCI_CFG_HFS_1, &reg);
226
	trace_mei_pci_cfg_read(dev->dev, "PCI_CFG_HFS_1", PCI_CFG_HFS_1, reg);
227 228
	hw->d0i3_supported =
		((reg & PCI_CFG_HFS_1_D0I3_MSK) == PCI_CFG_HFS_1_D0I3_MSK);
229 230 231 232 233 234 235

	hw->pg_state = MEI_PG_OFF;
	if (hw->d0i3_supported) {
		reg = mei_me_d0i3c_read(dev);
		if (reg & H_D0I3C_I3)
			hw->pg_state = MEI_PG_ON;
	}
236
}
237 238 239 240 241

/**
 * mei_me_pg_state  - translate internal pg state
 *   to the mei power gating state
 *
A
Alexander Usyskin 已提交
242 243 244
 * @dev:  mei device
 *
 * Return: MEI_PG_OFF if aliveness is on and MEI_PG_ON otherwise
245 246 247
 */
static inline enum mei_pg_state mei_me_pg_state(struct mei_device *dev)
{
248
	struct mei_me_hw *hw = to_me_hw(dev);
249

250
	return hw->pg_state;
251 252
}

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
static inline u32 me_intr_src(u32 hcsr)
{
	return hcsr & H_CSR_IS_MASK;
}

/**
 * me_intr_disable - disables mei device interrupts
 *      using supplied hcsr register value.
 *
 * @dev: the device structure
 * @hcsr: supplied hcsr register value
 */
static inline void me_intr_disable(struct mei_device *dev, u32 hcsr)
{
	hcsr &= ~H_CSR_IE_MASK;
	mei_hcsr_set(dev, hcsr);
}

/**
272
 * me_intr_clear - clear and stop interrupts
273 274 275 276 277 278 279 280 281 282
 *
 * @dev: the device structure
 * @hcsr: supplied hcsr register value
 */
static inline void me_intr_clear(struct mei_device *dev, u32 hcsr)
{
	if (me_intr_src(hcsr))
		mei_hcsr_write(dev, hcsr);
}

O
Oren Weil 已提交
283
/**
A
Alexander Usyskin 已提交
284
 * mei_me_intr_clear - clear and stop interrupts
285 286 287
 *
 * @dev: the device structure
 */
288
static void mei_me_intr_clear(struct mei_device *dev)
289
{
290
	u32 hcsr = mei_hcsr_read(dev);
291

292
	me_intr_clear(dev, hcsr);
293 294
}
/**
295
 * mei_me_intr_enable - enables mei device interrupts
O
Oren Weil 已提交
296 297 298
 *
 * @dev: the device structure
 */
299
static void mei_me_intr_enable(struct mei_device *dev)
O
Oren Weil 已提交
300
{
301
	u32 hcsr = mei_hcsr_read(dev);
302

303
	hcsr |= H_CSR_IE_MASK;
304
	mei_hcsr_set(dev, hcsr);
O
Oren Weil 已提交
305 306 307
}

/**
A
Alexander Usyskin 已提交
308
 * mei_me_intr_disable - disables mei device interrupts
O
Oren Weil 已提交
309 310 311
 *
 * @dev: the device structure
 */
312
static void mei_me_intr_disable(struct mei_device *dev)
O
Oren Weil 已提交
313
{
314
	u32 hcsr = mei_hcsr_read(dev);
315

316
	me_intr_disable(dev, hcsr);
O
Oren Weil 已提交
317 318
}

319 320 321 322 323 324 325 326 327 328 329 330
/**
 * mei_me_synchronize_irq - wait for pending IRQ handlers
 *
 * @dev: the device structure
 */
static void mei_me_synchronize_irq(struct mei_device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	synchronize_irq(pdev->irq);
}

331 332 333 334 335 336 337
/**
 * mei_me_hw_reset_release - release device from the reset
 *
 * @dev: the device structure
 */
static void mei_me_hw_reset_release(struct mei_device *dev)
{
338
	u32 hcsr = mei_hcsr_read(dev);
339 340 341

	hcsr |= H_IG;
	hcsr &= ~H_RST;
342
	mei_hcsr_set(dev, hcsr);
343
}
344

345
/**
346
 * mei_me_host_set_ready - enable device
347
 *
A
Alexander Usyskin 已提交
348
 * @dev: mei device
349
 */
350
static void mei_me_host_set_ready(struct mei_device *dev)
351
{
352
	u32 hcsr = mei_hcsr_read(dev);
353

354
	hcsr |= H_CSR_IE_MASK | H_IG | H_RDY;
355
	mei_hcsr_set(dev, hcsr);
356
}
A
Alexander Usyskin 已提交
357

358
/**
359
 * mei_me_host_is_ready - check whether the host has turned ready
360
 *
361 362
 * @dev: mei device
 * Return: bool
363
 */
364
static bool mei_me_host_is_ready(struct mei_device *dev)
365
{
366
	u32 hcsr = mei_hcsr_read(dev);
367

368
	return (hcsr & H_RDY) == H_RDY;
369 370 371
}

/**
372
 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
373
 *
374 375
 * @dev: mei device
 * Return: bool
376
 */
377
static bool mei_me_hw_is_ready(struct mei_device *dev)
378
{
379
	u32 mecsr = mei_me_mecsr_read(dev);
380

381
	return (mecsr & ME_RDY_HRA) == ME_RDY_HRA;
382
}
383

384 385 386 387 388 389 390 391 392 393 394 395 396
/**
 * mei_me_hw_is_resetting - check whether the me(hw) is in reset
 *
 * @dev: mei device
 * Return: bool
 */
static bool mei_me_hw_is_resetting(struct mei_device *dev)
{
	u32 mecsr = mei_me_mecsr_read(dev);

	return (mecsr & ME_RST_HRA) == ME_RST_HRA;
}

A
Alexander Usyskin 已提交
397 398 399 400 401 402 403
/**
 * mei_me_hw_ready_wait - wait until the me(hw) has turned ready
 *  or timeout is reached
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
404 405 406
static int mei_me_hw_ready_wait(struct mei_device *dev)
{
	mutex_unlock(&dev->device_lock);
407
	wait_event_timeout(dev->wait_hw_ready,
408
			dev->recvd_hw_ready,
409
			mei_secs_to_jiffies(MEI_HW_READY_TIMEOUT));
T
Tomas Winkler 已提交
410
	mutex_lock(&dev->device_lock);
411
	if (!dev->recvd_hw_ready) {
412
		dev_err(dev->dev, "wait hw ready failed\n");
413
		return -ETIME;
T
Tomas Winkler 已提交
414 415
	}

416
	mei_me_hw_reset_release(dev);
T
Tomas Winkler 已提交
417 418 419 420
	dev->recvd_hw_ready = false;
	return 0;
}

A
Alexander Usyskin 已提交
421 422 423 424 425 426
/**
 * mei_me_hw_start - hw start routine
 *
 * @dev: mei device
 * Return: 0 on success, error otherwise
 */
T
Tomas Winkler 已提交
427 428 429
static int mei_me_hw_start(struct mei_device *dev)
{
	int ret = mei_me_hw_ready_wait(dev);
430

T
Tomas Winkler 已提交
431 432
	if (ret)
		return ret;
433
	dev_dbg(dev->dev, "hw is ready\n");
T
Tomas Winkler 已提交
434 435 436 437 438 439

	mei_me_host_set_ready(dev);
	return ret;
}


O
Oren Weil 已提交
440
/**
441
 * mei_hbuf_filled_slots - gets number of device filled buffer slots
O
Oren Weil 已提交
442
 *
443
 * @dev: the device structure
O
Oren Weil 已提交
444
 *
445
 * Return: number of filled slots
O
Oren Weil 已提交
446
 */
447
static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
O
Oren Weil 已提交
448
{
449
	u32 hcsr;
O
Oren Weil 已提交
450 451
	char read_ptr, write_ptr;

452
	hcsr = mei_hcsr_read(dev);
453

454 455
	read_ptr = (char) ((hcsr & H_CBRP) >> 8);
	write_ptr = (char) ((hcsr & H_CBWP) >> 16);
O
Oren Weil 已提交
456 457 458 459 460

	return (unsigned char) (write_ptr - read_ptr);
}

/**
461
 * mei_me_hbuf_is_empty - checks if host buffer is empty.
O
Oren Weil 已提交
462 463 464
 *
 * @dev: the device structure
 *
465
 * Return: true if empty, false - otherwise.
O
Oren Weil 已提交
466
 */
467
static bool mei_me_hbuf_is_empty(struct mei_device *dev)
O
Oren Weil 已提交
468
{
469
	return mei_hbuf_filled_slots(dev) == 0;
O
Oren Weil 已提交
470 471 472
}

/**
473
 * mei_me_hbuf_empty_slots - counts write empty slots.
O
Oren Weil 已提交
474 475 476
 *
 * @dev: the device structure
 *
477
 * Return: -EOVERFLOW if overflow, otherwise empty slots count
O
Oren Weil 已提交
478
 */
479
static int mei_me_hbuf_empty_slots(struct mei_device *dev)
O
Oren Weil 已提交
480
{
481
	struct mei_me_hw *hw = to_me_hw(dev);
482
	unsigned char filled_slots, empty_slots;
O
Oren Weil 已提交
483

484
	filled_slots = mei_hbuf_filled_slots(dev);
485
	empty_slots = hw->hbuf_depth - filled_slots;
O
Oren Weil 已提交
486 487

	/* check for overflow */
488
	if (filled_slots > hw->hbuf_depth)
O
Oren Weil 已提交
489 490 491 492 493
		return -EOVERFLOW;

	return empty_slots;
}

A
Alexander Usyskin 已提交
494
/**
495
 * mei_me_hbuf_depth - returns depth of the hw buffer.
A
Alexander Usyskin 已提交
496 497 498
 *
 * @dev: the device structure
 *
499
 * Return: size of hw buffer in slots
A
Alexander Usyskin 已提交
500
 */
501
static u32 mei_me_hbuf_depth(const struct mei_device *dev)
502
{
503 504 505
	struct mei_me_hw *hw = to_me_hw(dev);

	return hw->hbuf_depth;
506 507
}

O
Oren Weil 已提交
508
/**
509
 * mei_me_hbuf_write - writes a message to host hw buffer.
O
Oren Weil 已提交
510 511
 *
 * @dev: the device structure
512 513 514 515
 * @hdr: header of message
 * @hdr_len: header length in bytes: must be multiplication of a slot (4bytes)
 * @data: payload
 * @data_len: payload length in bytes
O
Oren Weil 已提交
516
 *
517
 * Return: 0 if success, < 0 - otherwise.
O
Oren Weil 已提交
518
 */
519
static int mei_me_hbuf_write(struct mei_device *dev,
520 521
			     const void *hdr, size_t hdr_len,
			     const void *data, size_t data_len)
O
Oren Weil 已提交
522
{
T
Tomas Winkler 已提交
523
	unsigned long rem;
524
	unsigned long i;
525
	const u32 *reg_buf;
T
Tomas Winkler 已提交
526
	u32 dw_cnt;
527
	int empty_slots;
O
Oren Weil 已提交
528

529 530 531 532
	if (WARN_ON(!hdr || !data || hdr_len & 0x3))
		return -EINVAL;

	dev_dbg(dev->dev, MEI_HDR_FMT, MEI_HDR_PRM((struct mei_msg_hdr *)hdr));
O
Oren Weil 已提交
533

534
	empty_slots = mei_hbuf_empty_slots(dev);
535
	dev_dbg(dev->dev, "empty slots = %hu.\n", empty_slots);
O
Oren Weil 已提交
536

537 538 539
	if (empty_slots < 0)
		return -EOVERFLOW;

540
	dw_cnt = mei_data2slots(hdr_len + data_len);
541
	if (dw_cnt > (u32)empty_slots)
542
		return -EMSGSIZE;
O
Oren Weil 已提交
543

544 545 546
	reg_buf = hdr;
	for (i = 0; i < hdr_len / MEI_SLOT_SIZE; i++)
		mei_me_hcbww_write(dev, reg_buf[i]);
O
Oren Weil 已提交
547

548 549
	reg_buf = data;
	for (i = 0; i < data_len / MEI_SLOT_SIZE; i++)
550
		mei_me_hcbww_write(dev, reg_buf[i]);
O
Oren Weil 已提交
551

552
	rem = data_len & 0x3;
553 554
	if (rem > 0) {
		u32 reg = 0;
555

556
		memcpy(&reg, (const u8 *)data + data_len - rem, rem);
557
		mei_me_hcbww_write(dev, reg);
O
Oren Weil 已提交
558 559
	}

560
	mei_hcsr_set_hig(dev);
561
	if (!mei_me_hw_is_ready(dev))
562
		return -EIO;
O
Oren Weil 已提交
563

564
	return 0;
O
Oren Weil 已提交
565 566 567
}

/**
568
 * mei_me_count_full_read_slots - counts read full slots.
O
Oren Weil 已提交
569 570 571
 *
 * @dev: the device structure
 *
572
 * Return: -EOVERFLOW if overflow, otherwise filled slots count
O
Oren Weil 已提交
573
 */
574
static int mei_me_count_full_read_slots(struct mei_device *dev)
O
Oren Weil 已提交
575
{
576
	u32 me_csr;
O
Oren Weil 已提交
577 578 579
	char read_ptr, write_ptr;
	unsigned char buffer_depth, filled_slots;

580
	me_csr = mei_me_mecsr_read(dev);
581 582 583
	buffer_depth = (unsigned char)((me_csr & ME_CBD_HRA) >> 24);
	read_ptr = (char) ((me_csr & ME_CBRP_HRA) >> 8);
	write_ptr = (char) ((me_csr & ME_CBWP_HRA) >> 16);
O
Oren Weil 已提交
584 585 586 587 588 589
	filled_slots = (unsigned char) (write_ptr - read_ptr);

	/* check for overflow */
	if (filled_slots > buffer_depth)
		return -EOVERFLOW;

590
	dev_dbg(dev->dev, "filled_slots =%08x\n", filled_slots);
O
Oren Weil 已提交
591 592 593 594
	return (int)filled_slots;
}

/**
595
 * mei_me_read_slots - reads a message from mei device.
O
Oren Weil 已提交
596 597 598 599
 *
 * @dev: the device structure
 * @buffer: message buffer will be written
 * @buffer_length: message size will be read
A
Alexander Usyskin 已提交
600 601
 *
 * Return: always 0
O
Oren Weil 已提交
602
 */
603
static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
604
			     unsigned long buffer_length)
O
Oren Weil 已提交
605
{
606
	u32 *reg_buf = (u32 *)buffer;
O
Oren Weil 已提交
607

608
	for (; buffer_length >= MEI_SLOT_SIZE; buffer_length -= MEI_SLOT_SIZE)
609
		*reg_buf++ = mei_me_mecbrw_read(dev);
O
Oren Weil 已提交
610 611

	if (buffer_length > 0) {
612
		u32 reg = mei_me_mecbrw_read(dev);
613

614
		memcpy(reg_buf, &reg, buffer_length);
O
Oren Weil 已提交
615 616
	}

617
	mei_hcsr_set_hig(dev);
618
	return 0;
O
Oren Weil 已提交
619 620
}

621
/**
622
 * mei_me_pg_set - write pg enter register
623 624 625
 *
 * @dev: the device structure
 */
626
static void mei_me_pg_set(struct mei_device *dev)
627 628
{
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
629 630 631 632
	u32 reg;

	reg = mei_me_reg_read(hw, H_HPG_CSR);
	trace_mei_reg_read(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
633

634
	reg |= H_HPG_CSR_PGI;
T
Tomas Winkler 已提交
635 636

	trace_mei_reg_write(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
637 638 639 640
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

/**
641
 * mei_me_pg_unset - write pg exit register
642 643 644
 *
 * @dev: the device structure
 */
645
static void mei_me_pg_unset(struct mei_device *dev)
646 647
{
	struct mei_me_hw *hw = to_me_hw(dev);
T
Tomas Winkler 已提交
648 649 650 651
	u32 reg;

	reg = mei_me_reg_read(hw, H_HPG_CSR);
	trace_mei_reg_read(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
652 653 654 655

	WARN(!(reg & H_HPG_CSR_PGI), "PGI is not set\n");

	reg |= H_HPG_CSR_PGIHEXR;
T
Tomas Winkler 已提交
656 657

	trace_mei_reg_write(dev->dev, "H_HPG_CSR", H_HPG_CSR, reg);
658 659 660
	mei_me_reg_write(hw, H_HPG_CSR, reg);
}

661
/**
662
 * mei_me_pg_legacy_enter_sync - perform legacy pg entry procedure
663 664 665
 *
 * @dev: the device structure
 *
666
 * Return: 0 on success an error code otherwise
667
 */
668
static int mei_me_pg_legacy_enter_sync(struct mei_device *dev)
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED) {
686
		mei_me_pg_set(dev);
687 688 689 690 691 692 693 694 695 696 697 698
		ret = 0;
	} else {
		ret = -ETIME;
	}

	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_ON;

	return ret;
}

/**
699
 * mei_me_pg_legacy_exit_sync - perform legacy pg exit procedure
700 701 702
 *
 * @dev: the device structure
 *
703
 * Return: 0 on success an error code otherwise
704
 */
705
static int mei_me_pg_legacy_exit_sync(struct mei_device *dev)
706 707 708 709 710 711 712 713 714 715
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;

	if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
		goto reply;

	dev->pg_event = MEI_PG_EVENT_WAIT;

716
	mei_me_pg_unset(dev);
717 718 719 720 721 722 723

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

reply:
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
	if (dev->pg_event != MEI_PG_EVENT_RECEIVED) {
		ret = -ETIME;
		goto out;
	}

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;
	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_EXIT_RES_CMD);
	if (ret)
		return ret;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED)
		ret = 0;
741 742 743
	else
		ret = -ETIME;

744
out:
745 746 747 748 749 750
	dev->pg_event = MEI_PG_EVENT_IDLE;
	hw->pg_state = MEI_PG_OFF;

	return ret;
}

751 752 753 754 755 756 757 758 759 760 761 762 763
/**
 * mei_me_pg_in_transition - is device now in pg transition
 *
 * @dev: the device structure
 *
 * Return: true if in pg transition, false otherwise
 */
static bool mei_me_pg_in_transition(struct mei_device *dev)
{
	return dev->pg_event >= MEI_PG_EVENT_WAIT &&
	       dev->pg_event <= MEI_PG_EVENT_INTR_WAIT;
}

764 765 766 767 768
/**
 * mei_me_pg_is_enabled - detect if PG is supported by HW
 *
 * @dev: the device structure
 *
769
 * Return: true is pg supported, false otherwise
770 771 772
 */
static bool mei_me_pg_is_enabled(struct mei_device *dev)
{
773
	struct mei_me_hw *hw = to_me_hw(dev);
774
	u32 reg = mei_me_mecsr_read(dev);
775

776 777 778
	if (hw->d0i3_supported)
		return true;

779 780 781
	if ((reg & ME_PGIC_HRA) == 0)
		goto notsupported;

782
	if (!dev->hbm_f_pg_supported)
783 784 785 786 787
		goto notsupported;

	return true;

notsupported:
788 789
	dev_dbg(dev->dev, "pg: not supported: d0i3 = %d HGP = %d hbm version %d.%d ?= %d.%d\n",
		hw->d0i3_supported,
790 791 792 793 794 795 796 797 798
		!!(reg & ME_PGIC_HRA),
		dev->version.major_version,
		dev->version.minor_version,
		HBM_MAJOR_VERSION_PGI,
		HBM_MINOR_VERSION_PGI);

	return false;
}

799
/**
800
 * mei_me_d0i3_set - write d0i3 register bit on mei device.
801 802
 *
 * @dev: the device structure
803 804 805
 * @intr: ask for interrupt
 *
 * Return: D0I3C register value
806
 */
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
static u32 mei_me_d0i3_set(struct mei_device *dev, bool intr)
{
	u32 reg = mei_me_d0i3c_read(dev);

	reg |= H_D0I3C_I3;
	if (intr)
		reg |= H_D0I3C_IR;
	else
		reg &= ~H_D0I3C_IR;
	mei_me_d0i3c_write(dev, reg);
	/* read it to ensure HW consistency */
	reg = mei_me_d0i3c_read(dev);
	return reg;
}

/**
 * mei_me_d0i3_unset - clean d0i3 register bit on mei device.
 *
 * @dev: the device structure
 *
 * Return: D0I3C register value
 */
static u32 mei_me_d0i3_unset(struct mei_device *dev)
{
	u32 reg = mei_me_d0i3c_read(dev);

	reg &= ~H_D0I3C_I3;
	reg |= H_D0I3C_IR;
	mei_me_d0i3c_write(dev, reg);
	/* read it to ensure HW consistency */
	reg = mei_me_d0i3c_read(dev);
	return reg;
}

/**
 * mei_me_d0i3_enter_sync - perform d0i3 entry procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_enter_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long d0i3_timeout = mei_secs_to_jiffies(MEI_D0I3_TIMEOUT);
	unsigned long pgi_timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
	int ret;
	u32 reg;

	reg = mei_me_d0i3c_read(dev);
	if (reg & H_D0I3C_I3) {
		/* we are in d0i3, nothing to do */
		dev_dbg(dev->dev, "d0i3 set not needed\n");
		ret = 0;
		goto on;
	}

	/* PGI entry procedure */
	dev->pg_event = MEI_PG_EVENT_WAIT;

	ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
	if (ret)
		/* FIXME: should we reset here? */
		goto out;

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_RECEIVED, pgi_timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_RECEIVED) {
		ret = -ETIME;
		goto out;
	}
	/* end PGI entry procedure */

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;

	reg = mei_me_d0i3_set(dev, true);
	if (!(reg & H_D0I3C_CIP)) {
		dev_dbg(dev->dev, "d0i3 enter wait not needed\n");
		ret = 0;
		goto on;
	}

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, d0i3_timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_INTR_RECEIVED) {
		reg = mei_me_d0i3c_read(dev);
		if (!(reg & H_D0I3C_I3)) {
			ret = -ETIME;
			goto out;
		}
	}

	ret = 0;
on:
	hw->pg_state = MEI_PG_ON;
out:
	dev->pg_event = MEI_PG_EVENT_IDLE;
	dev_dbg(dev->dev, "d0i3 enter ret = %d\n", ret);
	return ret;
}

/**
 * mei_me_d0i3_enter - perform d0i3 entry procedure
 *   no hbm PG handshake
 *   no waiting for confirmation; runs with interrupts
 *   disabled
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_enter(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	u32 reg;

	reg = mei_me_d0i3c_read(dev);
	if (reg & H_D0I3C_I3) {
		/* we are in d0i3, nothing to do */
		dev_dbg(dev->dev, "already d0i3 : set not needed\n");
		goto on;
	}

	mei_me_d0i3_set(dev, false);
on:
	hw->pg_state = MEI_PG_ON;
	dev->pg_event = MEI_PG_EVENT_IDLE;
	dev_dbg(dev->dev, "d0i3 enter\n");
	return 0;
}

/**
 * mei_me_d0i3_exit_sync - perform d0i3 exit procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
static int mei_me_d0i3_exit_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);
	unsigned long timeout = mei_secs_to_jiffies(MEI_D0I3_TIMEOUT);
	int ret;
	u32 reg;

	dev->pg_event = MEI_PG_EVENT_INTR_WAIT;

	reg = mei_me_d0i3c_read(dev);
	if (!(reg & H_D0I3C_I3)) {
		/* we are not in d0i3, nothing to do */
		dev_dbg(dev->dev, "d0i3 exit not needed\n");
		ret = 0;
		goto off;
	}

	reg = mei_me_d0i3_unset(dev);
	if (!(reg & H_D0I3C_CIP)) {
		dev_dbg(dev->dev, "d0i3 exit wait not needed\n");
		ret = 0;
		goto off;
	}

	mutex_unlock(&dev->device_lock);
	wait_event_timeout(dev->wait_pg,
		dev->pg_event == MEI_PG_EVENT_INTR_RECEIVED, timeout);
	mutex_lock(&dev->device_lock);

	if (dev->pg_event != MEI_PG_EVENT_INTR_RECEIVED) {
		reg = mei_me_d0i3c_read(dev);
		if (reg & H_D0I3C_I3) {
			ret = -ETIME;
			goto out;
		}
	}

	ret = 0;
off:
	hw->pg_state = MEI_PG_OFF;
out:
	dev->pg_event = MEI_PG_EVENT_IDLE;

	dev_dbg(dev->dev, "d0i3 exit ret = %d\n", ret);
	return ret;
}

/**
 * mei_me_pg_legacy_intr - perform legacy pg processing
 *			   in interrupt thread handler
 *
 * @dev: the device structure
 */
static void mei_me_pg_legacy_intr(struct mei_device *dev)
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (dev->pg_event != MEI_PG_EVENT_INTR_WAIT)
		return;

	dev->pg_event = MEI_PG_EVENT_INTR_RECEIVED;
	hw->pg_state = MEI_PG_OFF;
	if (waitqueue_active(&dev->wait_pg))
		wake_up(&dev->wait_pg);
}

1017 1018 1019 1020
/**
 * mei_me_d0i3_intr - perform d0i3 processing in interrupt thread handler
 *
 * @dev: the device structure
1021
 * @intr_source: interrupt source
1022
 */
1023
static void mei_me_d0i3_intr(struct mei_device *dev, u32 intr_source)
1024 1025 1026 1027
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (dev->pg_event == MEI_PG_EVENT_INTR_WAIT &&
1028
	    (intr_source & H_D0I3C_IS)) {
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
		dev->pg_event = MEI_PG_EVENT_INTR_RECEIVED;
		if (hw->pg_state == MEI_PG_ON) {
			hw->pg_state = MEI_PG_OFF;
			if (dev->hbm_state != MEI_HBM_IDLE) {
				/*
				 * force H_RDY because it could be
				 * wiped off during PG
				 */
				dev_dbg(dev->dev, "d0i3 set host ready\n");
				mei_me_host_set_ready(dev);
			}
		} else {
			hw->pg_state = MEI_PG_ON;
		}

		wake_up(&dev->wait_pg);
	}

1047
	if (hw->pg_state == MEI_PG_ON && (intr_source & H_IS)) {
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
		/*
		 * HW sent some data and we are in D0i3, so
		 * we got here because of HW initiated exit from D0i3.
		 * Start runtime pm resume sequence to exit low power state.
		 */
		dev_dbg(dev->dev, "d0i3 want resume\n");
		mei_hbm_pg_resume(dev);
	}
}

/**
 * mei_me_pg_intr - perform pg processing in interrupt thread handler
 *
 * @dev: the device structure
1062
 * @intr_source: interrupt source
1063
 */
1064
static void mei_me_pg_intr(struct mei_device *dev, u32 intr_source)
1065 1066 1067 1068
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
1069
		mei_me_d0i3_intr(dev, intr_source);
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	else
		mei_me_pg_legacy_intr(dev);
}

/**
 * mei_me_pg_enter_sync - perform runtime pm entry procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
int mei_me_pg_enter_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
		return mei_me_d0i3_enter_sync(dev);
	else
		return mei_me_pg_legacy_enter_sync(dev);
}

/**
 * mei_me_pg_exit_sync - perform runtime pm exit procedure
 *
 * @dev: the device structure
 *
 * Return: 0 on success an error code otherwise
 */
int mei_me_pg_exit_sync(struct mei_device *dev)
{
	struct mei_me_hw *hw = to_me_hw(dev);

	if (hw->d0i3_supported)
		return mei_me_d0i3_exit_sync(dev);
	else
		return mei_me_pg_legacy_exit_sync(dev);
}

1108 1109 1110 1111 1112 1113
/**
 * mei_me_hw_reset - resets fw via mei csr register.
 *
 * @dev: the device structure
 * @intr_enable: if interrupt should be enabled after reset.
 *
1114
 * Return: 0 on success an error code otherwise
1115 1116 1117
 */
static int mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
{
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	struct mei_me_hw *hw = to_me_hw(dev);
	int ret;
	u32 hcsr;

	if (intr_enable) {
		mei_me_intr_enable(dev);
		if (hw->d0i3_supported) {
			ret = mei_me_d0i3_exit_sync(dev);
			if (ret)
				return ret;
		}
	}
1130

1131 1132
	pm_runtime_set_active(dev->dev);

1133
	hcsr = mei_hcsr_read(dev);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	/* H_RST may be found lit before reset is started,
	 * for example if preceding reset flow hasn't completed.
	 * In that case asserting H_RST will be ignored, therefore
	 * we need to clean H_RST bit to start a successful reset sequence.
	 */
	if ((hcsr & H_RST) == H_RST) {
		dev_warn(dev->dev, "H_RST is set = 0x%08X", hcsr);
		hcsr &= ~H_RST;
		mei_hcsr_set(dev, hcsr);
		hcsr = mei_hcsr_read(dev);
	}

	hcsr |= H_RST | H_IG | H_CSR_IS_MASK;

1148
	if (!intr_enable)
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
		hcsr &= ~H_CSR_IE_MASK;

	dev->recvd_hw_ready = false;
	mei_hcsr_write(dev, hcsr);

	/*
	 * Host reads the H_CSR once to ensure that the
	 * posted write to H_CSR completes.
	 */
	hcsr = mei_hcsr_read(dev);

	if ((hcsr & H_RST) == 0)
		dev_warn(dev->dev, "H_RST is not set = 0x%08X", hcsr);

	if ((hcsr & H_RDY) == H_RDY)
		dev_warn(dev->dev, "H_RDY is not cleared 0x%08X", hcsr);

1166
	if (!intr_enable) {
1167
		mei_me_hw_reset_release(dev);
1168 1169 1170 1171 1172 1173
		if (hw->d0i3_supported) {
			ret = mei_me_d0i3_enter(dev);
			if (ret)
				return ret;
		}
	}
1174 1175 1176
	return 0;
}

1177 1178 1179 1180 1181 1182
/**
 * mei_me_irq_quick_handler - The ISR of the MEI device
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
1183
 * Return: irqreturn_t
1184 1185 1186
 */
irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
{
1187 1188
	struct mei_device *dev = (struct mei_device *)dev_id;
	u32 hcsr;
1189

1190
	hcsr = mei_hcsr_read(dev);
1191
	if (!me_intr_src(hcsr))
1192 1193
		return IRQ_NONE;

1194
	dev_dbg(dev->dev, "interrupt source 0x%08X\n", me_intr_src(hcsr));
1195

1196 1197
	/* disable interrupts on device */
	me_intr_disable(dev, hcsr);
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	return IRQ_WAKE_THREAD;
}

/**
 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
 * processing.
 *
 * @irq: The irq number
 * @dev_id: pointer to the device structure
 *
1208
 * Return: irqreturn_t
1209 1210 1211 1212 1213
 *
 */
irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
{
	struct mei_device *dev = (struct mei_device *) dev_id;
1214
	struct list_head cmpl_list;
1215
	s32 slots;
1216
	u32 hcsr;
1217
	int rets = 0;
1218

1219
	dev_dbg(dev->dev, "function called after ISR to handle the interrupt processing.\n");
1220 1221
	/* initialize our complete list */
	mutex_lock(&dev->device_lock);
1222 1223 1224 1225

	hcsr = mei_hcsr_read(dev);
	me_intr_clear(dev, hcsr);

1226
	INIT_LIST_HEAD(&cmpl_list);
1227 1228

	/* check if ME wants a reset */
1229
	if (!mei_hw_is_ready(dev) && dev->dev_state != MEI_DEV_RESETTING) {
1230
		dev_warn(dev->dev, "FW not ready: resetting.\n");
1231 1232
		schedule_work(&dev->reset_work);
		goto end;
1233 1234
	}

1235 1236 1237
	if (mei_me_hw_is_resetting(dev))
		mei_hcsr_set_hig(dev);

1238
	mei_me_pg_intr(dev, me_intr_src(hcsr));
1239

1240 1241 1242
	/*  check if we need to start the dev */
	if (!mei_host_is_ready(dev)) {
		if (mei_hw_is_ready(dev)) {
1243
			dev_dbg(dev->dev, "we need to start the dev.\n");
T
Tomas Winkler 已提交
1244
			dev->recvd_hw_ready = true;
1245
			wake_up(&dev->wait_hw_ready);
1246
		} else {
1247
			dev_dbg(dev->dev, "Spurious Interrupt\n");
1248
		}
1249
		goto end;
1250 1251 1252 1253
	}
	/* check slots available for reading */
	slots = mei_count_full_read_slots(dev);
	while (slots > 0) {
1254
		dev_dbg(dev->dev, "slots to read = %08x\n", slots);
1255
		rets = mei_irq_read_handler(dev, &cmpl_list, &slots);
1256 1257 1258 1259 1260 1261 1262
		/* There is a race between ME write and interrupt delivery:
		 * Not all data is always available immediately after the
		 * interrupt, so try to read again on the next interrupt.
		 */
		if (rets == -ENODATA)
			break;

T
Tomas Winkler 已提交
1263
		if (rets &&
1264
		    (dev->dev_state != MEI_DEV_RESETTING &&
T
Tomas Winkler 已提交
1265
		     dev->dev_state != MEI_DEV_POWER_DOWN)) {
1266
			dev_err(dev->dev, "mei_irq_read_handler ret = %d.\n",
1267
						rets);
1268
			schedule_work(&dev->reset_work);
1269
			goto end;
1270
		}
1271
	}
1272

1273 1274
	dev->hbuf_is_ready = mei_hbuf_is_ready(dev);

1275 1276 1277
	/*
	 * During PG handshake only allowed write is the replay to the
	 * PG exit message, so block calling write function
1278
	 * if the pg event is in PG handshake
1279
	 */
1280 1281
	if (dev->pg_event != MEI_PG_EVENT_WAIT &&
	    dev->pg_event != MEI_PG_EVENT_RECEIVED) {
1282
		rets = mei_irq_write_handler(dev, &cmpl_list);
1283 1284
		dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
	}
1285

1286
	mei_irq_compl_handler(dev, &cmpl_list);
1287

1288
end:
1289
	dev_dbg(dev->dev, "interrupt thread end ret = %d\n", rets);
1290
	mei_me_intr_enable(dev);
1291
	mutex_unlock(&dev->device_lock);
1292 1293
	return IRQ_HANDLED;
}
1294

1295 1296
static const struct mei_hw_ops mei_me_hw_ops = {

1297
	.fw_status = mei_me_fw_status,
1298 1299
	.pg_state  = mei_me_pg_state,

1300 1301 1302 1303
	.host_is_ready = mei_me_host_is_ready,

	.hw_is_ready = mei_me_hw_is_ready,
	.hw_reset = mei_me_hw_reset,
T
Tomas Winkler 已提交
1304 1305
	.hw_config = mei_me_hw_config,
	.hw_start = mei_me_hw_start,
1306

1307
	.pg_in_transition = mei_me_pg_in_transition,
1308 1309
	.pg_is_enabled = mei_me_pg_is_enabled,

1310 1311 1312
	.intr_clear = mei_me_intr_clear,
	.intr_enable = mei_me_intr_enable,
	.intr_disable = mei_me_intr_disable,
1313
	.synchronize_irq = mei_me_synchronize_irq,
1314 1315 1316

	.hbuf_free_slots = mei_me_hbuf_empty_slots,
	.hbuf_is_ready = mei_me_hbuf_is_empty,
1317
	.hbuf_depth = mei_me_hbuf_depth,
1318

1319
	.write = mei_me_hbuf_write,
1320 1321 1322 1323 1324 1325

	.rdbuf_full_slots = mei_me_count_full_read_slots,
	.read_hdr = mei_me_mecbrw_read,
	.read = mei_me_read_slots
};

1326 1327 1328
static bool mei_me_fw_type_nm(struct pci_dev *pdev)
{
	u32 reg;
1329

1330
	pci_read_config_dword(pdev, PCI_CFG_HFS_2, &reg);
1331
	trace_mei_pci_cfg_read(&pdev->dev, "PCI_CFG_HFS_2", PCI_CFG_HFS_2, reg);
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	/* make sure that bit 9 (NM) is up and bit 10 (DM) is down */
	return (reg & 0x600) == 0x200;
}

#define MEI_CFG_FW_NM                           \
	.quirk_probe = mei_me_fw_type_nm

static bool mei_me_fw_type_sps(struct pci_dev *pdev)
{
	u32 reg;
1342 1343 1344 1345 1346 1347 1348 1349
	unsigned int devfn;

	/*
	 * Read ME FW Status register to check for SPS Firmware
	 * The SPS FW is only signaled in pci function 0
	 */
	devfn = PCI_DEVFN(PCI_SLOT(pdev->devfn), 0);
	pci_bus_read_config_dword(pdev->bus, devfn, PCI_CFG_HFS_1, &reg);
1350
	trace_mei_pci_cfg_read(&pdev->dev, "PCI_CFG_HFS_1", PCI_CFG_HFS_1, reg);
1351 1352 1353 1354 1355 1356 1357
	/* if bits [19:16] = 15, running SPS Firmware */
	return (reg & 0xf0000) == 0xf0000;
}

#define MEI_CFG_FW_SPS                           \
	.quirk_probe = mei_me_fw_type_sps

1358 1359
#define MEI_CFG_FW_VER_SUPP                     \
	.fw_ver_supported = 1
1360

1361
#define MEI_CFG_ICH_HFS                      \
1362 1363
	.fw_status.count = 0

1364
#define MEI_CFG_ICH10_HFS                        \
1365 1366 1367 1368 1369 1370 1371 1372
	.fw_status.count = 1,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1

#define MEI_CFG_PCH_HFS                         \
	.fw_status.count = 2,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2

1373 1374 1375 1376 1377 1378 1379 1380
#define MEI_CFG_PCH8_HFS                        \
	.fw_status.count = 6,                   \
	.fw_status.status[0] = PCI_CFG_HFS_1,   \
	.fw_status.status[1] = PCI_CFG_HFS_2,   \
	.fw_status.status[2] = PCI_CFG_HFS_3,   \
	.fw_status.status[3] = PCI_CFG_HFS_4,   \
	.fw_status.status[4] = PCI_CFG_HFS_5,   \
	.fw_status.status[5] = PCI_CFG_HFS_6
1381

1382 1383 1384 1385 1386
#define MEI_CFG_DMA_128 \
	.dma_size[DMA_DSCR_HOST] = SZ_128K, \
	.dma_size[DMA_DSCR_DEVICE] = SZ_128K, \
	.dma_size[DMA_DSCR_CTRL] = PAGE_SIZE

1387
/* ICH Legacy devices */
1388 1389
static const struct mei_cfg mei_me_ich_cfg = {
	MEI_CFG_ICH_HFS,
1390 1391 1392
};

/* ICH devices */
1393 1394
static const struct mei_cfg mei_me_ich10_cfg = {
	MEI_CFG_ICH10_HFS,
1395 1396
};

1397 1398
/* PCH6 devices */
static const struct mei_cfg mei_me_pch6_cfg = {
1399 1400 1401
	MEI_CFG_PCH_HFS,
};

1402 1403 1404 1405 1406 1407
/* PCH7 devices */
static const struct mei_cfg mei_me_pch7_cfg = {
	MEI_CFG_PCH_HFS,
	MEI_CFG_FW_VER_SUPP,
};

1408
/* PCH Cougar Point and Patsburg with quirk for Node Manager exclusion */
1409
static const struct mei_cfg mei_me_pch_cpt_pbg_cfg = {
1410
	MEI_CFG_PCH_HFS,
1411
	MEI_CFG_FW_VER_SUPP,
1412 1413 1414
	MEI_CFG_FW_NM,
};

1415
/* PCH8 Lynx Point and newer devices */
1416
static const struct mei_cfg mei_me_pch8_cfg = {
1417
	MEI_CFG_PCH8_HFS,
1418
	MEI_CFG_FW_VER_SUPP,
1419 1420 1421
};

/* PCH8 Lynx Point with quirk for SPS Firmware exclusion */
1422
static const struct mei_cfg mei_me_pch8_sps_cfg = {
1423
	MEI_CFG_PCH8_HFS,
1424
	MEI_CFG_FW_VER_SUPP,
1425 1426 1427
	MEI_CFG_FW_SPS,
};

1428 1429 1430
/* Cannon Lake and newer devices */
static const struct mei_cfg mei_me_pch12_cfg = {
	MEI_CFG_PCH8_HFS,
1431
	MEI_CFG_FW_VER_SUPP,
1432 1433 1434
	MEI_CFG_DMA_128,
};

1435 1436 1437 1438 1439 1440 1441 1442
/*
 * mei_cfg_list - A list of platform platform specific configurations.
 * Note: has to be synchronized with  enum mei_cfg_idx.
 */
static const struct mei_cfg *const mei_cfg_list[] = {
	[MEI_ME_UNDEF_CFG] = NULL,
	[MEI_ME_ICH_CFG] = &mei_me_ich_cfg,
	[MEI_ME_ICH10_CFG] = &mei_me_ich10_cfg,
1443 1444
	[MEI_ME_PCH6_CFG] = &mei_me_pch6_cfg,
	[MEI_ME_PCH7_CFG] = &mei_me_pch7_cfg,
1445 1446 1447
	[MEI_ME_PCH_CPT_PBG_CFG] = &mei_me_pch_cpt_pbg_cfg,
	[MEI_ME_PCH8_CFG] = &mei_me_pch8_cfg,
	[MEI_ME_PCH8_SPS_CFG] = &mei_me_pch8_sps_cfg,
1448
	[MEI_ME_PCH12_CFG] = &mei_me_pch12_cfg,
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
};

const struct mei_cfg *mei_me_get_cfg(kernel_ulong_t idx)
{
	BUILD_BUG_ON(ARRAY_SIZE(mei_cfg_list) != MEI_ME_NUM_CFG);

	if (idx >= MEI_ME_NUM_CFG)
		return NULL;

	return mei_cfg_list[idx];
};

1461
/**
1462
 * mei_me_dev_init - allocates and initializes the mei device structure
1463
 *
1464
 * @parent: device associated with physical device (pci/platform)
1465
 * @cfg: per device generation config
1466
 *
1467
 * Return: The mei_device pointer on success, NULL on failure.
1468
 */
1469
struct mei_device *mei_me_dev_init(struct device *parent,
1470
				   const struct mei_cfg *cfg)
1471 1472
{
	struct mei_device *dev;
1473
	struct mei_me_hw *hw;
T
Tomas Winkler 已提交
1474
	int i;
1475

1476
	dev = devm_kzalloc(parent, sizeof(struct mei_device) +
1477
			   sizeof(struct mei_me_hw), GFP_KERNEL);
1478 1479
	if (!dev)
		return NULL;
T
Tomas Winkler 已提交
1480

1481
	hw = to_me_hw(dev);
1482

T
Tomas Winkler 已提交
1483 1484 1485
	for (i = 0; i < DMA_DSCR_NUM; i++)
		dev->dr_dscr[i].size = cfg->dma_size[i];

1486
	mei_device_init(dev, parent, &mei_me_hw_ops);
1487
	hw->cfg = cfg;
T
Tomas Winkler 已提交
1488

1489 1490
	dev->fw_f_fw_ver_supported = cfg->fw_ver_supported;

1491 1492
	return dev;
}
1493