i915_irq.c 124.8 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/circ_buf.h>
32 33 34 35
#include <linux/cpuidle.h>
#include <linux/slab.h>
#include <linux/sysrq.h>

36
#include <drm/drm_drv.h>
37
#include <drm/drm_irq.h>
38
#include <drm/i915_drm.h>
39

40
#include "display/intel_display_types.h"
41 42 43 44 45
#include "display/intel_fifo_underrun.h"
#include "display/intel_hotplug.h"
#include "display/intel_lpe_audio.h"
#include "display/intel_psr.h"

46
#include "gt/intel_gt.h"
47
#include "gt/intel_gt_irq.h"
48
#include "gt/intel_gt_pm_irq.h"
49

L
Linus Torvalds 已提交
50
#include "i915_drv.h"
51
#include "i915_irq.h"
C
Chris Wilson 已提交
52
#include "i915_trace.h"
53
#include "intel_pm.h"
L
Linus Torvalds 已提交
54

55 56 57 58 59 60 61 62
/**
 * DOC: interrupt handling
 *
 * These functions provide the basic support for enabling and disabling the
 * interrupt handling support. There's a lot more functionality in i915_irq.c
 * and related files, but that will be described in separate chapters.
 */

63 64
typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);

65 66 67 68
static const u32 hpd_ilk[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
};

69 70 71 72
static const u32 hpd_ivb[HPD_NUM_PINS] = {
	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
};

73 74 75 76
static const u32 hpd_bdw[HPD_NUM_PINS] = {
	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
};

77
static const u32 hpd_ibx[HPD_NUM_PINS] = {
78 79 80 81 82 83 84
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

85
static const u32 hpd_cpt[HPD_NUM_PINS] = {
86
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
87
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
88 89 90 91 92
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

X
Xiong Zhang 已提交
93
static const u32 hpd_spt[HPD_NUM_PINS] = {
94
	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
X
Xiong Zhang 已提交
95 96 97 98 99 100
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
};

101
static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
102 103 104 105 106 107 108 109
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

110
static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
111 112 113 114 115 116 117 118
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

119
static const u32 hpd_status_i915[HPD_NUM_PINS] = {
120 121 122 123 124 125 126 127
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

128 129
/* BXT hpd list */
static const u32 hpd_bxt[HPD_NUM_PINS] = {
130
	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
131 132 133 134
	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
};

135 136 137 138 139
static const u32 hpd_gen11[HPD_NUM_PINS] = {
	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
140 141
};

142 143 144 145 146 147 148 149 150
static const u32 hpd_gen12[HPD_NUM_PINS] = {
	[HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
	[HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
	[HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
	[HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
	[HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
	[HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG
};

151 152 153 154 155 156 157 158 159
static const u32 hpd_icp[HPD_NUM_PINS] = {
	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
};

160 161 162 163 164 165
static const u32 hpd_mcc[HPD_NUM_PINS] = {
	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP
};

166 167 168 169 170 171 172 173 174 175 176 177
static const u32 hpd_tgp[HPD_NUM_PINS] = {
	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
	[HPD_PORT_C] = SDE_DDIC_HOTPLUG_TGP,
	[HPD_PORT_D] = SDE_TC1_HOTPLUG_ICP,
	[HPD_PORT_E] = SDE_TC2_HOTPLUG_ICP,
	[HPD_PORT_F] = SDE_TC3_HOTPLUG_ICP,
	[HPD_PORT_G] = SDE_TC4_HOTPLUG_ICP,
	[HPD_PORT_H] = SDE_TC5_HOTPLUG_TGP,
	[HPD_PORT_I] = SDE_TC6_HOTPLUG_TGP,
};

178 179
void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
		    i915_reg_t iir, i915_reg_t ier)
180
{
181 182
	intel_uncore_write(uncore, imr, 0xffffffff);
	intel_uncore_posting_read(uncore, imr);
183

184
	intel_uncore_write(uncore, ier, 0);
185 186

	/* IIR can theoretically queue up two events. Be paranoid. */
187 188 189 190
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
	intel_uncore_write(uncore, iir, 0xffffffff);
	intel_uncore_posting_read(uncore, iir);
191 192
}

193
void gen2_irq_reset(struct intel_uncore *uncore)
194
{
195 196
	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
197

198
	intel_uncore_write16(uncore, GEN2_IER, 0);
199 200

	/* IIR can theoretically queue up two events. Be paranoid. */
201 202 203 204
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
205 206
}

207 208 209
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
210
static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
211
{
212
	u32 val = intel_uncore_read(uncore, reg);
213 214 215 216 217

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
218
	     i915_mmio_reg_offset(reg), val);
219 220 221 222
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
	intel_uncore_write(uncore, reg, 0xffffffff);
	intel_uncore_posting_read(uncore, reg);
223
}
224

225
static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
226
{
227
	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
228 229 230 231 232

	if (val == 0)
		return;

	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
233
	     i915_mmio_reg_offset(GEN2_IIR), val);
234 235 236 237
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
	intel_uncore_posting_read16(uncore, GEN2_IIR);
238 239
}

240 241 242 243
void gen3_irq_init(struct intel_uncore *uncore,
		   i915_reg_t imr, u32 imr_val,
		   i915_reg_t ier, u32 ier_val,
		   i915_reg_t iir)
244
{
245
	gen3_assert_iir_is_zero(uncore, iir);
246

247 248 249
	intel_uncore_write(uncore, ier, ier_val);
	intel_uncore_write(uncore, imr, imr_val);
	intel_uncore_posting_read(uncore, imr);
250 251
}

252 253
void gen2_irq_init(struct intel_uncore *uncore,
		   u32 imr_val, u32 ier_val)
254
{
255
	gen2_assert_iir_is_zero(uncore);
256

257 258 259
	intel_uncore_write16(uncore, GEN2_IER, ier_val);
	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
	intel_uncore_posting_read16(uncore, GEN2_IMR);
260 261
}

262 263 264
/* For display hotplug interrupt */
static inline void
i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
265 266
				     u32 mask,
				     u32 bits)
267
{
268
	u32 val;
269

270
	lockdep_assert_held(&dev_priv->irq_lock);
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	WARN_ON(bits & ~mask);

	val = I915_READ(PORT_HOTPLUG_EN);
	val &= ~mask;
	val |= bits;
	I915_WRITE(PORT_HOTPLUG_EN, val);
}

/**
 * i915_hotplug_interrupt_update - update hotplug interrupt enable
 * @dev_priv: driver private
 * @mask: bits to update
 * @bits: bits to enable
 * NOTE: the HPD enable bits are modified both inside and outside
 * of an interrupt context. To avoid that read-modify-write cycles
 * interfer, these bits are protected by a spinlock. Since this
 * function is usually not called from a context where the lock is
 * held already, this function acquires the lock itself. A non-locking
 * version is also available.
 */
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
292 293
				   u32 mask,
				   u32 bits)
294 295 296 297 298 299
{
	spin_lock_irq(&dev_priv->irq_lock);
	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
	spin_unlock_irq(&dev_priv->irq_lock);
}

300 301 302 303 304 305
/**
 * ilk_update_display_irq - update DEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
306
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
307 308
			    u32 interrupt_mask,
			    u32 enabled_irq_mask)
309
{
310
	u32 new_val;
311

312
	lockdep_assert_held(&dev_priv->irq_lock);
313

314 315
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

316
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
317 318
		return;

319 320 321 322 323 324
	new_val = dev_priv->irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->irq_mask) {
		dev_priv->irq_mask = new_val;
325
		I915_WRITE(DEIMR, dev_priv->irq_mask);
326
		POSTING_READ(DEIMR);
327 328 329
	}
}

330
static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
331
{
332 333
	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);

334
	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
335 336
}

337 338
void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
339
	struct intel_gt *gt = &dev_priv->gt;
340

341 342
	spin_lock_irq(&gt->irq_lock);

343
	while (gen11_gt_reset_one_iir(gt, 0, GEN11_GTPM))
344
		;
345 346 347

	dev_priv->gt_pm.rps.pm_iir = 0;

348
	spin_unlock_irq(&gt->irq_lock);
349 350
}

351 352
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
{
353 354 355 356
	struct intel_gt *gt = &dev_priv->gt;

	spin_lock_irq(&gt->irq_lock);
	gen6_gt_pm_reset_iir(gt, GEN6_PM_RPS_EVENTS);
357
	dev_priv->gt_pm.rps.pm_iir = 0;
358
	spin_unlock_irq(&gt->irq_lock);
I
Imre Deak 已提交
359 360
}

361
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
362
{
363
	struct intel_gt *gt = &dev_priv->gt;
364 365 366
	struct intel_rps *rps = &dev_priv->gt_pm.rps;

	if (READ_ONCE(rps->interrupts_enabled))
367 368
		return;

369
	spin_lock_irq(&gt->irq_lock);
370
	WARN_ON_ONCE(rps->pm_iir);
371

372
	if (INTEL_GEN(dev_priv) >= 11)
373
		WARN_ON_ONCE(gen11_gt_reset_one_iir(gt, 0, GEN11_GTPM));
374 375
	else
		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
376

377
	rps->interrupts_enabled = true;
378
	gen6_gt_pm_enable_irq(gt, dev_priv->pm_rps_events);
379

380
	spin_unlock_irq(&gt->irq_lock);
381 382
}

383 384 385 386 387
u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915, u32 mask)
{
	return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
}

388
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
389
{
390
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
391
	struct intel_gt *gt = &dev_priv->gt;
392 393

	if (!READ_ONCE(rps->interrupts_enabled))
394 395
		return;

396
	spin_lock_irq(&gt->irq_lock);
397
	rps->interrupts_enabled = false;
398

399
	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
400

401
	gen6_gt_pm_disable_irq(gt, GEN6_PM_RPS_EVENTS);
402

403
	spin_unlock_irq(&gt->irq_lock);
404
	intel_synchronize_irq(dev_priv);
405 406

	/* Now that we will not be generating any more work, flush any
407
	 * outstanding tasks. As we are called on the RPS idle path,
408 409 410
	 * we will reset the GPU to minimum frequencies, so the current
	 * state of the worker can be discarded.
	 */
411
	cancel_work_sync(&rps->work);
412 413 414 415
	if (INTEL_GEN(dev_priv) >= 11)
		gen11_reset_rps_interrupts(dev_priv);
	else
		gen6_reset_rps_interrupts(dev_priv);
416 417
}

418
void gen9_reset_guc_interrupts(struct intel_guc *guc)
419
{
420
	struct intel_gt *gt = guc_to_gt(guc);
421

422
	assert_rpm_wakelock_held(&gt->i915->runtime_pm);
423

424 425 426
	spin_lock_irq(&gt->irq_lock);
	gen6_gt_pm_reset_iir(gt, gt->pm_guc_events);
	spin_unlock_irq(&gt->irq_lock);
427 428
}

429
void gen9_enable_guc_interrupts(struct intel_guc *guc)
430
{
431
	struct intel_gt *gt = guc_to_gt(guc);
432

433
	assert_rpm_wakelock_held(&gt->i915->runtime_pm);
434

435
	spin_lock_irq(&gt->irq_lock);
436
	if (!guc->interrupts.enabled) {
437 438
		WARN_ON_ONCE(intel_uncore_read(gt->uncore,
					       gen6_pm_iir(gt->i915)) &
439
			     gt->pm_guc_events);
440
		guc->interrupts.enabled = true;
441
		gen6_gt_pm_enable_irq(gt, gt->pm_guc_events);
442
	}
443
	spin_unlock_irq(&gt->irq_lock);
444 445
}

446
void gen9_disable_guc_interrupts(struct intel_guc *guc)
447
{
448
	struct intel_gt *gt = guc_to_gt(guc);
449

450
	assert_rpm_wakelock_held(&gt->i915->runtime_pm);
451

452
	spin_lock_irq(&gt->irq_lock);
453
	guc->interrupts.enabled = false;
454

455
	gen6_gt_pm_disable_irq(gt, gt->pm_guc_events);
456

457 458
	spin_unlock_irq(&gt->irq_lock);
	intel_synchronize_irq(gt->i915);
459

460
	gen9_reset_guc_interrupts(guc);
461 462
}

463
void gen11_reset_guc_interrupts(struct intel_guc *guc)
464
{
465
	struct intel_gt *gt = guc_to_gt(guc);
466

467
	spin_lock_irq(&gt->irq_lock);
468
	gen11_gt_reset_one_iir(gt, 0, GEN11_GUC);
469
	spin_unlock_irq(&gt->irq_lock);
470 471
}

472
void gen11_enable_guc_interrupts(struct intel_guc *guc)
473
{
474
	struct intel_gt *gt = guc_to_gt(guc);
475

476
	spin_lock_irq(&gt->irq_lock);
477
	if (!guc->interrupts.enabled) {
478
		u32 events = REG_FIELD_PREP(ENGINE1_MASK, GUC_INTR_GUC2HOST);
479

480
		WARN_ON_ONCE(gen11_gt_reset_one_iir(gt, 0, GEN11_GUC));
481 482
		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, events);
		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~events);
483
		guc->interrupts.enabled = true;
484
	}
485
	spin_unlock_irq(&gt->irq_lock);
486 487
}

488
void gen11_disable_guc_interrupts(struct intel_guc *guc)
489
{
490
	struct intel_gt *gt = guc_to_gt(guc);
491

492
	spin_lock_irq(&gt->irq_lock);
493
	guc->interrupts.enabled = false;
494

495 496
	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~0);
	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
497

498 499
	spin_unlock_irq(&gt->irq_lock);
	intel_synchronize_irq(gt->i915);
500

501
	gen11_reset_guc_interrupts(guc);
502 503
}

504
/**
505 506 507 508 509
 * bdw_update_port_irq - update DE port interrupt
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
510
static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
511 512
				u32 interrupt_mask,
				u32 enabled_irq_mask)
513
{
514 515
	u32 new_val;
	u32 old_val;
516

517
	lockdep_assert_held(&dev_priv->irq_lock);
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	old_val = I915_READ(GEN8_DE_PORT_IMR);

	new_val = old_val;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != old_val) {
		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
		POSTING_READ(GEN8_DE_PORT_IMR);
	}
}

536 537 538 539 540 541 542 543 544
/**
 * bdw_update_pipe_irq - update DE pipe interrupt
 * @dev_priv: driver private
 * @pipe: pipe whose interrupt to update
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
545 546
			 u32 interrupt_mask,
			 u32 enabled_irq_mask)
547
{
548
	u32 new_val;
549

550
	lockdep_assert_held(&dev_priv->irq_lock);
551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567

	WARN_ON(enabled_irq_mask & ~interrupt_mask);

	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return;

	new_val = dev_priv->de_irq_mask[pipe];
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->de_irq_mask[pipe]) {
		dev_priv->de_irq_mask[pipe] = new_val;
		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
	}
}

568 569 570 571 572 573
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
574
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
575 576
				  u32 interrupt_mask,
				  u32 enabled_irq_mask)
577
{
578
	u32 sdeimr = I915_READ(SDEIMR);
579 580 581
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

582 583
	WARN_ON(enabled_irq_mask & ~interrupt_mask);

584
	lockdep_assert_held(&dev_priv->irq_lock);
585

586
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
587 588
		return;

589 590 591
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
592

593 594
u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
			      enum pipe pipe)
595
{
596 597
	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
	u32 enable_mask = status_mask << 16;
598

599
	lockdep_assert_held(&dev_priv->irq_lock);
600

601 602
	if (INTEL_GEN(dev_priv) < 5)
		goto out;
603 604

	/*
605 606
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
607 608 609
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
610 611 612 613 614 615
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
616 617 618 619 620 621 622 623 624

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

625 626 627 628 629 630
out:
	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		  pipe_name(pipe), enable_mask, status_mask);

631 632 633
	return enable_mask;
}

634 635
void i915_enable_pipestat(struct drm_i915_private *dev_priv,
			  enum pipe pipe, u32 status_mask)
636
{
637
	i915_reg_t reg = PIPESTAT(pipe);
638 639
	u32 enable_mask;

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: status_mask=0x%x\n",
		  pipe_name(pipe), status_mask);

	lockdep_assert_held(&dev_priv->irq_lock);
	WARN_ON(!intel_irqs_enabled(dev_priv));

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
		return;

	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
655 656
}

657 658
void i915_disable_pipestat(struct drm_i915_private *dev_priv,
			   enum pipe pipe, u32 status_mask)
659
{
660
	i915_reg_t reg = PIPESTAT(pipe);
661 662
	u32 enable_mask;

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
		  "pipe %c: status_mask=0x%x\n",
		  pipe_name(pipe), status_mask);

	lockdep_assert_held(&dev_priv->irq_lock);
	WARN_ON(!intel_irqs_enabled(dev_priv));

	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
		return;

	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);

	I915_WRITE(reg, enable_mask | status_mask);
	POSTING_READ(reg);
678 679
}

680 681 682 683 684 685 686 687
static bool i915_has_asle(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->opregion.asle)
		return false;

	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
}

688
/**
689
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
690
 * @dev_priv: i915 device private
691
 */
692
static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
693
{
694
	if (!i915_has_asle(dev_priv))
695 696
		return;

697
	spin_lock_irq(&dev_priv->irq_lock);
698

699
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
700
	if (INTEL_GEN(dev_priv) >= 4)
701
		i915_enable_pipestat(dev_priv, PIPE_A,
702
				     PIPE_LEGACY_BLC_EVENT_STATUS);
703

704
	spin_unlock_irq(&dev_priv->irq_lock);
705 706
}

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
/*
 * This timing diagram depicts the video signal in and
 * around the vertical blanking period.
 *
 * Assumptions about the fictitious mode used in this example:
 *  vblank_start >= 3
 *  vsync_start = vblank_start + 1
 *  vsync_end = vblank_start + 2
 *  vtotal = vblank_start + 3
 *
 *           start of vblank:
 *           latch double buffered registers
 *           increment frame counter (ctg+)
 *           generate start of vblank interrupt (gen4+)
 *           |
 *           |          frame start:
 *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
 *           |          may be shifted forward 1-3 extra lines via PIPECONF
 *           |          |
 *           |          |  start of vsync:
 *           |          |  generate vsync interrupt
 *           |          |  |
 * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
 *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
 * ----va---> <-----------------vb--------------------> <--------va-------------
 *       |          |       <----vs----->                     |
 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
 *       |          |                                         |
 *       last visible pixel                                   first visible pixel
 *                  |                                         increment frame counter (gen3/4)
 *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
 *
 * x  = horizontal active
 * _  = horizontal blanking
 * hs = horizontal sync
 * va = vertical active
 * vb = vertical blanking
 * vs = vertical sync
 * vbs = vblank_start (number)
 *
 * Summary:
 * - most events happen at the start of horizontal sync
 * - frame start happens at the start of horizontal blank, 1-4 lines
 *   (depending on PIPECONF settings) after the start of vblank
 * - gen3/4 pixel and frame counter are synchronized with the start
 *   of horizontal active on the first line of vertical active
 */

757 758 759
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
760
u32 i915_get_vblank_counter(struct drm_crtc *crtc)
761
{
762 763
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
764
	const struct drm_display_mode *mode = &vblank->hwmode;
765
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
766
	i915_reg_t high_frame, low_frame;
767
	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
768
	unsigned long irqflags;
769

770 771 772 773 774 775 776 777 778 779 780 781 782 783
	/*
	 * On i965gm TV output the frame counter only works up to
	 * the point when we enable the TV encoder. After that the
	 * frame counter ceases to work and reads zero. We need a
	 * vblank wait before enabling the TV encoder and so we
	 * have to enable vblank interrupts while the frame counter
	 * is still in a working state. However the core vblank code
	 * does not like us returning non-zero frame counter values
	 * when we've told it that we don't have a working frame
	 * counter. Thus we must stop non-zero values leaking out.
	 */
	if (!vblank->max_vblank_count)
		return 0;

784 785 786 787 788
	htotal = mode->crtc_htotal;
	hsync_start = mode->crtc_hsync_start;
	vbl_start = mode->crtc_vblank_start;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
789

790 791 792 793 794 795
	/* Convert to pixel count */
	vbl_start *= htotal;

	/* Start of vblank event occurs at start of hsync */
	vbl_start -= htotal - hsync_start;

796 797
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
798

799 800
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);

801 802 803 804 805 806
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
807 808 809
		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ_FW(low_frame);
		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
810 811
	} while (high1 != high2);

812 813
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

814
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
815
	pixel = low & PIPE_PIXEL_MASK;
816
	low >>= PIPE_FRAME_LOW_SHIFT;
817 818 819 820 821 822

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
823
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
824 825
}

826
u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
827
{
828 829
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
830

831
	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
832 833
}

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
/*
 * On certain encoders on certain platforms, pipe
 * scanline register will not work to get the scanline,
 * since the timings are driven from the PORT or issues
 * with scanline register updates.
 * This function will use Framestamp and current
 * timestamp registers to calculate the scanline.
 */
static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct drm_vblank_crtc *vblank =
		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	const struct drm_display_mode *mode = &vblank->hwmode;
	u32 vblank_start = mode->crtc_vblank_start;
	u32 vtotal = mode->crtc_vtotal;
	u32 htotal = mode->crtc_htotal;
	u32 clock = mode->crtc_clock;
	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;

	/*
	 * To avoid the race condition where we might cross into the
	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
	 * during the same frame.
	 */
	do {
		/*
		 * This field provides read back of the display
		 * pipe frame time stamp. The time stamp value
		 * is sampled at every start of vertical blank.
		 */
		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));

		/*
		 * The TIMESTAMP_CTR register has the current
		 * time stamp value.
		 */
		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);

		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
	} while (scan_post_time != scan_prev_time);

	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
					clock), 1000 * htotal);
	scanline = min(scanline, vtotal - 1);
	scanline = (scanline + vblank_start) % vtotal;

	return scanline;
}

885
/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
886 887 888
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
889
	struct drm_i915_private *dev_priv = to_i915(dev);
890 891
	const struct drm_display_mode *mode;
	struct drm_vblank_crtc *vblank;
892
	enum pipe pipe = crtc->pipe;
893
	int position, vtotal;
894

895 896 897
	if (!crtc->active)
		return -1;

898 899 900
	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
	mode = &vblank->hwmode;

901 902 903
	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
		return __intel_get_crtc_scanline_from_timestamp(crtc);

904
	vtotal = mode->crtc_vtotal;
905 906 907
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

908
	if (IS_GEN(dev_priv, 2))
909
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
910
	else
911
		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
912

913 914 915 916 917 918 919 920 921 922 923 924
	/*
	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
	 * read it just before the start of vblank.  So try it again
	 * so we don't accidentally end up spanning a vblank frame
	 * increment, causing the pipe_update_end() code to squak at us.
	 *
	 * The nature of this problem means we can't simply check the ISR
	 * bit and return the vblank start value; nor can we use the scanline
	 * debug register in the transcoder as it appears to have the same
	 * problem.  We may need to extend this to include other platforms,
	 * but so far testing only shows the problem on HSW.
	 */
925
	if (HAS_DDI(dev_priv) && !position) {
926 927 928 929
		int i, temp;

		for (i = 0; i < 100; i++) {
			udelay(1);
930
			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
931 932 933 934 935 936 937
			if (temp != position) {
				position = temp;
				break;
			}
		}
	}

938
	/*
939 940
	 * See update_scanline_offset() for the details on the
	 * scanline_offset adjustment.
941
	 */
942
	return (position + crtc->scanline_offset) % vtotal;
943 944
}

945
bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index,
946 947 948
			      bool in_vblank_irq, int *vpos, int *hpos,
			      ktime_t *stime, ktime_t *etime,
			      const struct drm_display_mode *mode)
949
{
950
	struct drm_i915_private *dev_priv = to_i915(dev);
951 952
	struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index));
	enum pipe pipe = crtc->pipe;
953
	int position;
954
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
955
	unsigned long irqflags;
956 957 958
	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
959

960
	if (WARN_ON(!mode->crtc_clock)) {
961
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
962
				 "pipe %c\n", pipe_name(pipe));
963
		return false;
964 965
	}

966
	htotal = mode->crtc_htotal;
967
	hsync_start = mode->crtc_hsync_start;
968 969 970
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
971

972 973 974 975 976 977
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

978 979 980 981 982 983
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
984

985 986 987 988 989 990
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

991
	if (use_scanline_counter) {
992 993 994
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
995
		position = __intel_get_crtc_scanline(crtc);
996 997 998 999 1000
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
1001
		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
1002

1003 1004 1005 1006
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
1007

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019
		/*
		 * In interlaced modes, the pixel counter counts all pixels,
		 * so one field will have htotal more pixels. In order to avoid
		 * the reported position from jumping backwards when the pixel
		 * counter is beyond the length of the shorter field, just
		 * clamp the position the length of the shorter field. This
		 * matches how the scanline counter based position works since
		 * the scanline counter doesn't count the two half lines.
		 */
		if (position >= vtotal)
			position = vtotal - 1;

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
1030 1031
	}

1032 1033 1034 1035 1036 1037 1038 1039
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049
	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
1050

1051
	if (use_scanline_counter) {
1052 1053 1054 1055 1056 1057
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
1058

1059
	return true;
1060 1061
}

1062 1063
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
1064
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

1075
static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1076
{
1077
	struct intel_uncore *uncore = &dev_priv->uncore;
1078
	u32 busy_up, busy_down, max_avg, min_avg;
1079 1080
	u8 new_delay;

1081
	spin_lock(&mchdev_lock);
1082

1083 1084 1085
	intel_uncore_write16(uncore,
			     MEMINTRSTS,
			     intel_uncore_read(uncore, MEMINTRSTS));
1086

1087
	new_delay = dev_priv->ips.cur_delay;
1088

1089 1090 1091 1092 1093
	intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG);
	busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG);
	busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG);
	max_avg = intel_uncore_read(uncore, RCBMAXAVG);
	min_avg = intel_uncore_read(uncore, RCBMINAVG);
1094 1095

	/* Handle RCS change request from hw */
1096
	if (busy_up > max_avg) {
1097 1098 1099 1100
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1101
	} else if (busy_down < min_avg) {
1102 1103 1104 1105
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1106 1107
	}

1108
	if (ironlake_set_drps(dev_priv, new_delay))
1109
		dev_priv->ips.cur_delay = new_delay;
1110

1111
	spin_unlock(&mchdev_lock);
1112

1113 1114 1115
	return;
}

1116 1117
static void vlv_c0_read(struct drm_i915_private *dev_priv,
			struct intel_rps_ei *ei)
1118
{
1119
	ei->ktime = ktime_get_raw();
1120 1121 1122
	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
}
1123

1124
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1125
{
1126
	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
1127
}
1128

1129 1130
static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
{
1131 1132
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
	const struct intel_rps_ei *prev = &rps->ei;
1133 1134
	struct intel_rps_ei now;
	u32 events = 0;
1135

1136
	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
1137
		return 0;
1138

1139
	vlv_c0_read(dev_priv, &now);
1140

1141
	if (prev->ktime) {
1142
		u64 time, c0;
1143
		u32 render, media;
1144

1145
		time = ktime_us_delta(now.ktime, prev->ktime);
1146

1147 1148 1149 1150 1151 1152 1153
		time *= dev_priv->czclk_freq;

		/* Workload can be split between render + media,
		 * e.g. SwapBuffers being blitted in X after being rendered in
		 * mesa. To account for this we need to combine both engines
		 * into our activity counter.
		 */
1154 1155 1156
		render = now.render_c0 - prev->render_c0;
		media = now.media_c0 - prev->media_c0;
		c0 = max(render, media);
1157
		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1158

C
Chris Wilson 已提交
1159
		if (c0 > time * rps->power.up_threshold)
1160
			events = GEN6_PM_RP_UP_THRESHOLD;
C
Chris Wilson 已提交
1161
		else if (c0 < time * rps->power.down_threshold)
1162
			events = GEN6_PM_RP_DOWN_THRESHOLD;
1163 1164
	}

1165
	rps->ei = now;
1166
	return events;
1167 1168
}

1169
static void gen6_pm_rps_work(struct work_struct *work)
1170
{
1171
	struct drm_i915_private *dev_priv =
1172
		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1173
	struct intel_gt *gt = &dev_priv->gt;
1174
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1175
	bool client_boost = false;
1176
	int new_delay, adj, min, max;
1177
	u32 pm_iir = 0;
1178

1179
	spin_lock_irq(&gt->irq_lock);
1180 1181 1182
	if (rps->interrupts_enabled) {
		pm_iir = fetch_and_zero(&rps->pm_iir);
		client_boost = atomic_read(&rps->num_waiters);
I
Imre Deak 已提交
1183
	}
1184
	spin_unlock_irq(&gt->irq_lock);
1185

1186
	/* Make sure we didn't queue anything we're not going to process. */
1187
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1188
	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1189
		goto out;
1190

1191
	mutex_lock(&rps->lock);
1192

1193 1194
	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);

1195 1196 1197 1198
	adj = rps->last_adj;
	new_delay = rps->cur_freq;
	min = rps->min_freq_softlimit;
	max = rps->max_freq_softlimit;
1199
	if (client_boost)
1200 1201 1202
		max = rps->max_freq;
	if (client_boost && new_delay < rps->boost_freq) {
		new_delay = rps->boost_freq;
1203 1204
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1205 1206
		if (adj > 0)
			adj *= 2;
1207 1208
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
1209

1210
		if (new_delay >= rps->max_freq_softlimit)
1211
			adj = 0;
1212
	} else if (client_boost) {
1213
		adj = 0;
1214
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1215 1216 1217 1218
		if (rps->cur_freq > rps->efficient_freq)
			new_delay = rps->efficient_freq;
		else if (rps->cur_freq > rps->min_freq_softlimit)
			new_delay = rps->min_freq_softlimit;
1219 1220 1221 1222
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
1223 1224
		else /* CHV needs even encode values */
			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1225

1226
		if (new_delay <= rps->min_freq_softlimit)
1227
			adj = 0;
1228
	} else { /* unknown event */
1229
		adj = 0;
1230
	}
1231

1232
	rps->last_adj = adj;
1233

C
Chris Wilson 已提交
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
	/*
	 * Limit deboosting and boosting to keep ourselves at the extremes
	 * when in the respective power modes (i.e. slowly decrease frequencies
	 * while in the HIGH_POWER zone and slowly increase frequencies while
	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
	 * to the next level quickly, and conversely if busy we expect to
	 * hit a waitboost and rapidly switch into max power.
	 */
	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
	    (adj > 0 && rps->power.mode == LOW_POWER))
		rps->last_adj = 0;

1246 1247 1248
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1249
	new_delay += adj;
1250
	new_delay = clamp_t(int, new_delay, min, max);
1251

1252 1253
	if (intel_set_rps(dev_priv, new_delay)) {
		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1254
		rps->last_adj = 0;
1255
	}
1256

1257
	mutex_unlock(&rps->lock);
1258 1259 1260

out:
	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1261
	spin_lock_irq(&gt->irq_lock);
1262
	if (rps->interrupts_enabled)
1263 1264
		gen6_gt_pm_unmask_irq(gt, dev_priv->pm_rps_events);
	spin_unlock_irq(&gt->irq_lock);
1265 1266
}

1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1279
	struct drm_i915_private *dev_priv =
1280
		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1281
	struct intel_gt *gt = &dev_priv->gt;
1282
	u32 error_status, row, bank, subbank;
1283
	char *parity_event[6];
1284 1285
	u32 misccpctl;
	u8 slice = 0;
1286 1287 1288 1289 1290

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
1291
	mutex_lock(&dev_priv->drm.struct_mutex);
1292

1293 1294 1295 1296
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1297 1298 1299 1300
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1301
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1302
		i915_reg_t reg;
1303

1304
		slice--;
1305
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
1306
			break;
1307

1308
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1309

1310
		reg = GEN7_L3CDERRST1(slice);
1311

1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1327
		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1328
				   KOBJ_CHANGE, parity_event);
1329

1330 1331
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1332

1333 1334 1335 1336 1337
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1338

1339
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1340

1341 1342
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
1343 1344 1345
	spin_lock_irq(&gt->irq_lock);
	gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
	spin_unlock_irq(&gt->irq_lock);
1346

1347
	mutex_unlock(&dev_priv->drm.struct_mutex);
1348 1349
}

1350
static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1351
{
1352 1353
	switch (pin) {
	case HPD_PORT_C:
1354
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1355
	case HPD_PORT_D:
1356
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1357
	case HPD_PORT_E:
1358
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1359
	case HPD_PORT_F:
1360 1361 1362 1363 1364 1365
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1386
static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1387
{
1388 1389
	switch (pin) {
	case HPD_PORT_A:
1390
		return val & PORTA_HOTPLUG_LONG_DETECT;
1391
	case HPD_PORT_B:
1392
		return val & PORTB_HOTPLUG_LONG_DETECT;
1393
	case HPD_PORT_C:
1394 1395 1396 1397 1398 1399
		return val & PORTC_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1400
static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1401
{
1402 1403
	switch (pin) {
	case HPD_PORT_A:
1404
		return val & ICP_DDIA_HPD_LONG_DETECT;
1405
	case HPD_PORT_B:
1406
		return val & ICP_DDIB_HPD_LONG_DETECT;
1407 1408
	case HPD_PORT_C:
		return val & TGP_DDIC_HPD_LONG_DETECT;
1409 1410 1411 1412 1413
	default:
		return false;
	}
}

1414
static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1415
{
1416 1417
	switch (pin) {
	case HPD_PORT_C:
1418
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1419
	case HPD_PORT_D:
1420
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1421
	case HPD_PORT_E:
1422
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1423
	case HPD_PORT_F:
1424 1425 1426 1427 1428 1429
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	default:
		return false;
	}
}

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
static bool tgp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_A:
		return val & ICP_DDIA_HPD_LONG_DETECT;
	case HPD_PORT_B:
		return val & ICP_DDIB_HPD_LONG_DETECT;
	case HPD_PORT_C:
		return val & TGP_DDIC_HPD_LONG_DETECT;
	default:
		return false;
	}
}

static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
{
	switch (pin) {
	case HPD_PORT_D:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
	case HPD_PORT_E:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
	case HPD_PORT_F:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
	case HPD_PORT_G:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
	case HPD_PORT_H:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
	case HPD_PORT_I:
		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
	default:
		return false;
	}
}

1464
static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1465
{
1466 1467
	switch (pin) {
	case HPD_PORT_E:
1468 1469 1470 1471 1472 1473
		return val & PORTE_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1474
static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1475
{
1476 1477
	switch (pin) {
	case HPD_PORT_A:
1478
		return val & PORTA_HOTPLUG_LONG_DETECT;
1479
	case HPD_PORT_B:
1480
		return val & PORTB_HOTPLUG_LONG_DETECT;
1481
	case HPD_PORT_C:
1482
		return val & PORTC_HOTPLUG_LONG_DETECT;
1483
	case HPD_PORT_D:
1484 1485 1486 1487 1488 1489
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1490
static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1491
{
1492 1493
	switch (pin) {
	case HPD_PORT_A:
1494 1495 1496 1497 1498 1499
		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
	default:
		return false;
	}
}

1500
static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1501
{
1502 1503
	switch (pin) {
	case HPD_PORT_B:
1504
		return val & PORTB_HOTPLUG_LONG_DETECT;
1505
	case HPD_PORT_C:
1506
		return val & PORTC_HOTPLUG_LONG_DETECT;
1507
	case HPD_PORT_D:
1508 1509 1510
		return val & PORTD_HOTPLUG_LONG_DETECT;
	default:
		return false;
1511 1512 1513
	}
}

1514
static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1515
{
1516 1517
	switch (pin) {
	case HPD_PORT_B:
1518
		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1519
	case HPD_PORT_C:
1520
		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1521
	case HPD_PORT_D:
1522 1523 1524
		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
	default:
		return false;
1525 1526 1527
	}
}

1528 1529 1530 1531 1532 1533 1534
/*
 * Get a bit mask of pins that have triggered, and which ones may be long.
 * This can be called multiple times with the same masks to accumulate
 * hotplug detection results from several registers.
 *
 * Note that the caller is expected to zero out the masks initially.
 */
1535 1536 1537 1538
static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
			       u32 *pin_mask, u32 *long_mask,
			       u32 hotplug_trigger, u32 dig_hotplug_reg,
			       const u32 hpd[HPD_NUM_PINS],
1539
			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1540
{
1541
	enum hpd_pin pin;
1542

1543 1544
	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);

1545 1546
	for_each_hpd_pin(pin) {
		if ((hpd[pin] & hotplug_trigger) == 0)
1547
			continue;
1548

1549
		*pin_mask |= BIT(pin);
1550

1551
		if (long_pulse_detect(pin, dig_hotplug_reg))
1552
			*long_mask |= BIT(pin);
1553 1554
	}

1555 1556
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1557 1558 1559

}

1560
static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1561
{
1562
	wake_up_all(&dev_priv->gmbus_wait_queue);
1563 1564
}

1565
static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1566
{
1567
	wake_up_all(&dev_priv->gmbus_wait_queue);
1568 1569
}

1570
#if defined(CONFIG_DEBUG_FS)
1571 1572
static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe,
1573 1574 1575
					 u32 crc0, u32 crc1,
					 u32 crc2, u32 crc3,
					 u32 crc4)
1576 1577
{
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
T
Tomeu Vizoso 已提交
1578
	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1579 1580 1581
	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };

	trace_intel_pipe_crc(crtc, crcs);
1582

1583
	spin_lock(&pipe_crc->lock);
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
	/*
	 * For some not yet identified reason, the first CRC is
	 * bonkers. So let's just wait for the next vblank and read
	 * out the buggy result.
	 *
	 * On GEN8+ sometimes the second CRC is bonkers as well, so
	 * don't trust that one either.
	 */
	if (pipe_crc->skipped <= 0 ||
	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
		pipe_crc->skipped++;
T
Tomeu Vizoso 已提交
1595
		spin_unlock(&pipe_crc->lock);
1596
		return;
T
Tomeu Vizoso 已提交
1597
	}
1598 1599 1600 1601 1602
	spin_unlock(&pipe_crc->lock);

	drm_crtc_add_crc_entry(&crtc->base, true,
				drm_crtc_accurate_vblank_count(&crtc->base),
				crcs);
1603
}
1604 1605
#else
static inline void
1606 1607
display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
			     enum pipe pipe,
1608 1609 1610
			     u32 crc0, u32 crc1,
			     u32 crc2, u32 crc3,
			     u32 crc4) {}
1611 1612
#endif

1613

1614 1615
static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
D
Daniel Vetter 已提交
1616
{
1617
	display_pipe_crc_irq_handler(dev_priv, pipe,
1618 1619
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1620 1621
}

1622 1623
static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
1624
{
1625
	display_pipe_crc_irq_handler(dev_priv, pipe,
1626 1627 1628 1629 1630
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1631
}
1632

1633 1634
static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
1635
{
1636
	u32 res1, res2;
1637

1638
	if (INTEL_GEN(dev_priv) >= 3)
1639 1640 1641 1642
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

1643
	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1644 1645 1646
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1647

1648
	display_pipe_crc_irq_handler(dev_priv, pipe,
1649 1650 1651 1652
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1653
}
1654

1655 1656 1657
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
1658
void gen11_rps_irq_handler(struct intel_gt *gt, u32 pm_iir)
1659
{
1660
	struct drm_i915_private *i915 = gt->i915;
1661 1662 1663
	struct intel_rps *rps = &i915->gt_pm.rps;
	const u32 events = i915->pm_rps_events & pm_iir;

1664
	lockdep_assert_held(&gt->irq_lock);
1665 1666 1667 1668

	if (unlikely(!events))
		return;

1669
	gen6_gt_pm_mask_irq(gt, events);
1670 1671 1672 1673 1674 1675 1676 1677

	if (!rps->interrupts_enabled)
		return;

	rps->pm_iir |= events;
	schedule_work(&rps->work);
}

1678
void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1679
{
1680
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1681
	struct intel_gt *gt = &dev_priv->gt;
1682

1683
	if (pm_iir & dev_priv->pm_rps_events) {
1684 1685
		spin_lock(&gt->irq_lock);
		gen6_gt_pm_mask_irq(gt, pm_iir & dev_priv->pm_rps_events);
1686 1687 1688
		if (rps->interrupts_enabled) {
			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
			schedule_work(&rps->work);
I
Imre Deak 已提交
1689
		}
1690
		spin_unlock(&gt->irq_lock);
1691 1692
	}

1693
	if (INTEL_GEN(dev_priv) >= 8)
1694 1695
		return;

1696
	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1697
		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
B
Ben Widawsky 已提交
1698

1699 1700
	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
1701 1702
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715
static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		I915_WRITE(PIPESTAT(pipe),
			   PIPESTAT_INT_STATUS_MASK |
			   PIPE_FIFO_UNDERRUN_STATUS);

		dev_priv->pipestat_irq_mask[pipe] = 0;
	}
}

1716 1717
static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1718
{
1719
	enum pipe pipe;
1720

1721
	spin_lock(&dev_priv->irq_lock);
1722 1723 1724 1725 1726 1727

	if (!dev_priv->display_irqs_enabled) {
		spin_unlock(&dev_priv->irq_lock);
		return;
	}

1728
	for_each_pipe(dev_priv, pipe) {
1729
		i915_reg_t reg;
1730
		u32 status_mask, enable_mask, iir_bit = 0;
1731

1732 1733 1734 1735 1736 1737 1738
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
1739 1740

		/* fifo underruns are filterered in the underrun handler. */
1741
		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1742 1743

		switch (pipe) {
1744
		default:
1745 1746 1747 1748 1749 1750
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1751 1752 1753
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1754 1755
		}
		if (iir & iir_bit)
1756
			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1757

1758
		if (!status_mask)
1759 1760 1761
			continue;

		reg = PIPESTAT(pipe);
1762 1763
		pipe_stats[pipe] = I915_READ(reg) & status_mask;
		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1764 1765 1766

		/*
		 * Clear the PIPE*STAT regs before the IIR
1767 1768 1769 1770 1771 1772
		 *
		 * Toggle the enable bits to make sure we get an
		 * edge in the ISR pipe event bit if we don't clear
		 * all the enabled status bits. Otherwise the edge
		 * triggered IIR on i965/g4x wouldn't notice that
		 * an interrupt is still pending.
1773
		 */
1774 1775 1776 1777
		if (pipe_stats[pipe]) {
			I915_WRITE(reg, pipe_stats[pipe]);
			I915_WRITE(reg, enable_mask);
		}
1778
	}
1779
	spin_unlock(&dev_priv->irq_lock);
1780 1781
}

1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}
}

static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);
}

static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
{
	bool blc_event = false;
	enum pipe pipe;

	for_each_pipe(dev_priv, pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);

		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
			blc_event = true;

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
	}

	if (blc_event || (iir & I915_ASLE_INTERRUPT))
		intel_opregion_asle_intr(dev_priv);

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev_priv);
}

1850
static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1851 1852 1853
					    u32 pipe_stats[I915_MAX_PIPES])
{
	enum pipe pipe;
1854

1855
	for_each_pipe(dev_priv, pipe) {
1856 1857
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
			drm_handle_vblank(&dev_priv->drm, pipe);
1858 1859

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1860
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1861

1862 1863
		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1864 1865 1866
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1867
		gmbus_irq_handler(dev_priv);
1868 1869
}

1870
static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1871
{
1872 1873 1874 1875 1876 1877 1878 1879 1880
	u32 hotplug_status = 0, hotplug_status_mask;
	int i;

	if (IS_G4X(dev_priv) ||
	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
	else
		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1881

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	/*
	 * We absolutely have to clear all the pending interrupt
	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
	 * interrupt bit won't have an edge, and the i965/g4x
	 * edge triggered IIR will not notice that an interrupt
	 * is still pending. We can't use PORT_HOTPLUG_EN to
	 * guarantee the edge as the act of toggling the enable
	 * bits can itself generate a new hotplug interrupt :(
	 */
	for (i = 0; i < 10; i++) {
		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;

		if (tmp == 0)
			return hotplug_status;

		hotplug_status |= tmp;
1898
		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1899 1900 1901 1902 1903
	}

	WARN_ONCE(1,
		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
		  I915_READ(PORT_HOTPLUG_STAT));
1904

1905 1906 1907
	return hotplug_status;
}

1908
static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1909 1910 1911
				 u32 hotplug_status)
{
	u32 pin_mask = 0, long_mask = 0;
1912

1913 1914
	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
	    IS_CHERRYVIEW(dev_priv)) {
1915
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1916

1917
		if (hotplug_trigger) {
1918 1919 1920
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_g4x,
1921 1922
					   i9xx_port_hotplug_long_detect);

1923
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1924
		}
1925 1926

		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1927
			dp_aux_irq_handler(dev_priv);
1928 1929
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1930

1931
		if (hotplug_trigger) {
1932 1933 1934
			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
					   hotplug_trigger, hotplug_trigger,
					   hpd_status_i915,
1935
					   i9xx_port_hotplug_long_detect);
1936
			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1937
		}
1938
	}
1939 1940
}

1941
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1942
{
1943
	struct drm_i915_private *dev_priv = arg;
J
Jesse Barnes 已提交
1944 1945
	irqreturn_t ret = IRQ_NONE;

1946 1947 1948
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

1949
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
1950
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1951

1952
	do {
1953
		u32 iir, gt_iir, pm_iir;
1954
		u32 pipe_stats[I915_MAX_PIPES] = {};
1955
		u32 hotplug_status = 0;
1956
		u32 ier = 0;
1957

J
Jesse Barnes 已提交
1958 1959
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);
1960
		iir = I915_READ(VLV_IIR);
J
Jesse Barnes 已提交
1961 1962

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1963
			break;
J
Jesse Barnes 已提交
1964 1965 1966

		ret = IRQ_HANDLED;

1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
		 * bits this time around.
		 */
1980
		I915_WRITE(VLV_MASTER_IER, 0);
1981 1982
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
1983 1984 1985 1986 1987 1988

		if (gt_iir)
			I915_WRITE(GTIIR, gt_iir);
		if (pm_iir)
			I915_WRITE(GEN6_PMIIR, pm_iir);

1989
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
1990
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1991

1992 1993
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
1994
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1995

1996 1997 1998 1999
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

2000 2001 2002 2003 2004 2005
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);
2006

2007
		I915_WRITE(VLV_IER, ier);
2008
		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2009

2010
		if (gt_iir)
2011
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
2012 2013 2014
		if (pm_iir)
			gen6_rps_irq_handler(dev_priv, pm_iir);

2015
		if (hotplug_status)
2016
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2017

2018
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2019
	} while (0);
J
Jesse Barnes 已提交
2020

2021
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2022

J
Jesse Barnes 已提交
2023 2024 2025
	return ret;
}

2026 2027
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
2028
	struct drm_i915_private *dev_priv = arg;
2029 2030
	irqreturn_t ret = IRQ_NONE;

2031 2032 2033
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2034
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2035
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2036

2037
	do {
2038
		u32 master_ctl, iir;
2039
		u32 pipe_stats[I915_MAX_PIPES] = {};
2040
		u32 hotplug_status = 0;
2041
		u32 gt_iir[4];
2042 2043
		u32 ier = 0;

2044 2045
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
2046

2047 2048
		if (master_ctl == 0 && iir == 0)
			break;
2049

2050 2051
		ret = IRQ_HANDLED;

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
		/*
		 * Theory on interrupt generation, based on empirical evidence:
		 *
		 * x = ((VLV_IIR & VLV_IER) ||
		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
		 *
		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
		 * guarantee the CPU interrupt will be raised again even if we
		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
		 * bits this time around.
		 */
2065
		I915_WRITE(GEN8_MASTER_IRQ, 0);
2066 2067
		ier = I915_READ(VLV_IER);
		I915_WRITE(VLV_IER, 0);
2068

2069
		gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir);
2070

2071
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
2072
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
2073

2074 2075
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
2076
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
2077

2078 2079 2080 2081 2082
		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
			   I915_LPE_PIPE_B_INTERRUPT |
			   I915_LPE_PIPE_C_INTERRUPT))
			intel_lpe_audio_irq_handler(dev_priv);

2083 2084 2085 2086 2087 2088 2089
		/*
		 * VLV_IIR is single buffered, and reflects the level
		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
		 */
		if (iir)
			I915_WRITE(VLV_IIR, iir);

2090
		I915_WRITE(VLV_IER, ier);
2091
		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2092

2093
		gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir);
2094

2095
		if (hotplug_status)
2096
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
2097

2098
		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2099
	} while (0);
2100

2101
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2102

2103 2104 2105
	return ret;
}

2106 2107
static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2108 2109 2110 2111
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

2112 2113 2114 2115 2116 2117
	/*
	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
	 * unless we touch the hotplug register, even if hotplug_trigger is
	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
	 * errors.
	 */
2118
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2119 2120 2121 2122 2123 2124 2125 2126
	if (!hotplug_trigger) {
		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
			PORTD_HOTPLUG_STATUS_MASK |
			PORTC_HOTPLUG_STATUS_MASK |
			PORTB_HOTPLUG_STATUS_MASK;
		dig_hotplug_reg &= ~mask;
	}

2127
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2128 2129
	if (!hotplug_trigger)
		return;
2130

2131
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2132 2133 2134
			   dig_hotplug_reg, hpd,
			   pch_port_hotplug_long_detect);

2135
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2136 2137
}

2138
static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2139
{
2140
	enum pipe pipe;
2141
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
2142

2143
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
2144

2145 2146 2147
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
2148
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2149 2150
				 port_name(port));
	}
2151

2152
	if (pch_iir & SDE_AUX_MASK)
2153
		dp_aux_irq_handler(dev_priv);
2154

2155
	if (pch_iir & SDE_GMBUS)
2156
		gmbus_irq_handler(dev_priv);
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2167
	if (pch_iir & SDE_FDI_MASK)
2168
		for_each_pipe(dev_priv, pipe)
2169 2170 2171
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2172 2173 2174 2175 2176 2177 2178 2179

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2180
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
2181 2182

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2183
		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
2184 2185
}

2186
static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
2187 2188
{
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
2189
	enum pipe pipe;
2190

2191 2192 2193
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

2194
	for_each_pipe(dev_priv, pipe) {
2195 2196
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2197

D
Daniel Vetter 已提交
2198
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2199 2200
			if (IS_IVYBRIDGE(dev_priv))
				ivb_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2201
			else
2202
				hsw_pipe_crc_irq_handler(dev_priv, pipe);
D
Daniel Vetter 已提交
2203 2204
		}
	}
2205

2206 2207 2208
	I915_WRITE(GEN7_ERR_INT, err_int);
}

2209
static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
2210 2211
{
	u32 serr_int = I915_READ(SERR_INT);
2212
	enum pipe pipe;
2213

2214 2215 2216
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

2217 2218 2219
	for_each_pipe(dev_priv, pipe)
		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
2220 2221

	I915_WRITE(SERR_INT, serr_int);
2222 2223
}

2224
static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2225
{
2226
	enum pipe pipe;
2227
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2228

2229
	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
2230

2231 2232 2233 2234 2235 2236
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
2237 2238

	if (pch_iir & SDE_AUX_MASK_CPT)
2239
		dp_aux_irq_handler(dev_priv);
2240 2241

	if (pch_iir & SDE_GMBUS_CPT)
2242
		gmbus_irq_handler(dev_priv);
2243 2244 2245 2246 2247 2248 2249 2250

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
2251
		for_each_pipe(dev_priv, pipe)
2252 2253 2254
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
2255 2256

	if (pch_iir & SDE_ERROR_CPT)
2257
		cpt_serr_int_handler(dev_priv);
2258 2259
}

2260 2261
static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir,
			    const u32 *pins)
2262
{
2263 2264
	u32 ddi_hotplug_trigger;
	u32 tc_hotplug_trigger;
2265 2266
	u32 pin_mask = 0, long_mask = 0;

2267 2268 2269 2270 2271 2272 2273 2274
	if (HAS_PCH_MCC(dev_priv)) {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
		tc_hotplug_trigger = 0;
	} else {
		ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
		tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
	}

2275 2276 2277 2278 2279 2280 2281 2282
	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   ddi_hotplug_trigger,
2283
				   dig_hotplug_reg, pins,
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
				   icp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   tc_hotplug_trigger,
2295
				   dig_hotplug_reg, pins,
2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
				   icp_tc_port_hotplug_long_detect);
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
static void tgp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
{
	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
	u32 pin_mask = 0, long_mask = 0;

	if (ddi_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   ddi_hotplug_trigger,
				   dig_hotplug_reg, hpd_tgp,
				   tgp_ddi_port_hotplug_long_detect);
	}

	if (tc_hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   tc_hotplug_trigger,
				   dig_hotplug_reg, hpd_tgp,
				   tgp_tc_port_hotplug_long_detect);
	}

	if (pin_mask)
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);

	if (pch_iir & SDE_GMBUS_ICP)
		gmbus_irq_handler(dev_priv);
}

2343
static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
{
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
		~SDE_PORTE_HOTPLUG_SPT;
	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
	u32 pin_mask = 0, long_mask = 0;

	if (hotplug_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);

2356 2357
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
2358
				   spt_port_hotplug_long_detect);
2359 2360 2361 2362 2363 2364 2365 2366
	}

	if (hotplug2_trigger) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);

2367 2368
		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
2369 2370 2371 2372
				   spt_port_hotplug2_long_detect);
	}

	if (pin_mask)
2373
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2374 2375

	if (pch_iir & SDE_GMBUS_CPT)
2376
		gmbus_irq_handler(dev_priv);
2377 2378
}

2379 2380
static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2381 2382 2383 2384 2385 2386 2387
				const u32 hpd[HPD_NUM_PINS])
{
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;

	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);

2388
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2389 2390 2391
			   dig_hotplug_reg, hpd,
			   ilk_port_hotplug_long_detect);

2392
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2393 2394
}

2395 2396
static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2397
{
2398
	enum pipe pipe;
2399 2400
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;

2401
	if (hotplug_trigger)
2402
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
2403 2404

	if (de_iir & DE_AUX_CHANNEL_A)
2405
		dp_aux_irq_handler(dev_priv);
2406 2407

	if (de_iir & DE_GSE)
2408
		intel_opregion_asle_intr(dev_priv);
2409 2410 2411 2412

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2413
	for_each_pipe(dev_priv, pipe) {
2414 2415
		if (de_iir & DE_PIPE_VBLANK(pipe))
			drm_handle_vblank(&dev_priv->drm, pipe);
2416

2417
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2418
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2419

2420
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
2421
			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2422 2423 2424 2425 2426 2427
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

2428 2429
		if (HAS_PCH_CPT(dev_priv))
			cpt_irq_handler(dev_priv, pch_iir);
2430
		else
2431
			ibx_irq_handler(dev_priv, pch_iir);
2432 2433 2434 2435 2436

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

2437
	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
2438
		ironlake_rps_change_irq_handler(dev_priv);
2439 2440
}

2441 2442
static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
				    u32 de_iir)
2443
{
2444
	enum pipe pipe;
2445 2446
	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;

2447
	if (hotplug_trigger)
2448
		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
2449 2450

	if (de_iir & DE_ERR_INT_IVB)
2451
		ivb_err_int_handler(dev_priv);
2452

2453 2454 2455 2456 2457 2458
	if (de_iir & DE_EDP_PSR_INT_HSW) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
	}
2459

2460
	if (de_iir & DE_AUX_CHANNEL_A_IVB)
2461
		dp_aux_irq_handler(dev_priv);
2462 2463

	if (de_iir & DE_GSE_IVB)
2464
		intel_opregion_asle_intr(dev_priv);
2465

2466
	for_each_pipe(dev_priv, pipe) {
2467 2468
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
			drm_handle_vblank(&dev_priv->drm, pipe);
2469 2470 2471
	}

	/* check event from PCH */
2472
	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2473 2474
		u32 pch_iir = I915_READ(SDEIIR);

2475
		cpt_irq_handler(dev_priv, pch_iir);
2476 2477 2478 2479 2480 2481

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2482 2483 2484 2485 2486 2487 2488 2489
/*
 * To handle irqs with the minimum potential races with fresh interrupts, we:
 * 1 - Disable Master Interrupt Control.
 * 2 - Find the source(s) of the interrupt.
 * 3 - Clear the Interrupt Identity bits (IIR).
 * 4 - Process the interrupt(s) that had bits set in the IIRs.
 * 5 - Re-enable Master Interrupt Control.
 */
2490
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2491
{
2492
	struct drm_i915_private *dev_priv = arg;
2493
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2494
	irqreturn_t ret = IRQ_NONE;
2495

2496 2497 2498
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2499
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2500
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2501

2502 2503 2504 2505
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

2506 2507 2508 2509 2510
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2511
	if (!HAS_PCH_NOP(dev_priv)) {
2512 2513 2514
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
	}
2515

2516 2517
	/* Find, clear, then process each source of interrupt */

2518
	gt_iir = I915_READ(GTIIR);
2519
	if (gt_iir) {
2520 2521
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2522
		if (INTEL_GEN(dev_priv) >= 6)
2523
			gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
2524
		else
2525
			gen5_gt_irq_handler(&dev_priv->gt, gt_iir);
2526 2527
	}

2528 2529
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2530 2531
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2532 2533
		if (INTEL_GEN(dev_priv) >= 7)
			ivb_display_irq_handler(dev_priv, de_iir);
2534
		else
2535
			ilk_display_irq_handler(dev_priv, de_iir);
2536 2537
	}

2538
	if (INTEL_GEN(dev_priv) >= 6) {
2539 2540 2541 2542
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
2543
			gen6_rps_irq_handler(dev_priv, pm_iir);
2544
		}
2545
	}
2546 2547

	I915_WRITE(DEIER, de_ier);
2548
	if (!HAS_PCH_NOP(dev_priv))
2549
		I915_WRITE(SDEIER, sde_ier);
2550

2551
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2552
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2553

2554 2555 2556
	return ret;
}

2557 2558
static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
				u32 hotplug_trigger,
2559
				const u32 hpd[HPD_NUM_PINS])
2560
{
2561
	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2562

2563 2564
	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2565

2566
	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
2567
			   dig_hotplug_reg, hpd,
2568
			   bxt_port_hotplug_long_detect);
2569

2570
	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2571 2572
}

2573 2574 2575
static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	u32 pin_mask = 0, long_mask = 0;
2576 2577
	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	long_pulse_detect_func long_pulse_detect;
	const u32 *hpd;

	if (INTEL_GEN(dev_priv) >= 12) {
		long_pulse_detect = gen12_port_hotplug_long_detect;
		hpd = hpd_gen12;
	} else {
		long_pulse_detect = gen11_port_hotplug_long_detect;
		hpd = hpd_gen11;
	}
2588 2589

	if (trigger_tc) {
2590 2591
		u32 dig_hotplug_reg;

2592 2593 2594 2595
		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2596
				   dig_hotplug_reg, hpd, long_pulse_detect);
2597 2598 2599 2600 2601 2602 2603 2604 2605
	}

	if (trigger_tbt) {
		u32 dig_hotplug_reg;

		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);

		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2606
				   dig_hotplug_reg, hpd, long_pulse_detect);
2607 2608 2609
	}

	if (pin_mask)
2610
		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2611
	else
2612 2613 2614
		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
}

2615 2616
static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
{
2617
	u32 mask;
2618

2619 2620 2621 2622 2623 2624 2625
	if (INTEL_GEN(dev_priv) >= 12)
		/* TODO: Add AUX entries for USBC */
		return TGL_DE_PORT_AUX_DDIA |
			TGL_DE_PORT_AUX_DDIB |
			TGL_DE_PORT_AUX_DDIC;

	mask = GEN8_AUX_CHANNEL_A;
2626 2627 2628 2629 2630
	if (INTEL_GEN(dev_priv) >= 9)
		mask |= GEN9_AUX_CHANNEL_B |
			GEN9_AUX_CHANNEL_C |
			GEN9_AUX_CHANNEL_D;

2631
	if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2632 2633
		mask |= CNL_AUX_CHANNEL_F;

2634 2635
	if (IS_GEN(dev_priv, 11))
		mask |= ICL_AUX_CHANNEL_E;
2636 2637 2638 2639

	return mask;
}

2640 2641 2642 2643 2644 2645 2646 2647
static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
{
	if (INTEL_GEN(dev_priv) >= 9)
		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
	else
		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
}

2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
static void
gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
{
	bool found = false;

	if (iir & GEN8_DE_MISC_GSE) {
		intel_opregion_asle_intr(dev_priv);
		found = true;
	}

	if (iir & GEN8_DE_EDP_PSR) {
		u32 psr_iir = I915_READ(EDP_PSR_IIR);

		intel_psr_irq_handler(dev_priv, psr_iir);
		I915_WRITE(EDP_PSR_IIR, psr_iir);
		found = true;
	}

	if (!found)
		DRM_ERROR("Unexpected DE Misc interrupt\n");
}

2670 2671
static irqreturn_t
gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2672 2673
{
	irqreturn_t ret = IRQ_NONE;
2674
	u32 iir;
2675
	enum pipe pipe;
J
Jesse Barnes 已提交
2676

2677
	if (master_ctl & GEN8_DE_MISC_IRQ) {
2678 2679 2680
		iir = I915_READ(GEN8_DE_MISC_IIR);
		if (iir) {
			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2681
			ret = IRQ_HANDLED;
2682 2683
			gen8_de_misc_irq_handler(dev_priv, iir);
		} else {
2684
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2685
		}
2686 2687
	}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
		iir = I915_READ(GEN11_DE_HPD_IIR);
		if (iir) {
			I915_WRITE(GEN11_DE_HPD_IIR, iir);
			ret = IRQ_HANDLED;
			gen11_hpd_irq_handler(dev_priv, iir);
		} else {
			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
		}
	}

2699
	if (master_ctl & GEN8_DE_PORT_IRQ) {
2700 2701 2702
		iir = I915_READ(GEN8_DE_PORT_IIR);
		if (iir) {
			u32 tmp_mask;
2703
			bool found = false;
2704

2705
			I915_WRITE(GEN8_DE_PORT_IIR, iir);
2706
			ret = IRQ_HANDLED;
J
Jesse Barnes 已提交
2707

2708
			if (iir & gen8_de_port_aux_mask(dev_priv)) {
2709
				dp_aux_irq_handler(dev_priv);
2710 2711 2712
				found = true;
			}

2713
			if (IS_GEN9_LP(dev_priv)) {
2714 2715
				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
				if (tmp_mask) {
2716 2717
					bxt_hpd_irq_handler(dev_priv, tmp_mask,
							    hpd_bxt);
2718 2719 2720 2721 2722
					found = true;
				}
			} else if (IS_BROADWELL(dev_priv)) {
				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
				if (tmp_mask) {
2723 2724
					ilk_hpd_irq_handler(dev_priv,
							    tmp_mask, hpd_bdw);
2725 2726
					found = true;
				}
2727 2728
			}

2729
			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2730
				gmbus_irq_handler(dev_priv);
S
Shashank Sharma 已提交
2731 2732 2733
				found = true;
			}

2734
			if (!found)
2735
				DRM_ERROR("Unexpected DE Port interrupt\n");
2736
		}
2737 2738
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2739 2740
	}

2741
	for_each_pipe(dev_priv, pipe) {
2742
		u32 fault_errors;
2743

2744 2745
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2746

2747 2748 2749 2750 2751
		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (!iir) {
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
			continue;
		}
2752

2753 2754
		ret = IRQ_HANDLED;
		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2755

2756 2757
		if (iir & GEN8_PIPE_VBLANK)
			drm_handle_vblank(&dev_priv->drm, pipe);
2758

2759
		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2760
			hsw_pipe_crc_irq_handler(dev_priv, pipe);
2761

2762 2763
		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2764

2765
		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2766
		if (fault_errors)
2767
			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
2768 2769
				  pipe_name(pipe),
				  fault_errors);
2770 2771
	}

2772
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2773
	    master_ctl & GEN8_DE_PCH_IRQ) {
2774 2775 2776 2777 2778
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
2779 2780 2781
		iir = I915_READ(SDEIIR);
		if (iir) {
			I915_WRITE(SDEIIR, iir);
2782
			ret = IRQ_HANDLED;
2783

2784 2785 2786
			if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
				tgp_irq_handler(dev_priv, iir);
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC)
2787 2788 2789
				icp_irq_handler(dev_priv, iir, hpd_mcc);
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
				icp_irq_handler(dev_priv, iir, hpd_icp);
2790
			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2791
				spt_irq_handler(dev_priv, iir);
2792
			else
2793
				cpt_irq_handler(dev_priv, iir);
2794 2795 2796 2797 2798 2799 2800
		} else {
			/*
			 * Like on previous PCH there seems to be something
			 * fishy going on with forwarding PCH interrupts.
			 */
			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
		}
2801 2802
	}

2803 2804 2805
	return ret;
}

2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
static inline u32 gen8_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN8_MASTER_IRQ);
}

static inline void gen8_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
}

2824 2825
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
2826
	struct drm_i915_private *dev_priv = arg;
2827
	void __iomem * const regs = dev_priv->uncore.regs;
2828
	u32 master_ctl;
2829
	u32 gt_iir[4];
2830 2831 2832 2833

	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

2834 2835 2836
	master_ctl = gen8_master_intr_disable(regs);
	if (!master_ctl) {
		gen8_master_intr_enable(regs);
2837
		return IRQ_NONE;
2838
	}
2839 2840

	/* Find, clear, then process each source of interrupt */
2841
	gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir);
2842 2843 2844

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & ~GEN8_GT_IRQS) {
2845
		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2846
		gen8_de_irq_handler(dev_priv, master_ctl);
2847
		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2848
	}
2849

2850
	gen8_master_intr_enable(regs);
2851

2852
	gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir);
2853

2854
	return IRQ_HANDLED;
2855 2856
}

2857
static u32
2858
gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2859
{
2860
	void __iomem * const regs = gt->uncore->regs;
2861
	u32 iir;
2862 2863

	if (!(master_ctl & GEN11_GU_MISC_IRQ))
2864 2865 2866 2867 2868
		return 0;

	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
	if (likely(iir))
		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2869

2870
	return iir;
2871 2872 2873
}

static void
2874
gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2875 2876
{
	if (iir & GEN11_GU_MISC_GSE)
2877
		intel_opregion_asle_intr(gt->i915);
2878 2879
}

2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
static inline u32 gen11_master_intr_disable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);

	/*
	 * Now with master disabled, get a sample of level indications
	 * for this interrupt. Indications will be cleared on related acks.
	 * New indications can and will light up during processing,
	 * and will generate new interrupt after enabling master.
	 */
	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
}

static inline void gen11_master_intr_enable(void __iomem * const regs)
{
	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
}

M
Mika Kuoppala 已提交
2898 2899
static irqreturn_t gen11_irq_handler(int irq, void *arg)
{
2900
	struct drm_i915_private * const i915 = arg;
2901
	void __iomem * const regs = i915->uncore.regs;
2902
	struct intel_gt *gt = &i915->gt;
M
Mika Kuoppala 已提交
2903
	u32 master_ctl;
2904
	u32 gu_misc_iir;
M
Mika Kuoppala 已提交
2905 2906 2907 2908

	if (!intel_irqs_enabled(i915))
		return IRQ_NONE;

2909 2910 2911
	master_ctl = gen11_master_intr_disable(regs);
	if (!master_ctl) {
		gen11_master_intr_enable(regs);
M
Mika Kuoppala 已提交
2912
		return IRQ_NONE;
2913
	}
M
Mika Kuoppala 已提交
2914 2915

	/* Find, clear, then process each source of interrupt. */
2916
	gen11_gt_irq_handler(gt, master_ctl);
M
Mika Kuoppala 已提交
2917 2918 2919 2920 2921

	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
	if (master_ctl & GEN11_DISPLAY_IRQ) {
		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);

2922
		disable_rpm_wakeref_asserts(&i915->runtime_pm);
M
Mika Kuoppala 已提交
2923 2924 2925 2926 2927
		/*
		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
		 * for the display related bits.
		 */
		gen8_de_irq_handler(i915, disp_ctl);
2928
		enable_rpm_wakeref_asserts(&i915->runtime_pm);
M
Mika Kuoppala 已提交
2929 2930
	}

2931
	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2932

2933
	gen11_master_intr_enable(regs);
M
Mika Kuoppala 已提交
2934

2935
	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2936

M
Mika Kuoppala 已提交
2937 2938 2939
	return IRQ_HANDLED;
}

2940 2941 2942
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2943
int i8xx_enable_vblank(struct drm_crtc *crtc)
2944
{
2945 2946
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2947
	unsigned long irqflags;
2948

2949
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2950
	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2951
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2952

2953 2954 2955
	return 0;
}

2956
int i945gm_enable_vblank(struct drm_crtc *crtc)
2957
{
2958
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2959 2960 2961 2962

	if (dev_priv->i945gm_vblank.enabled++ == 0)
		schedule_work(&dev_priv->i945gm_vblank.work);

2963
	return i8xx_enable_vblank(crtc);
2964 2965
}

2966
int i965_enable_vblank(struct drm_crtc *crtc)
2967
{
2968 2969
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
2970 2971 2972
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2973 2974
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
2975 2976 2977 2978 2979
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2980
int ilk_enable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2981
{
2982 2983
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
2984
	unsigned long irqflags;
2985
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2986
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
2987 2988

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2989
	ilk_enable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
2990 2991
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

2992 2993 2994 2995
	/* Even though there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated.
	 */
	if (HAS_PSR(dev_priv))
2996
		drm_crtc_vblank_restore(crtc);
2997

J
Jesse Barnes 已提交
2998 2999 3000
	return 0;
}

3001
int bdw_enable_vblank(struct drm_crtc *crtc)
3002
{
3003 3004
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3005 3006 3007
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3008
	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3009
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3010

3011 3012 3013 3014
	/* Even if there is no DMC, frame counter can get stuck when
	 * PSR is active as no frames are generated, so check only for PSR.
	 */
	if (HAS_PSR(dev_priv))
3015
		drm_crtc_vblank_restore(crtc);
3016

3017 3018 3019
	return 0;
}

3020 3021 3022
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
3023
void i8xx_disable_vblank(struct drm_crtc *crtc)
3024
{
3025 3026
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3027
	unsigned long irqflags;
3028

3029
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3030
	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
3031 3032 3033
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3034
void i945gm_disable_vblank(struct drm_crtc *crtc)
3035
{
3036
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3037

3038
	i8xx_disable_vblank(crtc);
3039 3040 3041 3042 3043

	if (--dev_priv->i945gm_vblank.enabled == 0)
		schedule_work(&dev_priv->i945gm_vblank.work);
}

3044
void i965_disable_vblank(struct drm_crtc *crtc)
3045
{
3046 3047
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3048 3049 3050
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3051 3052
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
3053 3054 3055
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3056
void ilk_disable_vblank(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3057
{
3058 3059
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
J
Jesse Barnes 已提交
3060
	unsigned long irqflags;
3061
	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
3062
		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
J
Jesse Barnes 已提交
3063 3064

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3065
	ilk_disable_display_irq(dev_priv, bit);
J
Jesse Barnes 已提交
3066 3067 3068
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3069
void bdw_disable_vblank(struct drm_crtc *crtc)
3070
{
3071 3072
	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3073 3074 3075
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3076
	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3077 3078 3079
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

3080
static void i945gm_vblank_work_func(struct work_struct *work)
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, i945gm_vblank.work);

	/*
	 * Vblank interrupts fail to wake up the device from C3,
	 * hence we want to prevent C3 usage while vblank interrupts
	 * are enabled.
	 */
	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
			      dev_priv->i945gm_vblank.c3_disable_latency :
			      PM_QOS_DEFAULT_VALUE);
}

static int cstate_disable_latency(const char *name)
{
	const struct cpuidle_driver *drv;
	int i;

	drv = cpuidle_get_driver();
	if (!drv)
		return 0;

	for (i = 0; i < drv->state_count; i++) {
		const struct cpuidle_state *state = &drv->states[i];

		if (!strcmp(state->name, name))
			return state->exit_latency ?
				state->exit_latency - 1 : 0;
	}

	return 0;
}

static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
{
	INIT_WORK(&dev_priv->i945gm_vblank.work,
		  i945gm_vblank_work_func);

	dev_priv->i945gm_vblank.c3_disable_latency =
		cstate_disable_latency("C3");
	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
			   PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);
}

static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
{
	cancel_work_sync(&dev_priv->i945gm_vblank.work);
	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
}

3134
static void ibx_irq_reset(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3135
{
3136 3137
	struct intel_uncore *uncore = &dev_priv->uncore;

3138
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3139 3140
		return;

3141
	GEN3_IRQ_RESET(uncore, SDE);
3142

3143
	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3144
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3145
}
3146

P
Paulo Zanoni 已提交
3147 3148 3149 3150 3151 3152 3153 3154
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
3155
static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3156
{
3157
	if (HAS_PCH_NOP(dev_priv))
P
Paulo Zanoni 已提交
3158 3159 3160
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3161 3162 3163 3164
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3165 3166
static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
{
3167 3168
	struct intel_uncore *uncore = &dev_priv->uncore;

3169
	if (IS_CHERRYVIEW(dev_priv))
3170
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3171
	else
3172
		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
3173

3174
	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3175
	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3176

3177
	i9xx_pipestat_irq_reset(dev_priv);
3178

3179
	GEN3_IRQ_RESET(uncore, VLV_);
3180
	dev_priv->irq_mask = ~0u;
3181 3182
}

3183 3184
static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
{
3185 3186
	struct intel_uncore *uncore = &dev_priv->uncore;

3187
	u32 pipestat_mask;
3188
	u32 enable_mask;
3189 3190
	enum pipe pipe;

3191
	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
3192 3193 3194 3195 3196

	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	for_each_pipe(dev_priv, pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);

3197 3198
	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3199 3200 3201 3202
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_LPE_PIPE_A_INTERRUPT |
		I915_LPE_PIPE_B_INTERRUPT;

3203
	if (IS_CHERRYVIEW(dev_priv))
3204 3205
		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
			I915_LPE_PIPE_C_INTERRUPT;
3206

3207
	WARN_ON(dev_priv->irq_mask != ~0u);
3208

3209 3210
	dev_priv->irq_mask = ~enable_mask;

3211
	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
3212 3213 3214 3215
}

/* drm_dma.h hooks
*/
3216
static void ironlake_irq_reset(struct drm_i915_private *dev_priv)
3217
{
3218
	struct intel_uncore *uncore = &dev_priv->uncore;
3219

3220
	GEN3_IRQ_RESET(uncore, DE);
3221
	if (IS_GEN(dev_priv, 7))
3222
		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
3223

3224
	if (IS_HASWELL(dev_priv)) {
3225 3226
		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3227 3228
	}

3229
	gen5_gt_irq_reset(&dev_priv->gt);
3230

3231
	ibx_irq_reset(dev_priv);
3232 3233
}

3234
static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
3235
{
3236 3237 3238
	I915_WRITE(VLV_MASTER_IER, 0);
	POSTING_READ(VLV_MASTER_IER);

3239
	gen5_gt_irq_reset(&dev_priv->gt);
J
Jesse Barnes 已提交
3240

3241
	spin_lock_irq(&dev_priv->irq_lock);
3242 3243
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3244
	spin_unlock_irq(&dev_priv->irq_lock);
J
Jesse Barnes 已提交
3245 3246
}

3247
static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3248
{
3249
	struct intel_uncore *uncore = &dev_priv->uncore;
3250
	enum pipe pipe;
3251

3252
	gen8_master_intr_disable(dev_priv->uncore.regs);
3253

3254
	gen8_gt_irq_reset(&dev_priv->gt);
3255

3256 3257
	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3258

3259
	for_each_pipe(dev_priv, pipe)
3260 3261
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3262
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3263

3264 3265 3266
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3267

3268
	if (HAS_PCH_SPLIT(dev_priv))
3269
		ibx_irq_reset(dev_priv);
3270
}
3271

3272
static void gen11_irq_reset(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3273
{
3274
	struct intel_uncore *uncore = &dev_priv->uncore;
3275
	enum pipe pipe;
M
Mika Kuoppala 已提交
3276

3277
	gen11_master_intr_disable(dev_priv->uncore.regs);
M
Mika Kuoppala 已提交
3278

3279
	gen11_gt_irq_reset(&dev_priv->gt);
M
Mika Kuoppala 已提交
3280

3281
	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
M
Mika Kuoppala 已提交
3282

3283 3284
	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3285

M
Mika Kuoppala 已提交
3286 3287 3288
	for_each_pipe(dev_priv, pipe)
		if (intel_display_power_is_enabled(dev_priv,
						   POWER_DOMAIN_PIPE(pipe)))
3289
			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
M
Mika Kuoppala 已提交
3290

3291 3292 3293 3294 3295
	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3296

3297
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3298
		GEN3_IRQ_RESET(uncore, SDE);
M
Mika Kuoppala 已提交
3299 3300
}

3301
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3302
				     u8 pipe_mask)
3303
{
3304 3305
	struct intel_uncore *uncore = &dev_priv->uncore;

3306
	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
3307
	enum pipe pipe;
3308

3309
	spin_lock_irq(&dev_priv->irq_lock);
3310 3311 3312 3313 3314 3315

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3316
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3317
		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3318 3319
				  dev_priv->de_irq_mask[pipe],
				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
3320

3321
	spin_unlock_irq(&dev_priv->irq_lock);
3322 3323
}

3324
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3325
				     u8 pipe_mask)
3326
{
3327
	struct intel_uncore *uncore = &dev_priv->uncore;
3328 3329
	enum pipe pipe;

3330
	spin_lock_irq(&dev_priv->irq_lock);
3331 3332 3333 3334 3335 3336

	if (!intel_irqs_enabled(dev_priv)) {
		spin_unlock_irq(&dev_priv->irq_lock);
		return;
	}

3337
	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3338
		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3339

3340 3341 3342
	spin_unlock_irq(&dev_priv->irq_lock);

	/* make sure we're done processing display irqs */
3343
	intel_synchronize_irq(dev_priv);
3344 3345
}

3346
static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
3347
{
3348
	struct intel_uncore *uncore = &dev_priv->uncore;
3349 3350 3351 3352

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3353
	gen8_gt_irq_reset(&dev_priv->gt);
3354

3355
	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3356

3357
	spin_lock_irq(&dev_priv->irq_lock);
3358 3359
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_reset(dev_priv);
3360
	spin_unlock_irq(&dev_priv->irq_lock);
3361 3362
}

3363
static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
3364 3365 3366 3367 3368
				  const u32 hpd[HPD_NUM_PINS])
{
	struct intel_encoder *encoder;
	u32 enabled_irqs = 0;

3369
	for_each_intel_encoder(&dev_priv->drm, encoder)
3370 3371 3372 3373 3374 3375
		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
			enabled_irqs |= hpd[encoder->hpd_pin];

	return enabled_irqs;
}

3376
static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3377
{
3378
	u32 hotplug;
3379 3380 3381

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
3382 3383
	 * duration to 2ms (which is the minimum in the Display Port spec).
	 * The pulse duration bits are reserved on LPT+.
3384
	 */
3385
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3386 3387 3388
	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
		     PORTC_PULSE_DURATION_MASK |
		     PORTD_PULSE_DURATION_MASK);
3389
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3390 3391
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3392 3393 3394 3395
	/*
	 * When CPU and PCH are on the same package, port A
	 * HPD must be enabled in both north and south.
	 */
3396
	if (HAS_PCH_LPT_LP(dev_priv))
3397
		hotplug |= PORTA_HOTPLUG_ENABLE;
3398
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3399
}
X
Xiong Zhang 已提交
3400

3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	if (HAS_PCH_IBX(dev_priv)) {
		hotplug_irqs = SDE_HOTPLUG_MASK;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
	} else {
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
	}

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	ibx_hpd_detection_setup(dev_priv);
}

3418 3419 3420
static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
				    u32 ddi_hotplug_enable_mask,
				    u32 tc_hotplug_enable_mask)
3421 3422 3423 3424
{
	u32 hotplug;

	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3425
	hotplug |= ddi_hotplug_enable_mask;
3426 3427
	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);

3428 3429 3430 3431 3432
	if (tc_hotplug_enable_mask) {
		hotplug = I915_READ(SHOTPLUG_CTL_TC);
		hotplug |= tc_hotplug_enable_mask;
		I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
	}
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443
}

static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

3444 3445 3446 3447
	icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
				ICP_TC_HPD_ENABLE_MASK);
}

3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_DDI_MASK_TGP;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_mcc);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
}

3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470
static void tgp_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_DDI_MASK_TGP | SDE_TC_MASK_TGP;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_tgp);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
				TGP_TC_HPD_ENABLE_MASK);
3471 3472
}

3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3483 3484 3485 3486 3487 3488 3489

	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3490 3491 3492 3493 3494
}

static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;
3495
	const u32 *hpd;
3496 3497
	u32 val;

3498 3499
	hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd);
3500
	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3501 3502 3503 3504 3505 3506 3507

	val = I915_READ(GEN11_DE_HPD_IMR);
	val &= ~hotplug_irqs;
	I915_WRITE(GEN11_DE_HPD_IMR, val);
	POSTING_READ(GEN11_DE_HPD_IMR);

	gen11_hpd_detection_setup(dev_priv);
3508

3509 3510 3511
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
		tgp_hpd_irq_setup(dev_priv);
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3512
		icp_hpd_irq_setup(dev_priv);
3513 3514
}

3515
static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3516
{
3517 3518 3519 3520 3521 3522 3523 3524 3525
	u32 val, hotplug;

	/* Display WA #1179 WaHardHangonHotPlug: cnp */
	if (HAS_PCH_CNP(dev_priv)) {
		val = I915_READ(SOUTH_CHICKEN1);
		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
		val |= CHASSIS_CLK_REQ_DURATION(0xf);
		I915_WRITE(SOUTH_CHICKEN1, val);
	}
3526 3527 3528

	/* Enable digital hotplug on the PCH */
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3529 3530 3531 3532
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE |
		   PORTD_HOTPLUG_ENABLE;
3533 3534 3535 3536 3537
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);

	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
	hotplug |= PORTE_HOTPLUG_ENABLE;
	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3538 3539
}

3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);

	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);

	spt_hpd_detection_setup(dev_priv);
}

3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567
static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug;

	/*
	 * Enable digital hotplug on the CPU, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 * The pulse duration bits are reserved on HSW+.
	 */
	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
		   DIGITAL_PORTA_PULSE_DURATION_2ms;
	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
}

3568
static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3569
{
3570
	u32 hotplug_irqs, enabled_irqs;
3571

3572
	if (INTEL_GEN(dev_priv) >= 8) {
3573
		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3574
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
3575 3576

		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3577
	} else if (INTEL_GEN(dev_priv) >= 7) {
3578
		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3579
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
3580 3581

		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3582 3583
	} else {
		hotplug_irqs = DE_DP_A_HOTPLUG;
3584
		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3585

3586 3587
		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
	}
3588

3589
	ilk_hpd_detection_setup(dev_priv);
3590

3591
	ibx_hpd_irq_setup(dev_priv);
3592 3593
}

3594 3595
static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
				      u32 enabled_irqs)
3596
{
3597
	u32 hotplug;
3598

3599
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3600 3601 3602
	hotplug |= PORTA_HOTPLUG_ENABLE |
		   PORTB_HOTPLUG_ENABLE |
		   PORTC_HOTPLUG_ENABLE;
3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621

	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
		      hotplug, enabled_irqs);
	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;

	/*
	 * For BXT invert bit has to be set based on AOB design
	 * for HPD detection logic, update it based on VBT fields.
	 */
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
		hotplug |= BXT_DDIA_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
		hotplug |= BXT_DDIB_HPD_INVERT;
	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
		hotplug |= BXT_DDIC_HPD_INVERT;

3622
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3623 3624
}

3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
{
	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
}

static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
{
	u32 hotplug_irqs, enabled_irqs;

	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;

	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);

	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
}

3642
static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
3643
{
3644
	u32 mask;
3645

3646
	if (HAS_PCH_NOP(dev_priv))
D
Daniel Vetter 已提交
3647 3648
		return;

3649
	if (HAS_PCH_IBX(dev_priv))
3650
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3651
	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3652
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3653 3654
	else
		mask = SDE_GMBUS_CPT;
3655

3656
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
P
Paulo Zanoni 已提交
3657
	I915_WRITE(SDEIMR, ~mask);
3658 3659 3660

	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
	    HAS_PCH_LPT(dev_priv))
3661
		ibx_hpd_detection_setup(dev_priv);
3662 3663
	else
		spt_hpd_detection_setup(dev_priv);
P
Paulo Zanoni 已提交
3664 3665
}

3666
static void ironlake_irq_postinstall(struct drm_i915_private *dev_priv)
3667
{
3668
	struct intel_uncore *uncore = &dev_priv->uncore;
3669 3670
	u32 display_mask, extra_mask;

3671
	if (INTEL_GEN(dev_priv) >= 7) {
3672
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3673
				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3674
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3675 3676
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
			      DE_DP_A_HOTPLUG_IVB);
3677 3678
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3679 3680
				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
				DE_PIPEA_CRC_DONE | DE_POISON);
3681 3682 3683
		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
			      DE_DP_A_HOTPLUG);
3684
	}
3685

3686
	if (IS_HASWELL(dev_priv)) {
3687
		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3688 3689 3690
		display_mask |= DE_EDP_PSR_INT_HSW;
	}

3691
	dev_priv->irq_mask = ~display_mask;
3692

3693
	ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3694

3695 3696
	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
		      display_mask | extra_mask);
3697

3698
	gen5_gt_irq_postinstall(&dev_priv->gt);
3699

3700 3701
	ilk_hpd_detection_setup(dev_priv);

3702
	ibx_irq_postinstall(dev_priv);
3703

3704
	if (IS_IRONLAKE_M(dev_priv)) {
3705 3706 3707
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3708 3709
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
3710
		spin_lock_irq(&dev_priv->irq_lock);
3711
		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3712
		spin_unlock_irq(&dev_priv->irq_lock);
3713
	}
3714 3715
}

3716 3717
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
3718
	lockdep_assert_held(&dev_priv->irq_lock);
3719 3720 3721 3722 3723 3724

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

3725 3726
	if (intel_irqs_enabled(dev_priv)) {
		vlv_display_irq_reset(dev_priv);
3727
		vlv_display_irq_postinstall(dev_priv);
3728
	}
3729 3730 3731 3732
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
3733
	lockdep_assert_held(&dev_priv->irq_lock);
3734 3735 3736 3737 3738 3739

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

3740
	if (intel_irqs_enabled(dev_priv))
3741
		vlv_display_irq_reset(dev_priv);
3742 3743
}

3744

3745
static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3746
{
3747
	gen5_gt_irq_postinstall(&dev_priv->gt);
J
Jesse Barnes 已提交
3748

3749
	spin_lock_irq(&dev_priv->irq_lock);
3750 3751
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3752 3753
	spin_unlock_irq(&dev_priv->irq_lock);

J
Jesse Barnes 已提交
3754
	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3755
	POSTING_READ(VLV_MASTER_IER);
3756 3757
}

3758 3759
static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
3760 3761
	struct intel_uncore *uncore = &dev_priv->uncore;

3762 3763
	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
	u32 de_pipe_enables;
3764 3765
	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
	u32 de_port_enables;
3766
	u32 de_misc_masked = GEN8_DE_EDP_PSR;
3767
	enum pipe pipe;
3768

3769 3770 3771
	if (INTEL_GEN(dev_priv) <= 10)
		de_misc_masked |= GEN8_DE_MISC_GSE;

3772
	if (INTEL_GEN(dev_priv) >= 9) {
3773
		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
3774 3775
		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
				  GEN9_AUX_CHANNEL_D;
3776
		if (IS_GEN9_LP(dev_priv))
3777 3778
			de_port_masked |= BXT_DE_PORT_GMBUS;
	} else {
3779
		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3780
	}
3781

3782 3783 3784
	if (INTEL_GEN(dev_priv) >= 11)
		de_port_masked |= ICL_AUX_CHANNEL_E;

3785
	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
R
Rodrigo Vivi 已提交
3786 3787
		de_port_masked |= CNL_AUX_CHANNEL_F;

3788 3789 3790
	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
					   GEN8_PIPE_FIFO_UNDERRUN;

3791
	de_port_enables = de_port_masked;
3792
	if (IS_GEN9_LP(dev_priv))
3793 3794
		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
	else if (IS_BROADWELL(dev_priv))
3795 3796
		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;

3797
	gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3798

M
Mika Kahola 已提交
3799 3800
	for_each_pipe(dev_priv, pipe) {
		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3801

3802
		if (intel_display_power_is_enabled(dev_priv,
3803
				POWER_DOMAIN_PIPE(pipe)))
3804
			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3805 3806
					  dev_priv->de_irq_mask[pipe],
					  de_pipe_enables);
M
Mika Kahola 已提交
3807
	}
3808

3809 3810
	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3811

3812 3813
	if (INTEL_GEN(dev_priv) >= 11) {
		u32 de_hpd_masked = 0;
3814 3815
		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
				     GEN11_DE_TBT_HOTPLUG_MASK;
3816

3817 3818
		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
			      de_hpd_enables);
3819 3820
		gen11_hpd_detection_setup(dev_priv);
	} else if (IS_GEN9_LP(dev_priv)) {
3821
		bxt_hpd_detection_setup(dev_priv);
3822
	} else if (IS_BROADWELL(dev_priv)) {
3823
		ilk_hpd_detection_setup(dev_priv);
3824
	}
3825 3826
}

3827
static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3828
{
3829
	if (HAS_PCH_SPLIT(dev_priv))
3830
		ibx_irq_pre_postinstall(dev_priv);
P
Paulo Zanoni 已提交
3831

3832
	gen8_gt_irq_postinstall(&dev_priv->gt);
3833 3834
	gen8_de_irq_postinstall(dev_priv);

3835
	if (HAS_PCH_SPLIT(dev_priv))
3836
		ibx_irq_postinstall(dev_priv);
3837

3838
	gen8_master_intr_enable(dev_priv->uncore.regs);
3839 3840
}

3841
static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3842 3843 3844 3845 3846 3847 3848
{
	u32 mask = SDE_GMBUS_ICP;

	WARN_ON(I915_READ(SDEIER) != 0);
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);

3849
	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3850 3851
	I915_WRITE(SDEIMR, ~mask);

3852 3853 3854
	if (HAS_PCH_TGP(dev_priv))
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
					TGP_TC_HPD_ENABLE_MASK);
3855 3856
	else if (HAS_PCH_MCC(dev_priv))
		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
3857 3858 3859
	else
		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
					ICP_TC_HPD_ENABLE_MASK);
3860 3861
}

3862
static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
M
Mika Kuoppala 已提交
3863
{
3864
	struct intel_uncore *uncore = &dev_priv->uncore;
3865
	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
M
Mika Kuoppala 已提交
3866

3867
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3868
		icp_irq_postinstall(dev_priv);
3869

3870
	gen11_gt_irq_postinstall(&dev_priv->gt);
M
Mika Kuoppala 已提交
3871 3872
	gen8_de_irq_postinstall(dev_priv);

3873
	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3874

M
Mika Kuoppala 已提交
3875 3876
	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);

3877
	gen11_master_intr_enable(uncore->regs);
3878
	POSTING_READ(GEN11_GFX_MSTR_IRQ);
M
Mika Kuoppala 已提交
3879 3880
}

3881
static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3882
{
3883
	gen8_gt_irq_postinstall(&dev_priv->gt);
3884

3885
	spin_lock_irq(&dev_priv->irq_lock);
3886 3887
	if (dev_priv->display_irqs_enabled)
		vlv_display_irq_postinstall(dev_priv);
3888 3889
	spin_unlock_irq(&dev_priv->irq_lock);

3890
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3891 3892 3893
	POSTING_READ(GEN8_MASTER_IRQ);
}

3894
static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
L
Linus Torvalds 已提交
3895
{
3896
	struct intel_uncore *uncore = &dev_priv->uncore;
3897

3898 3899
	i9xx_pipestat_irq_reset(dev_priv);

3900
	GEN2_IRQ_RESET(uncore);
C
Chris Wilson 已提交
3901 3902
}

3903
static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
C
Chris Wilson 已提交
3904
{
3905
	struct intel_uncore *uncore = &dev_priv->uncore;
3906
	u16 enable_mask;
C
Chris Wilson 已提交
3907

3908 3909 3910 3911
	intel_uncore_write16(uncore,
			     EMR,
			     ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH));
C
Chris Wilson 已提交
3912 3913 3914 3915

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3916 3917
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
C
Chris Wilson 已提交
3918

3919 3920 3921
	enable_mask =
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3922
		I915_MASTER_ERROR_INTERRUPT |
3923 3924
		I915_USER_INTERRUPT;

3925
	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
C
Chris Wilson 已提交
3926

3927 3928
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
3929
	spin_lock_irq(&dev_priv->irq_lock);
3930 3931
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3932
	spin_unlock_irq(&dev_priv->irq_lock);
C
Chris Wilson 已提交
3933 3934
}

3935
static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3936 3937
			       u16 *eir, u16 *eir_stuck)
{
3938
	struct intel_uncore *uncore = &i915->uncore;
3939 3940
	u16 emr;

3941
	*eir = intel_uncore_read16(uncore, EIR);
3942 3943

	if (*eir)
3944
		intel_uncore_write16(uncore, EIR, *eir);
3945

3946
	*eir_stuck = intel_uncore_read16(uncore, EIR);
3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
3960 3961 3962
	emr = intel_uncore_read16(uncore, EMR);
	intel_uncore_write16(uncore, EMR, 0xffff);
	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010
}

static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u16 eir, u16 eir_stuck)
{
	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);

	if (eir_stuck)
		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
}

static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
			       u32 *eir, u32 *eir_stuck)
{
	u32 emr;

	*eir = I915_READ(EIR);

	I915_WRITE(EIR, *eir);

	*eir_stuck = I915_READ(EIR);
	if (*eir_stuck == 0)
		return;

	/*
	 * Toggle all EMR bits to make sure we get an edge
	 * in the ISR master error bit if we don't clear
	 * all the EIR bits. Otherwise the edge triggered
	 * IIR on i965/g4x wouldn't notice that an interrupt
	 * is still pending. Also some EIR bits can't be
	 * cleared except by handling the underlying error
	 * (or by a GPU reset) so we mask any bit that
	 * remains set.
	 */
	emr = I915_READ(EMR);
	I915_WRITE(EMR, 0xffffffff);
	I915_WRITE(EMR, emr | *eir_stuck);
}

static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
				   u32 eir, u32 eir_stuck)
{
	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);

	if (eir_stuck)
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
}

4011
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
4012
{
4013
	struct drm_i915_private *dev_priv = arg;
4014
	irqreturn_t ret = IRQ_NONE;
C
Chris Wilson 已提交
4015

4016 4017 4018
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4019
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4020
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4021

4022
	do {
4023
		u32 pipe_stats[I915_MAX_PIPES] = {};
4024
		u16 eir = 0, eir_stuck = 0;
4025
		u16 iir;
4026

4027
		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4028 4029 4030 4031
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;
C
Chris Wilson 已提交
4032

4033 4034 4035
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
C
Chris Wilson 已提交
4036

4037 4038 4039
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4040
		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
C
Chris Wilson 已提交
4041 4042

		if (iir & I915_USER_INTERRUPT)
4043
			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
C
Chris Wilson 已提交
4044

4045 4046
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
C
Chris Wilson 已提交
4047

4048 4049
		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4050

4051
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
C
Chris Wilson 已提交
4052

4053
	return ret;
C
Chris Wilson 已提交
4054 4055
}

4056
static void i915_irq_reset(struct drm_i915_private *dev_priv)
4057
{
4058
	struct intel_uncore *uncore = &dev_priv->uncore;
4059

4060
	if (I915_HAS_HOTPLUG(dev_priv)) {
4061
		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4062 4063 4064
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

4065 4066
	i9xx_pipestat_irq_reset(dev_priv);

4067
	GEN3_IRQ_RESET(uncore, GEN2_);
4068 4069
}

4070
static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4071
{
4072
	struct intel_uncore *uncore = &dev_priv->uncore;
4073
	u32 enable_mask;
4074

4075 4076
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
			  I915_ERROR_MEMORY_REFRESH));
4077 4078 4079 4080 4081

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4082 4083
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_MASTER_ERROR_INTERRUPT);
4084 4085 4086 4087 4088

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4089
		I915_MASTER_ERROR_INTERRUPT |
4090 4091
		I915_USER_INTERRUPT;

4092
	if (I915_HAS_HOTPLUG(dev_priv)) {
4093 4094 4095 4096 4097 4098
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

4099
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4100

4101 4102
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4103
	spin_lock_irq(&dev_priv->irq_lock);
4104 4105
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4106
	spin_unlock_irq(&dev_priv->irq_lock);
4107

4108
	i915_enable_asle_pipestat(dev_priv);
4109 4110
}

4111
static irqreturn_t i915_irq_handler(int irq, void *arg)
4112
{
4113
	struct drm_i915_private *dev_priv = arg;
4114
	irqreturn_t ret = IRQ_NONE;
4115

4116 4117 4118
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4119
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4120
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4121

4122
	do {
4123
		u32 pipe_stats[I915_MAX_PIPES] = {};
4124
		u32 eir = 0, eir_stuck = 0;
4125 4126
		u32 hotplug_status = 0;
		u32 iir;
4127

4128
		iir = I915_READ(GEN2_IIR);
4129 4130 4131 4132 4133 4134 4135 4136
		if (iir == 0)
			break;

		ret = IRQ_HANDLED;

		if (I915_HAS_HOTPLUG(dev_priv) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4137

4138 4139 4140
		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4141

4142 4143 4144
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4145
		I915_WRITE(GEN2_IIR, iir);
4146 4147

		if (iir & I915_USER_INTERRUPT)
4148
			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4149

4150 4151
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4152

4153 4154 4155 4156 4157
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4158

4159
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4160

4161 4162 4163
	return ret;
}

4164
static void i965_irq_reset(struct drm_i915_private *dev_priv)
4165
{
4166
	struct intel_uncore *uncore = &dev_priv->uncore;
4167

4168
	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4169
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4170

4171 4172
	i9xx_pipestat_irq_reset(dev_priv);

4173
	GEN3_IRQ_RESET(uncore, GEN2_);
4174 4175
}

4176
static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4177
{
4178
	struct intel_uncore *uncore = &dev_priv->uncore;
4179
	u32 enable_mask;
4180 4181
	u32 error_mask;

4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev_priv)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

4197
	/* Unmask the interrupts that we always want on. */
4198 4199 4200 4201 4202
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PORT_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4203
		  I915_MASTER_ERROR_INTERRUPT);
4204

4205 4206 4207 4208 4209
	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4210
		I915_MASTER_ERROR_INTERRUPT |
4211
		I915_USER_INTERRUPT;
4212

4213
	if (IS_G4X(dev_priv))
4214
		enable_mask |= I915_BSD_USER_INTERRUPT;
4215

4216
	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4217

4218 4219
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
4220
	spin_lock_irq(&dev_priv->irq_lock);
4221 4222 4223
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4224
	spin_unlock_irq(&dev_priv->irq_lock);
4225

4226
	i915_enable_asle_pipestat(dev_priv);
4227 4228
}

4229
static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
4230 4231 4232
{
	u32 hotplug_en;

4233
	lockdep_assert_held(&dev_priv->irq_lock);
4234

4235 4236
	/* Note HDMI and DP share hotplug bits */
	/* enable bits are the same for all generations */
4237
	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4238 4239 4240 4241
	/* Programming the CRT detection parameters tends
	   to generate a spurious hotplug event about three
	   seconds later.  So just do it once.
	*/
4242
	if (IS_G4X(dev_priv))
4243 4244 4245 4246
		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;

	/* Ignore TV since it's buggy */
4247
	i915_hotplug_interrupt_update_locked(dev_priv,
4248 4249 4250 4251
					     HOTPLUG_INT_EN_MASK |
					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
					     hotplug_en);
4252 4253
}

4254
static irqreturn_t i965_irq_handler(int irq, void *arg)
4255
{
4256
	struct drm_i915_private *dev_priv = arg;
4257
	irqreturn_t ret = IRQ_NONE;
4258

4259 4260 4261
	if (!intel_irqs_enabled(dev_priv))
		return IRQ_NONE;

4262
	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
4263
	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4264

4265
	do {
4266
		u32 pipe_stats[I915_MAX_PIPES] = {};
4267
		u32 eir = 0, eir_stuck = 0;
4268 4269
		u32 hotplug_status = 0;
		u32 iir;
4270

4271
		iir = I915_READ(GEN2_IIR);
4272
		if (iir == 0)
4273 4274 4275 4276
			break;

		ret = IRQ_HANDLED;

4277 4278 4279 4280 4281 4282
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			hotplug_status = i9xx_hpd_irq_ack(dev_priv);

		/* Call regardless, as some status bits might not be
		 * signalled in iir */
		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4283

4284 4285 4286
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);

4287
		I915_WRITE(GEN2_IIR, iir);
4288 4289

		if (iir & I915_USER_INTERRUPT)
4290
			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4291

4292
		if (iir & I915_BSD_USER_INTERRUPT)
4293
			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4294

4295 4296
		if (iir & I915_MASTER_ERROR_INTERRUPT)
			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4297

4298 4299 4300 4301 4302
		if (hotplug_status)
			i9xx_hpd_irq_handler(dev_priv, hotplug_status);

		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
	} while (0);
4303

4304
	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
4305

4306 4307 4308
	return ret;
}

4309 4310 4311 4312 4313 4314 4315
/**
 * intel_irq_init - initializes irq support
 * @dev_priv: i915 device instance
 *
 * This function initializes all the irq support including work items, timers
 * and all the vtables. It does not setup the interrupt itself though.
 */
4316
void intel_irq_init(struct drm_i915_private *dev_priv)
4317
{
4318
	struct drm_device *dev = &dev_priv->drm;
4319
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4320
	int i;
4321

4322 4323 4324
	if (IS_I945GM(dev_priv))
		i945gm_vblank_work_init(dev_priv);

4325 4326
	intel_hpd_init_work(dev_priv);

4327
	INIT_WORK(&rps->work, gen6_pm_rps_work);
4328

4329
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4330 4331
	for (i = 0; i < MAX_L3_SLICES; ++i)
		dev_priv->l3_parity.remap_info[i] = NULL;
4332

4333
	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4334
	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
4335
		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
4336

4337
	/* Let's track the enabled rps events */
4338
	if (IS_VALLEYVIEW(dev_priv))
4339
		/* WaGsvRC0ResidencyMethod:vlv */
4340
		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4341
	else
4342 4343 4344
		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
					   GEN6_PM_RP_DOWN_THRESHOLD |
					   GEN6_PM_RP_DOWN_TIMEOUT);
4345

4346 4347 4348 4349
	/* We share the register with other engine */
	if (INTEL_GEN(dev_priv) > 9)
		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);

4350
	rps->pm_intrmsk_mbz = 0;
4351 4352

	/*
4353
	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
4354 4355 4356 4357
	 * if GEN6_PM_UP_EI_EXPIRED is masked.
	 *
	 * TODO: verify if this can be reproduced on VLV,CHV.
	 */
4358
	if (INTEL_GEN(dev_priv) <= 7)
4359
		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
4360

4361
	if (INTEL_GEN(dev_priv) >= 8)
4362
		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
4363

4364
	dev->vblank_disable_immediate = true;
4365

4366 4367 4368 4369 4370 4371 4372 4373 4374 4375
	/* Most platforms treat the display irq block as an always-on
	 * power domain. vlv/chv can disable it at runtime and need
	 * special care to avoid writing any of the display block registers
	 * outside of the power domain. We defer setting up the display irqs
	 * in this case to the runtime pm.
	 */
	dev_priv->display_irqs_enabled = true;
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display_irqs_enabled = false;

L
Lyude 已提交
4376
	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4377 4378 4379 4380 4381 4382 4383
	/* If we have MST support, we want to avoid doing short HPD IRQ storm
	 * detection, as short HPD storms will occur as a natural part of
	 * sideband messaging with MST.
	 * On older platforms however, IRQ storms can occur with both long and
	 * short pulses, as seen on some G4x systems.
	 */
	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
L
Lyude 已提交
4384

4385 4386 4387 4388
	if (HAS_GMCH(dev_priv)) {
		if (I915_HAS_HOTPLUG(dev_priv))
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else {
4389 4390 4391 4392
		if (HAS_PCH_MCC(dev_priv))
			/* EHL doesn't need most of gen11_hpd_irq_setup */
			dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
		else if (INTEL_GEN(dev_priv) >= 11)
4393 4394
			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
		else if (IS_GEN9_LP(dev_priv))
4395
			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4396
		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
4397 4398
			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
		else
4399
			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4400 4401
	}
}
4402

4403 4404 4405 4406 4407 4408 4409 4410 4411 4412
/**
 * intel_irq_fini - deinitializes IRQ support
 * @i915: i915 device instance
 *
 * This function deinitializes all the IRQ support.
 */
void intel_irq_fini(struct drm_i915_private *i915)
{
	int i;

4413 4414 4415
	if (IS_I945GM(i915))
		i945gm_vblank_work_fini(i915);

4416 4417 4418 4419
	for (i = 0; i < MAX_L3_SLICES; ++i)
		kfree(i915->l3_parity.remap_info[i]);
}

4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			return cherryview_irq_handler;
		else if (IS_VALLEYVIEW(dev_priv))
			return valleyview_irq_handler;
		else if (IS_GEN(dev_priv, 4))
			return i965_irq_handler;
		else if (IS_GEN(dev_priv, 3))
			return i915_irq_handler;
		else
			return i8xx_irq_handler;
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			return gen11_irq_handler;
		else if (INTEL_GEN(dev_priv) >= 8)
			return gen8_irq_handler;
		else
			return ironlake_irq_handler;
	}
}

static void intel_irq_reset(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_reset(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_reset(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_reset(dev_priv);
		else
			i8xx_irq_reset(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_reset(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_reset(dev_priv);
		else
			ironlake_irq_reset(dev_priv);
	}
}

static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
{
	if (HAS_GMCH(dev_priv)) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_irq_postinstall(dev_priv);
		else if (IS_VALLEYVIEW(dev_priv))
			valleyview_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 4))
			i965_irq_postinstall(dev_priv);
		else if (IS_GEN(dev_priv, 3))
			i915_irq_postinstall(dev_priv);
		else
			i8xx_irq_postinstall(dev_priv);
	} else {
		if (INTEL_GEN(dev_priv) >= 11)
			gen11_irq_postinstall(dev_priv);
		else if (INTEL_GEN(dev_priv) >= 8)
			gen8_irq_postinstall(dev_priv);
		else
			ironlake_irq_postinstall(dev_priv);
	}
}

4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499
/**
 * intel_irq_install - enables the hardware interrupt
 * @dev_priv: i915 device instance
 *
 * This function enables the hardware interrupt handling, but leaves the hotplug
 * handling still disabled. It is called after intel_irq_init().
 *
 * In the driver load and resume code we need working interrupts in a few places
 * but don't want to deal with the hassle of concurrent probe and hotplug
 * workers. Hence the split into this two-stage approach.
 */
4500 4501
int intel_irq_install(struct drm_i915_private *dev_priv)
{
4502 4503 4504
	int irq = dev_priv->drm.pdev->irq;
	int ret;

4505 4506 4507 4508 4509
	/*
	 * We enable some interrupt sources in our postinstall hooks, so mark
	 * interrupts as enabled _before_ actually enabling them to avoid
	 * special cases in our ordering checks.
	 */
4510
	dev_priv->runtime_pm.irqs_enabled = true;
4511

4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525
	dev_priv->drm.irq_enabled = true;

	intel_irq_reset(dev_priv);

	ret = request_irq(irq, intel_irq_handler(dev_priv),
			  IRQF_SHARED, DRIVER_NAME, dev_priv);
	if (ret < 0) {
		dev_priv->drm.irq_enabled = false;
		return ret;
	}

	intel_irq_postinstall(dev_priv);

	return ret;
4526 4527
}

4528 4529 4530 4531 4532 4533 4534
/**
 * intel_irq_uninstall - finilizes all irq handling
 * @dev_priv: i915 device instance
 *
 * This stops interrupt and hotplug handling and unregisters and frees all
 * resources acquired in the init functions.
 */
4535 4536
void intel_irq_uninstall(struct drm_i915_private *dev_priv)
{
4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553
	int irq = dev_priv->drm.pdev->irq;

	/*
	 * FIXME we can get called twice during driver load
	 * error handling due to intel_modeset_cleanup()
	 * calling us out of sequence. Would be nice if
	 * it didn't do that...
	 */
	if (!dev_priv->drm.irq_enabled)
		return;

	dev_priv->drm.irq_enabled = false;

	intel_irq_reset(dev_priv);

	free_irq(irq, dev_priv);

4554
	intel_hpd_cancel_work(dev_priv);
4555
	dev_priv->runtime_pm.irqs_enabled = false;
4556 4557
}

4558 4559 4560 4561 4562 4563 4564
/**
 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
 * @dev_priv: i915 device instance
 *
 * This function is used to disable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4565
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4566
{
4567
	intel_irq_reset(dev_priv);
4568
	dev_priv->runtime_pm.irqs_enabled = false;
4569
	intel_synchronize_irq(dev_priv);
4570 4571
}

4572 4573 4574 4575 4576 4577 4578
/**
 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
 * @dev_priv: i915 device instance
 *
 * This function is used to enable interrupts at runtime, both in the runtime
 * pm and the system suspend/resume code.
 */
4579
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4580
{
4581
	dev_priv->runtime_pm.irqs_enabled = true;
4582 4583
	intel_irq_reset(dev_priv);
	intel_irq_postinstall(dev_priv);
4584
}
4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598

bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
	return dev_priv->runtime_pm.irqs_enabled;
}

void intel_synchronize_irq(struct drm_i915_private *i915)
{
	synchronize_irq(i915->drm.pdev->irq);
}