exynos5433_drm_decon.c 20.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/* drivers/gpu/drm/exynos5433_drm_decon.c
 *
 * Copyright (C) 2015 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Hyungwon Hwang <human.hwang@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundationr
 */

#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/component.h>
16
#include <linux/iopoll.h>
A
Arnd Bergmann 已提交
17
#include <linux/irq.h>
18
#include <linux/mfd/syscon.h>
19
#include <linux/of_device.h>
20 21
#include <linux/of_gpio.h>
#include <linux/pm_runtime.h>
22
#include <linux/regmap.h>
23 24 25

#include "exynos_drm_drv.h"
#include "exynos_drm_crtc.h"
26
#include "exynos_drm_fb.h"
27 28
#include "exynos_drm_plane.h"
#include "exynos_drm_iommu.h"
29
#include "regs-decon5433.h"
30

31 32 33
#define DSD_CFG_MUX 0x1004
#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)

34 35 36
#define WINDOWS_NR	3
#define MIN_FB_WIDTH_FOR_16WORD_BURST	128

37 38
#define I80_HW_TRG	(1 << 0)
#define IFTYPE_HDMI	(1 << 1)
39

40 41 42 43 44 45 46 47 48 49
static const char * const decon_clks_name[] = {
	"pclk",
	"aclk_decon",
	"aclk_smmu_decon0x",
	"aclk_xiu_decon0x",
	"pclk_smmu_decon0x",
	"sclk_decon_vclk",
	"sclk_decon_eclk",
};

50 51 52 53 54
struct decon_context {
	struct device			*dev;
	struct drm_device		*drm_dev;
	struct exynos_drm_crtc		*crtc;
	struct exynos_drm_plane		planes[WINDOWS_NR];
55
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
56
	void __iomem			*addr;
57
	struct regmap			*sysreg;
58
	struct clk			*clks[ARRAY_SIZE(decon_clks_name)];
59
	unsigned int			irq;
60 61
	unsigned int			irq_vsync;
	unsigned int			irq_lcd_sys;
62
	unsigned int			te_irq;
63
	unsigned long			out_type;
64
	int				first_win;
65 66
	spinlock_t			vblank_lock;
	u32				frame_id;
67 68
};

69 70 71 72 73 74 75
static const uint32_t decon_formats[] = {
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

76 77 78 79 80 81
static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

82 83 84 85 86 87 88
static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
				  u32 val)
{
	val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
	writel(val, ctx->addr + reg);
}

89 90 91 92 93
static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	u32 val;

94
	val = VIDINTCON0_INTEN;
95
	if (crtc->i80_mode)
96 97 98
		val |= VIDINTCON0_FRAMEDONE;
	else
		val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
99

100
	writel(val, ctx->addr + DECON_VIDINTCON0);
101 102 103 104 105

	enable_irq(ctx->irq);
	if (!(ctx->out_type & I80_HW_TRG))
		enable_irq(ctx->te_irq);

106 107 108 109 110 111 112
	return 0;
}

static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

113 114 115 116
	if (!(ctx->out_type & I80_HW_TRG))
		disable_irq_nosync(ctx->te_irq);
	disable_irq_nosync(ctx->irq);

117
	writel(0, ctx->addr + DECON_VIDINTCON0);
118 119
}

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
/* return number of starts/ends of frame transmissions since reset */
static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
{
	u32 frm, pfrm, status, cnt = 2;

	/* To get consistent result repeat read until frame id is stable.
	 * Usually the loop will be executed once, in rare cases when the loop
	 * is executed at frame change time 2nd pass will be needed.
	 */
	frm = readl(ctx->addr + DECON_CRFMID);
	do {
		status = readl(ctx->addr + DECON_VIDCON1);
		pfrm = frm;
		frm = readl(ctx->addr + DECON_CRFMID);
	} while (frm != pfrm && --cnt);

	/* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
	 * of RGB, it should be taken into account.
	 */
	if (!frm)
		return 0;

	switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
	case VIDCON1_VSTATUS_VS:
144
		if (!(ctx->crtc->i80_mode))
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
			--frm;
		break;
	case VIDCON1_VSTATUS_BP:
		--frm;
		break;
	case VIDCON1_I80_ACTIVE:
	case VIDCON1_VSTATUS_AC:
		if (end)
			--frm;
		break;
	default:
		break;
	}

	return frm;
}

162 163 164 165 166 167 168
static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

	return decon_get_frame_count(ctx, false);
}

169 170
static void decon_setup_trigger(struct decon_context *ctx)
{
171
	if (!ctx->crtc->i80_mode && !(ctx->out_type & I80_HW_TRG))
172 173 174
		return;

	if (!(ctx->out_type & I80_HW_TRG)) {
175 176
		writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
		       TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
177 178 179 180 181 182 183 184 185 186
		       ctx->addr + DECON_TRIGCON);
		return;
	}

	writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
	       | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);

	if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
			       DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
		DRM_ERROR("Cannot update sysreg.\n");
187 188 189 190 191
}

static void decon_commit(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
192
	struct drm_display_mode *m = &crtc->base.mode;
193
	bool interlaced = false;
194 195
	u32 val;

196
	if (ctx->out_type & IFTYPE_HDMI) {
197 198 199 200
		m->crtc_hsync_start = m->crtc_hdisplay + 10;
		m->crtc_hsync_end = m->crtc_htotal - 92;
		m->crtc_vsync_start = m->crtc_vdisplay + 1;
		m->crtc_vsync_end = m->crtc_vsync_start + 1;
201 202
		if (m->flags & DRM_MODE_FLAG_INTERLACE)
			interlaced = true;
203 204
	}

205
	decon_setup_trigger(ctx);
206

207 208
	/* lcd on and use command if */
	val = VIDOUT_LCD_ON;
209 210
	if (interlaced)
		val |= VIDOUT_INTERLACE_EN_F;
211
	if (crtc->i80_mode) {
212
		val |= VIDOUT_COMMAND_IF;
213
	} else {
214
		val |= VIDOUT_RGB_IF;
215 216
	}

217 218
	writel(val, ctx->addr + DECON_VIDOUTCON0);

219 220 221 222 223 224
	if (interlaced)
		val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
	else
		val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
225 226
	writel(val, ctx->addr + DECON_VIDTCON2);

227
	if (!crtc->i80_mode) {
228 229 230 231 232 233
		int vbp = m->crtc_vtotal - m->crtc_vsync_end;
		int vfp = m->crtc_vsync_start - m->crtc_vdisplay;

		if (interlaced)
			vbp = vbp / 2 - 1;
		val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
234 235 236
		writel(val, ctx->addr + DECON_VIDTCON00);

		val = VIDTCON01_VSPW_F(
237
				m->crtc_vsync_end - m->crtc_vsync_start - 1);
238 239 240
		writel(val, ctx->addr + DECON_VIDTCON01);

		val = VIDTCON10_HBPD_F(
241
				m->crtc_htotal - m->crtc_hsync_end - 1) |
242
			VIDTCON10_HFPD_F(
243
				m->crtc_hsync_start - m->crtc_hdisplay - 1);
244 245 246
		writel(val, ctx->addr + DECON_VIDTCON10);

		val = VIDTCON11_HSPW_F(
247
				m->crtc_hsync_end - m->crtc_hsync_start - 1);
248 249 250 251
		writel(val, ctx->addr + DECON_VIDTCON11);
	}

	/* enable output and display signal */
252
	decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
253 254

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
255 256
}

257 258
static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
				 struct drm_framebuffer *fb)
259 260 261 262 263 264
{
	unsigned long val;

	val = readl(ctx->addr + DECON_WINCONx(win));
	val &= ~WINCONx_BPPMODE_MASK;

V
Ville Syrjälä 已提交
265
	switch (fb->format->format) {
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	case DRM_FORMAT_XRGB1555:
		val |= WINCONx_BPPMODE_16BPP_I1555;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
		val |= WINCONx_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_XRGB8888:
		val |= WINCONx_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_ARGB8888:
282
	default:
283 284 285 286 287 288
		val |= WINCONx_BPPMODE_32BPP_A8888;
		val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

289
	DRM_DEBUG_KMS("cpp = %u\n", fb->format->cpp[0]);
290 291 292 293 294 295 296 297 298

	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
	 * switching which is based on plane size is not recommended as
	 * plane size varies a lot towards the end of the screen and rapid
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

299
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
300 301 302 303 304 305 306
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_8WORD;
	}

	writel(val, ctx->addr + DECON_WINCONx(win));
}

307
static void decon_shadow_protect(struct decon_context *ctx, bool protect)
308
{
309
	decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
310
		       protect ? ~0 : 0);
311 312
}

313
static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
314 315 316
{
	struct decon_context *ctx = crtc->ctx;

317
	decon_shadow_protect(ctx, true);
318 319
}

320 321 322 323
#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)

324 325
static void decon_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
326
{
327 328
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
329
	struct decon_context *ctx = crtc->ctx;
330
	struct drm_framebuffer *fb = state->base.fb;
331
	unsigned int win = plane->index;
332
	unsigned int cpp = fb->format->cpp[0];
333 334
	unsigned int pitch = fb->pitches[0];
	dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
335 336
	u32 val;

337 338 339 340 341 342 343 344 345 346 347
	if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
		val = COORDINATE_X(state->crtc.x) |
			COORDINATE_Y(state->crtc.y / 2);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));

		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
			COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	} else {
		val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));
348

349 350 351 352
		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
				COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	}
353 354 355 356 357 358 359 360 361

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxC(win));

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxD(win));

362
	writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
363

364
	val = dma_addr + pitch * state->src.h;
365 366
	writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));

367
	if (!(ctx->out_type & IFTYPE_HDMI))
368 369
		val = BIT_VAL(pitch - state->crtc.w * cpp, 27, 14)
			| BIT_VAL(state->crtc.w * cpp, 13, 0);
370
	else
371 372
		val = BIT_VAL(pitch - state->crtc.w * cpp, 29, 15)
			| BIT_VAL(state->crtc.w * cpp, 14, 0);
373 374
	writel(val, ctx->addr + DECON_VIDW0xADD2(win));

375
	decon_win_set_pixfmt(ctx, win, fb);
376 377

	/* window enable */
378
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
379 380
}

381 382
static void decon_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
383 384
{
	struct decon_context *ctx = crtc->ctx;
385
	unsigned int win = plane->index;
386

387
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
388 389
}

390
static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
391 392
{
	struct decon_context *ctx = crtc->ctx;
393
	unsigned long flags;
394

395 396
	spin_lock_irqsave(&ctx->vblank_lock, flags);

397
	decon_shadow_protect(ctx, false);
398

399
	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
400

401 402
	ctx->frame_id = decon_get_frame_count(ctx, true);

403
	exynos_crtc_handle_event(crtc);
404 405

	spin_unlock_irqrestore(&ctx->vblank_lock, flags);
406 407
}

408 409
static void decon_swreset(struct decon_context *ctx)
{
410
	unsigned long flags;
411 412
	u32 val;
	int ret;
413 414

	writel(0, ctx->addr + DECON_VIDCON0);
415 416
	readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
			   ~val & VIDCON0_STOP_STATUS, 12, 20000);
417 418

	writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
419 420
	ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
				 ~val & VIDCON0_SWRESET, 12, 20000);
421

422
	WARN(ret < 0, "failed to software reset DECON\n");
423

424 425 426 427
	spin_lock_irqsave(&ctx->vblank_lock, flags);
	ctx->frame_id = 0;
	spin_unlock_irqrestore(&ctx->vblank_lock, flags);

428
	if (!(ctx->out_type & IFTYPE_HDMI))
429 430 431 432 433 434 435 436
		return;

	writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
	decon_set_bits(ctx, DECON_CMU,
		       CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
	writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
	writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
	       ctx->addr + DECON_CRCCTRL);
437 438 439 440 441 442 443 444
}

static void decon_enable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

	pm_runtime_get_sync(ctx->dev);

445 446
	exynos_drm_pipe_clk_enable(crtc, true);

447 448
	decon_swreset(ctx);

449 450 451 452 453 454 455 456
	decon_commit(ctx->crtc);
}

static void decon_disable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int i;

457 458 459 460
	if (!(ctx->out_type & I80_HW_TRG))
		synchronize_irq(ctx->te_irq);
	synchronize_irq(ctx->irq);

461 462 463 464 465
	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
466
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
467
		decon_disable_plane(crtc, &ctx->planes[i]);
468 469 470

	decon_swreset(ctx);

471 472
	exynos_drm_pipe_clk_enable(crtc, false);

473 474 475
	pm_runtime_put_sync(ctx->dev);
}

476
static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
477
{
478
	struct decon_context *ctx = dev_id;
479

480
	decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
481 482

	return IRQ_HANDLED;
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
}

static void decon_clear_channels(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int win, i, ret;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

498 499
	decon_shadow_protect(ctx, true);
	for (win = 0; win < WINDOWS_NR; win++)
500
		decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
501
	decon_shadow_protect(ctx, false);
502 503 504

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);

505 506 507 508 509 510 511 512
	/* TODO: wait for possible vsync */
	msleep(50);

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);
}

513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
static enum drm_mode_status decon_mode_valid(struct exynos_drm_crtc *crtc,
		const struct drm_display_mode *mode)
{
	struct decon_context *ctx = crtc->ctx;

	ctx->irq = crtc->i80_mode ? ctx->irq_lcd_sys : ctx->irq_vsync;

	if (ctx->irq)
		return MODE_OK;

	dev_info(ctx->dev, "Sink requires %s mode, but appropriate interrupt is not provided.\n",
			crtc->i80_mode ? "command" : "video");

	return MODE_BAD;
}

529
static const struct exynos_drm_crtc_ops decon_crtc_ops = {
530 531 532 533
	.enable			= decon_enable,
	.disable		= decon_disable,
	.enable_vblank		= decon_enable_vblank,
	.disable_vblank		= decon_disable_vblank,
534
	.get_vblank_counter	= decon_get_vblank_counter,
535
	.atomic_begin		= decon_atomic_begin,
536 537
	.update_plane		= decon_update_plane,
	.disable_plane		= decon_disable_plane,
538
	.mode_valid		= decon_mode_valid,
539
	.atomic_flush		= decon_atomic_flush,
540 541 542 543 544 545 546
};

static int decon_bind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	struct drm_device *drm_dev = data;
	struct exynos_drm_plane *exynos_plane;
547 548
	enum exynos_drm_output_type out_type;
	unsigned int win;
549 550 551
	int ret;

	ctx->drm_dev = drm_dev;
552
	drm_dev->max_vblank_count = 0xffffffff;
553

554 555 556
	for (win = ctx->first_win; win < WINDOWS_NR; win++) {
		int tmp = (win == ctx->first_win) ? 0 : win;

557 558 559 560 561
		ctx->configs[win].pixel_formats = decon_formats;
		ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
		ctx->configs[win].zpos = win;
		ctx->configs[win].type = decon_win_types[tmp];

562
		ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
563
					&ctx->configs[win]);
564 565 566 567
		if (ret)
			return ret;
	}

568
	exynos_plane = &ctx->planes[ctx->first_win];
569
	out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
570
						  : EXYNOS_DISPLAY_TYPE_LCD;
571
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
572
			out_type, &decon_crtc_ops, ctx);
573 574
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
575

576 577
	decon_clear_channels(ctx->crtc);

578
	return drm_iommu_attach_device(drm_dev, dev);
579 580 581 582 583 584 585 586 587
}

static void decon_unbind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);

	decon_disable(ctx->crtc);

	/* detach this sub driver from iommu mapping if supported. */
588
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
589 590 591 592 593 594 595
}

static const struct component_ops decon_component_ops = {
	.bind	= decon_bind,
	.unbind = decon_unbind,
};

596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
static void decon_handle_vblank(struct decon_context *ctx)
{
	u32 frm;

	spin_lock(&ctx->vblank_lock);

	frm = decon_get_frame_count(ctx, true);

	if (frm != ctx->frame_id) {
		/* handle only if incremented, take care of wrap-around */
		if ((s32)(frm - ctx->frame_id) > 0)
			drm_crtc_handle_vblank(&ctx->crtc->base);
		ctx->frame_id = frm;
	}

	spin_unlock(&ctx->vblank_lock);
}

614
static irqreturn_t decon_irq_handler(int irq, void *dev_id)
615 616 617 618 619
{
	struct decon_context *ctx = dev_id;
	u32 val;

	val = readl(ctx->addr + DECON_VIDINTCON1);
620 621 622 623
	val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;

	if (val) {
		writel(val, ctx->addr + DECON_VIDINTCON1);
624 625 626 627 628 629 630
		if (ctx->out_type & IFTYPE_HDMI) {
			val = readl(ctx->addr + DECON_VIDOUTCON0);
			val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
			if (val ==
			    (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
				return IRQ_HANDLED;
		}
631
		decon_handle_vblank(ctx);
632 633 634 635 636
	}

	return IRQ_HANDLED;
}

637 638 639 640
#ifdef CONFIG_PM
static int exynos5433_decon_suspend(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
641
	int i = ARRAY_SIZE(decon_clks_name);
642

643
	while (--i >= 0)
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
		clk_disable_unprepare(ctx->clks[i]);

	return 0;
}

static int exynos5433_decon_resume(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	int i, ret;

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	return 0;

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);

	return ret;
}
#endif

static const struct dev_pm_ops exynos5433_decon_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
			   NULL)
};

675 676 677
static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
	{
		.compatible = "samsung,exynos5433-decon",
678
		.data = (void *)I80_HW_TRG
679 680 681
	},
	{
		.compatible = "samsung,exynos5433-decon-tv",
682
		.data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
683 684 685 686 687
	},
	{},
};
MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);

688
static int decon_conf_irq(struct decon_context *ctx, const char *name,
689
		irq_handler_t handler, unsigned long int flags)
690 691 692 693 694
{
	struct platform_device *pdev = to_platform_device(ctx->dev);
	int ret, irq = platform_get_irq_byname(pdev, name);

	if (irq < 0) {
695 696
		switch (irq) {
		case -EPROBE_DEFER:
697
			return irq;
698 699 700 701 702 703 704
		case -ENODATA:
		case -ENXIO:
			return 0;
		default:
			dev_err(ctx->dev, "IRQ %s get failed, %d\n", name, irq);
			return irq;
		}
705 706 707 708 709 710 711 712 713 714 715
	}
	irq_set_status_flags(irq, IRQ_NOAUTOEN);
	ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
	if (ret < 0) {
		dev_err(ctx->dev, "IRQ %s request failed\n", name);
		return ret;
	}

	return irq;
}

716 717 718 719 720 721 722 723 724 725 726 727 728
static int exynos5433_decon_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct decon_context *ctx;
	struct resource *res;
	int ret;
	int i;

	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	ctx->dev = dev;
729
	ctx->out_type = (unsigned long)of_device_get_match_data(dev);
730
	spin_lock_init(&ctx->vblank_lock);
731

732
	if (ctx->out_type & IFTYPE_HDMI)
733
		ctx->first_win = 1;
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		struct clk *clk;

		clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
		if (IS_ERR(clk))
			return PTR_ERR(clk);

		ctx->clks[i] = clk;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	ctx->addr = devm_ioremap_resource(dev, res);
	if (IS_ERR(ctx->addr)) {
		dev_err(dev, "ioremap failed\n");
		return PTR_ERR(ctx->addr);
	}

752 753 754 755
	ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0);
	if (ret < 0)
		return ret;
	ctx->irq_vsync = ret;
756

757 758 759 760 761 762 763 764
	ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0);
	if (ret < 0)
		return ret;
	ctx->irq_lcd_sys = ret;

	ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
			IRQF_TRIGGER_RISING);
	if (ret < 0)
765
			return ret;
766 767 768
	if (ret) {
		ctx->te_irq = ret;
		ctx->out_type &= ~I80_HW_TRG;
769 770
	}

771 772 773 774 775 776 777
	if (ctx->out_type & I80_HW_TRG) {
		ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,disp-sysreg");
		if (IS_ERR(ctx->sysreg)) {
			dev_err(dev, "failed to get system register\n");
			return PTR_ERR(ctx->sysreg);
		}
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
	}

	platform_set_drvdata(pdev, ctx);

	pm_runtime_enable(dev);

	ret = component_add(dev, &decon_component_ops);
	if (ret)
		goto err_disable_pm_runtime;

	return 0;

err_disable_pm_runtime:
	pm_runtime_disable(dev);

	return ret;
}

static int exynos5433_decon_remove(struct platform_device *pdev)
{
	pm_runtime_disable(&pdev->dev);

	component_del(&pdev->dev, &decon_component_ops);

	return 0;
}

struct platform_driver exynos5433_decon_driver = {
	.probe		= exynos5433_decon_probe,
	.remove		= exynos5433_decon_remove,
	.driver		= {
		.name	= "exynos5433-decon",
810
		.pm	= &exynos5433_decon_pm_ops,
811 812 813
		.of_match_table = exynos5433_decon_driver_dt_match,
	},
};