exynos5433_drm_decon.c 20.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/* drivers/gpu/drm/exynos5433_drm_decon.c
 *
 * Copyright (C) 2015 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Hyungwon Hwang <human.hwang@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundationr
 */

#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/component.h>
16
#include <linux/mfd/syscon.h>
17
#include <linux/of_device.h>
18 19
#include <linux/of_gpio.h>
#include <linux/pm_runtime.h>
20
#include <linux/regmap.h>
21 22 23 24 25

#include <video/exynos5433_decon.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_crtc.h"
26
#include "exynos_drm_fb.h"
27 28 29
#include "exynos_drm_plane.h"
#include "exynos_drm_iommu.h"

30 31 32
#define DSD_CFG_MUX 0x1004
#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)

33 34 35
#define WINDOWS_NR	3
#define MIN_FB_WIDTH_FOR_16WORD_BURST	128

36 37 38 39
#define IFTYPE_I80	(1 << 0)
#define I80_HW_TRG	(1 << 1)
#define IFTYPE_HDMI	(1 << 2)

40 41 42 43 44 45 46 47 48 49
static const char * const decon_clks_name[] = {
	"pclk",
	"aclk_decon",
	"aclk_smmu_decon0x",
	"aclk_xiu_decon0x",
	"pclk_smmu_decon0x",
	"sclk_decon_vclk",
	"sclk_decon_eclk",
};

50 51 52 53
enum decon_flag_bits {
	BIT_CLKS_ENABLED,
	BIT_IRQS_ENABLED,
	BIT_WIN_UPDATED,
54 55
	BIT_SUSPENDED,
	BIT_REQUEST_UPDATE
56 57
};

58 59 60 61 62
struct decon_context {
	struct device			*dev;
	struct drm_device		*drm_dev;
	struct exynos_drm_crtc		*crtc;
	struct exynos_drm_plane		planes[WINDOWS_NR];
63
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
64
	void __iomem			*addr;
65
	struct regmap			*sysreg;
66
	struct clk			*clks[ARRAY_SIZE(decon_clks_name)];
67
	int				pipe;
68
	unsigned long			flags;
69
	unsigned long			out_type;
70
	int				first_win;
71 72
	spinlock_t			vblank_lock;
	u32				frame_id;
73 74
};

75 76 77 78 79 80 81
static const uint32_t decon_formats[] = {
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

82 83 84 85 86 87
static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

88 89 90 91 92 93 94
static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
				  u32 val)
{
	val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
	writel(val, ctx->addr + reg);
}

95 96 97 98 99
static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	u32 val;

100
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
101 102
		return -EPERM;

103
	if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
104
		val = VIDINTCON0_INTEN;
105
		if (ctx->out_type & IFTYPE_I80)
106 107
			val |= VIDINTCON0_FRAMEDONE;
		else
108
			val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
109 110 111 112 113 114 115 116 117 118 119

		writel(val, ctx->addr + DECON_VIDINTCON0);
	}

	return 0;
}

static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

120
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
121 122
		return;

123
	if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
124 125 126
		writel(0, ctx->addr + DECON_VIDINTCON0);
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
/* return number of starts/ends of frame transmissions since reset */
static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
{
	u32 frm, pfrm, status, cnt = 2;

	/* To get consistent result repeat read until frame id is stable.
	 * Usually the loop will be executed once, in rare cases when the loop
	 * is executed at frame change time 2nd pass will be needed.
	 */
	frm = readl(ctx->addr + DECON_CRFMID);
	do {
		status = readl(ctx->addr + DECON_VIDCON1);
		pfrm = frm;
		frm = readl(ctx->addr + DECON_CRFMID);
	} while (frm != pfrm && --cnt);

	/* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
	 * of RGB, it should be taken into account.
	 */
	if (!frm)
		return 0;

	switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
	case VIDCON1_VSTATUS_VS:
		if (!(ctx->out_type & IFTYPE_I80))
			--frm;
		break;
	case VIDCON1_VSTATUS_BP:
		--frm;
		break;
	case VIDCON1_I80_ACTIVE:
	case VIDCON1_VSTATUS_AC:
		if (end)
			--frm;
		break;
	default:
		break;
	}

	return frm;
}

169 170 171 172 173 174 175 176 177 178
static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

	if (test_bit(BIT_SUSPENDED, &ctx->flags))
		return 0;

	return decon_get_frame_count(ctx, false);
}

179 180
static void decon_setup_trigger(struct decon_context *ctx)
{
181 182 183 184
	if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
		return;

	if (!(ctx->out_type & I80_HW_TRG)) {
185 186
		writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
		       TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
187 188 189 190 191 192 193 194 195 196
		       ctx->addr + DECON_TRIGCON);
		return;
	}

	writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
	       | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);

	if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
			       DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
		DRM_ERROR("Cannot update sysreg.\n");
197 198 199 200 201
}

static void decon_commit(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
202
	struct drm_display_mode *m = &crtc->base.mode;
203
	bool interlaced = false;
204 205
	u32 val;

206
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
207 208
		return;

209
	if (ctx->out_type & IFTYPE_HDMI) {
210 211 212 213
		m->crtc_hsync_start = m->crtc_hdisplay + 10;
		m->crtc_hsync_end = m->crtc_htotal - 92;
		m->crtc_vsync_start = m->crtc_vdisplay + 1;
		m->crtc_vsync_end = m->crtc_vsync_start + 1;
214 215
		if (m->flags & DRM_MODE_FLAG_INTERLACE)
			interlaced = true;
216 217
	}

218
	decon_setup_trigger(ctx);
219

220 221
	/* lcd on and use command if */
	val = VIDOUT_LCD_ON;
222 223
	if (interlaced)
		val |= VIDOUT_INTERLACE_EN_F;
224
	if (ctx->out_type & IFTYPE_I80) {
225
		val |= VIDOUT_COMMAND_IF;
226
	} else {
227
		val |= VIDOUT_RGB_IF;
228 229
	}

230 231
	writel(val, ctx->addr + DECON_VIDOUTCON0);

232 233 234 235 236 237
	if (interlaced)
		val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
	else
		val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
238 239
	writel(val, ctx->addr + DECON_VIDTCON2);

240
	if (!(ctx->out_type & IFTYPE_I80)) {
241 242 243 244 245 246
		int vbp = m->crtc_vtotal - m->crtc_vsync_end;
		int vfp = m->crtc_vsync_start - m->crtc_vdisplay;

		if (interlaced)
			vbp = vbp / 2 - 1;
		val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
247 248 249
		writel(val, ctx->addr + DECON_VIDTCON00);

		val = VIDTCON01_VSPW_F(
250
				m->crtc_vsync_end - m->crtc_vsync_start - 1);
251 252 253
		writel(val, ctx->addr + DECON_VIDTCON01);

		val = VIDTCON10_HBPD_F(
254
				m->crtc_htotal - m->crtc_hsync_end - 1) |
255
			VIDTCON10_HFPD_F(
256
				m->crtc_hsync_start - m->crtc_hdisplay - 1);
257 258 259
		writel(val, ctx->addr + DECON_VIDTCON10);

		val = VIDTCON11_HSPW_F(
260
				m->crtc_hsync_end - m->crtc_hsync_start - 1);
261 262 263 264
		writel(val, ctx->addr + DECON_VIDTCON11);
	}

	/* enable output and display signal */
265
	decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
266 267

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
268 269
}

270 271
static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
				 struct drm_framebuffer *fb)
272 273 274 275 276 277
{
	unsigned long val;

	val = readl(ctx->addr + DECON_WINCONx(win));
	val &= ~WINCONx_BPPMODE_MASK;

V
Ville Syrjälä 已提交
278
	switch (fb->format->format) {
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	case DRM_FORMAT_XRGB1555:
		val |= WINCONx_BPPMODE_16BPP_I1555;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
		val |= WINCONx_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_XRGB8888:
		val |= WINCONx_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_ARGB8888:
		val |= WINCONx_BPPMODE_32BPP_A8888;
		val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_ERROR("Proper pixel format is not set\n");
		return;
	}

V
Ville Syrjälä 已提交
304
	DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
305 306 307 308 309 310 311 312 313

	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
	 * switching which is based on plane size is not recommended as
	 * plane size varies a lot towards the end of the screen and rapid
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

314
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
315 316 317 318 319 320 321 322 323 324
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_8WORD;
	}

	writel(val, ctx->addr + DECON_WINCONx(win));
}

static void decon_shadow_protect_win(struct decon_context *ctx, int win,
					bool protect)
{
325 326
	decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
		       protect ? ~0 : 0);
327 328
}

329
static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
330 331
{
	struct decon_context *ctx = crtc->ctx;
332
	int i;
333

334
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
335 336
		return;

337 338
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
		decon_shadow_protect_win(ctx, i, true);
339 340
}

341 342 343 344
#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)

345 346
static void decon_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
347
{
348 349
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
350
	struct decon_context *ctx = crtc->ctx;
351
	struct drm_framebuffer *fb = state->base.fb;
352
	unsigned int win = plane->index;
V
Ville Syrjälä 已提交
353
	unsigned int bpp = fb->format->cpp[0];
354 355
	unsigned int pitch = fb->pitches[0];
	dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
356 357
	u32 val;

358
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
359 360
		return;

361 362 363 364 365 366 367 368 369 370 371
	if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
		val = COORDINATE_X(state->crtc.x) |
			COORDINATE_Y(state->crtc.y / 2);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));

		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
			COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	} else {
		val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));
372

373 374 375 376
		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
				COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	}
377 378 379 380 381 382 383 384 385

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxC(win));

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxD(win));

386
	writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
387

388
	val = dma_addr + pitch * state->src.h;
389 390
	writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));

391
	if (!(ctx->out_type & IFTYPE_HDMI))
392 393
		val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
			| BIT_VAL(state->crtc.w * bpp, 13, 0);
394
	else
395 396
		val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
			| BIT_VAL(state->crtc.w * bpp, 14, 0);
397 398
	writel(val, ctx->addr + DECON_VIDW0xADD2(win));

399
	decon_win_set_pixfmt(ctx, win, fb);
400 401

	/* window enable */
402
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
403
	set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
404 405
}

406 407
static void decon_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
408 409
{
	struct decon_context *ctx = crtc->ctx;
410
	unsigned int win = plane->index;
411

412
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
413 414
		return;

415
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
416
	set_bit(BIT_REQUEST_UPDATE, &ctx->flags);
417 418
}

419
static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
420 421
{
	struct decon_context *ctx = crtc->ctx;
422
	unsigned long flags;
423
	int i;
424

425
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
426 427
		return;

428 429
	spin_lock_irqsave(&ctx->vblank_lock, flags);

430 431
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
		decon_shadow_protect_win(ctx, i, false);
432

433
	if (test_and_clear_bit(BIT_REQUEST_UPDATE, &ctx->flags))
434
		decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
435

436
	if (ctx->out_type & IFTYPE_I80)
437
		set_bit(BIT_WIN_UPDATED, &ctx->flags);
438 439 440

	ctx->frame_id = decon_get_frame_count(ctx, true);

441
	exynos_crtc_handle_event(crtc);
442 443

	spin_unlock_irqrestore(&ctx->vblank_lock, flags);
444 445
}

446 447 448
static void decon_swreset(struct decon_context *ctx)
{
	unsigned int tries;
449
	unsigned long flags;
450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465

	writel(0, ctx->addr + DECON_VIDCON0);
	for (tries = 2000; tries; --tries) {
		if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
			break;
		udelay(10);
	}

	writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
	for (tries = 2000; tries; --tries) {
		if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
			break;
		udelay(10);
	}

	WARN(tries == 0, "failed to software reset DECON\n");
466

467 468 469 470
	spin_lock_irqsave(&ctx->vblank_lock, flags);
	ctx->frame_id = 0;
	spin_unlock_irqrestore(&ctx->vblank_lock, flags);

471
	if (!(ctx->out_type & IFTYPE_HDMI))
472 473 474 475 476 477 478 479
		return;

	writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
	decon_set_bits(ctx, DECON_CMU,
		       CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
	writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
	writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
	       ctx->addr + DECON_CRCCTRL);
480 481 482 483 484 485
}

static void decon_enable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

486
	if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
487 488 489 490
		return;

	pm_runtime_get_sync(ctx->dev);

491 492
	exynos_drm_pipe_clk_enable(crtc, true);

493
	set_bit(BIT_CLKS_ENABLED, &ctx->flags);
494

495 496
	decon_swreset(ctx);

497
	/* if vblank was enabled status, enable it again. */
498
	if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
499 500 501 502 503 504 505 506 507 508
		decon_enable_vblank(ctx->crtc);

	decon_commit(ctx->crtc);
}

static void decon_disable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int i;

509
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
510 511 512 513 514 515 516
		return;

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
517
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
518
		decon_disable_plane(crtc, &ctx->planes[i]);
519 520 521

	decon_swreset(ctx);

522
	clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
523

524 525
	exynos_drm_pipe_clk_enable(crtc, false);

526 527
	pm_runtime_put_sync(ctx->dev);

528
	set_bit(BIT_SUSPENDED, &ctx->flags);
529 530
}

531
static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
532 533 534
{
	struct decon_context *ctx = crtc->ctx;

535 536
	if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags) ||
	    (ctx->out_type & I80_HW_TRG))
537 538
		return;

539
	if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
540
		decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
}

static void decon_clear_channels(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int win, i, ret;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	for (win = 0; win < WINDOWS_NR; win++) {
557 558 559
		decon_shadow_protect_win(ctx, win, true);
		decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
		decon_shadow_protect_win(ctx, win, false);
560
	}
561 562 563

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);

564 565 566 567 568 569 570 571
	/* TODO: wait for possible vsync */
	msleep(50);

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);
}

572
static const struct exynos_drm_crtc_ops decon_crtc_ops = {
573 574 575 576
	.enable			= decon_enable,
	.disable		= decon_disable,
	.enable_vblank		= decon_enable_vblank,
	.disable_vblank		= decon_disable_vblank,
577
	.get_vblank_counter	= decon_get_vblank_counter,
578
	.atomic_begin		= decon_atomic_begin,
579 580
	.update_plane		= decon_update_plane,
	.disable_plane		= decon_disable_plane,
581
	.atomic_flush		= decon_atomic_flush,
582 583 584 585 586 587 588 589
	.te_handler		= decon_te_irq_handler,
};

static int decon_bind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	struct drm_device *drm_dev = data;
	struct exynos_drm_plane *exynos_plane;
590 591
	enum exynos_drm_output_type out_type;
	unsigned int win;
592 593 594
	int ret;

	ctx->drm_dev = drm_dev;
595
	ctx->pipe = drm_dev->mode_config.num_crtc;
596
	drm_dev->max_vblank_count = 0xffffffff;
597

598 599 600
	for (win = ctx->first_win; win < WINDOWS_NR; win++) {
		int tmp = (win == ctx->first_win) ? 0 : win;

601 602 603 604 605
		ctx->configs[win].pixel_formats = decon_formats;
		ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
		ctx->configs[win].zpos = win;
		ctx->configs[win].type = decon_win_types[tmp];

606
		ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
607
					1 << ctx->pipe, &ctx->configs[win]);
608 609 610 611
		if (ret)
			return ret;
	}

612
	exynos_plane = &ctx->planes[ctx->first_win];
613
	out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
614
						  : EXYNOS_DISPLAY_TYPE_LCD;
615
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
616
			out_type, &decon_crtc_ops, ctx);
617 618
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
619

620 621
	decon_clear_channels(ctx->crtc);

622
	return drm_iommu_attach_device(drm_dev, dev);
623 624 625 626 627 628 629 630 631
}

static void decon_unbind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);

	decon_disable(ctx->crtc);

	/* detach this sub driver from iommu mapping if supported. */
632
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
633 634 635 636 637 638 639
}

static const struct component_ops decon_component_ops = {
	.bind	= decon_bind,
	.unbind = decon_unbind,
};

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
static void decon_handle_vblank(struct decon_context *ctx)
{
	u32 frm;

	spin_lock(&ctx->vblank_lock);

	frm = decon_get_frame_count(ctx, true);

	if (frm != ctx->frame_id) {
		/* handle only if incremented, take care of wrap-around */
		if ((s32)(frm - ctx->frame_id) > 0)
			drm_crtc_handle_vblank(&ctx->crtc->base);
		ctx->frame_id = frm;
	}

	spin_unlock(&ctx->vblank_lock);
}

658
static irqreturn_t decon_irq_handler(int irq, void *dev_id)
659 660 661 662
{
	struct decon_context *ctx = dev_id;
	u32 val;

663
	if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
664 665 666
		goto out;

	val = readl(ctx->addr + DECON_VIDINTCON1);
667 668 669 670
	val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;

	if (val) {
		writel(val, ctx->addr + DECON_VIDINTCON1);
671 672 673 674 675 676 677
		if (ctx->out_type & IFTYPE_HDMI) {
			val = readl(ctx->addr + DECON_VIDOUTCON0);
			val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
			if (val ==
			    (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
				return IRQ_HANDLED;
		}
678
		decon_handle_vblank(ctx);
679 680 681 682 683 684
	}

out:
	return IRQ_HANDLED;
}

685 686 687 688
#ifdef CONFIG_PM
static int exynos5433_decon_suspend(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
689
	int i = ARRAY_SIZE(decon_clks_name);
690

691
	while (--i >= 0)
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
		clk_disable_unprepare(ctx->clks[i]);

	return 0;
}

static int exynos5433_decon_resume(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	int i, ret;

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	return 0;

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);

	return ret;
}
#endif

static const struct dev_pm_ops exynos5433_decon_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
			   NULL)
};

723 724 725
static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
	{
		.compatible = "samsung,exynos5433-decon",
726
		.data = (void *)I80_HW_TRG
727 728 729
	},
	{
		.compatible = "samsung,exynos5433-decon-tv",
730
		.data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
731 732 733 734 735
	},
	{},
};
MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);

736 737 738 739 740 741 742 743 744 745 746 747
static int exynos5433_decon_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct decon_context *ctx;
	struct resource *res;
	int ret;
	int i;

	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

748
	__set_bit(BIT_SUSPENDED, &ctx->flags);
749
	ctx->dev = dev;
750
	ctx->out_type = (unsigned long)of_device_get_match_data(dev);
751
	spin_lock_init(&ctx->vblank_lock);
752

753
	if (ctx->out_type & IFTYPE_HDMI) {
754
		ctx->first_win = 1;
755
	} else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
756
		ctx->out_type |= IFTYPE_I80;
757
	}
758

759
	if (ctx->out_type & I80_HW_TRG) {
760 761 762 763 764 765 766 767
		ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,disp-sysreg");
		if (IS_ERR(ctx->sysreg)) {
			dev_err(dev, "failed to get system register\n");
			return PTR_ERR(ctx->sysreg);
		}
	}

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		struct clk *clk;

		clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
		if (IS_ERR(clk))
			return PTR_ERR(clk);

		ctx->clks[i] = clk;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "cannot find IO resource\n");
		return -ENXIO;
	}

	ctx->addr = devm_ioremap_resource(dev, res);
	if (IS_ERR(ctx->addr)) {
		dev_err(dev, "ioremap failed\n");
		return PTR_ERR(ctx->addr);
	}

	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
791
			(ctx->out_type & IFTYPE_I80) ? "lcd_sys" : "vsync");
792 793 794 795 796
	if (!res) {
		dev_err(dev, "cannot find IRQ resource\n");
		return -ENXIO;
	}

797 798
	ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
			       "drm_decon", ctx);
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
	if (ret < 0) {
		dev_err(dev, "lcd_sys irq request failed\n");
		return ret;
	}

	platform_set_drvdata(pdev, ctx);

	pm_runtime_enable(dev);

	ret = component_add(dev, &decon_component_ops);
	if (ret)
		goto err_disable_pm_runtime;

	return 0;

err_disable_pm_runtime:
	pm_runtime_disable(dev);

	return ret;
}

static int exynos5433_decon_remove(struct platform_device *pdev)
{
	pm_runtime_disable(&pdev->dev);

	component_del(&pdev->dev, &decon_component_ops);

	return 0;
}

struct platform_driver exynos5433_decon_driver = {
	.probe		= exynos5433_decon_probe,
	.remove		= exynos5433_decon_remove,
	.driver		= {
		.name	= "exynos5433-decon",
834
		.pm	= &exynos5433_decon_pm_ops,
835 836 837
		.of_match_table = exynos5433_decon_driver_dt_match,
	},
};