exynos5433_drm_decon.c 20.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/* drivers/gpu/drm/exynos5433_drm_decon.c
 *
 * Copyright (C) 2015 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Hyungwon Hwang <human.hwang@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundationr
 */

#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/component.h>
16
#include <linux/mfd/syscon.h>
17
#include <linux/of_device.h>
18 19
#include <linux/of_gpio.h>
#include <linux/pm_runtime.h>
20
#include <linux/regmap.h>
21 22 23 24 25

#include <video/exynos5433_decon.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_crtc.h"
26
#include "exynos_drm_fb.h"
27 28 29
#include "exynos_drm_plane.h"
#include "exynos_drm_iommu.h"

30 31 32
#define DSD_CFG_MUX 0x1004
#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)

33 34 35
#define WINDOWS_NR	3
#define MIN_FB_WIDTH_FOR_16WORD_BURST	128

36 37 38 39
#define IFTYPE_I80	(1 << 0)
#define I80_HW_TRG	(1 << 1)
#define IFTYPE_HDMI	(1 << 2)

40 41 42 43 44 45 46 47 48 49
static const char * const decon_clks_name[] = {
	"pclk",
	"aclk_decon",
	"aclk_smmu_decon0x",
	"aclk_xiu_decon0x",
	"pclk_smmu_decon0x",
	"sclk_decon_vclk",
	"sclk_decon_eclk",
};

50 51 52
enum decon_flag_bits {
	BIT_CLKS_ENABLED,
	BIT_WIN_UPDATED,
53
	BIT_SUSPENDED
54 55
};

56 57 58 59 60
struct decon_context {
	struct device			*dev;
	struct drm_device		*drm_dev;
	struct exynos_drm_crtc		*crtc;
	struct exynos_drm_plane		planes[WINDOWS_NR];
61
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
62
	void __iomem			*addr;
63
	struct regmap			*sysreg;
64
	struct clk			*clks[ARRAY_SIZE(decon_clks_name)];
65
	unsigned long			flags;
66
	unsigned long			out_type;
67
	int				first_win;
68 69
	spinlock_t			vblank_lock;
	u32				frame_id;
70 71
};

72 73 74 75 76 77 78
static const uint32_t decon_formats[] = {
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

79 80 81 82 83 84
static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

85 86 87 88 89 90 91
static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
				  u32 val)
{
	val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
	writel(val, ctx->addr + reg);
}

92 93 94 95 96
static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	u32 val;

97
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
98 99
		return -EPERM;

100 101 102 103 104
	val = VIDINTCON0_INTEN;
	if (ctx->out_type & IFTYPE_I80)
		val |= VIDINTCON0_FRAMEDONE;
	else
		val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
105

106
	writel(val, ctx->addr + DECON_VIDINTCON0);
107 108 109 110 111 112 113 114

	return 0;
}

static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

115
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
116 117
		return;

118
	writel(0, ctx->addr + DECON_VIDINTCON0);
119 120
}

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
/* return number of starts/ends of frame transmissions since reset */
static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
{
	u32 frm, pfrm, status, cnt = 2;

	/* To get consistent result repeat read until frame id is stable.
	 * Usually the loop will be executed once, in rare cases when the loop
	 * is executed at frame change time 2nd pass will be needed.
	 */
	frm = readl(ctx->addr + DECON_CRFMID);
	do {
		status = readl(ctx->addr + DECON_VIDCON1);
		pfrm = frm;
		frm = readl(ctx->addr + DECON_CRFMID);
	} while (frm != pfrm && --cnt);

	/* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
	 * of RGB, it should be taken into account.
	 */
	if (!frm)
		return 0;

	switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
	case VIDCON1_VSTATUS_VS:
		if (!(ctx->out_type & IFTYPE_I80))
			--frm;
		break;
	case VIDCON1_VSTATUS_BP:
		--frm;
		break;
	case VIDCON1_I80_ACTIVE:
	case VIDCON1_VSTATUS_AC:
		if (end)
			--frm;
		break;
	default:
		break;
	}

	return frm;
}

163 164 165 166 167 168 169 170 171 172
static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

	if (test_bit(BIT_SUSPENDED, &ctx->flags))
		return 0;

	return decon_get_frame_count(ctx, false);
}

173 174
static void decon_setup_trigger(struct decon_context *ctx)
{
175 176 177 178
	if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
		return;

	if (!(ctx->out_type & I80_HW_TRG)) {
179 180
		writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
		       TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
181 182 183 184 185 186 187 188 189 190
		       ctx->addr + DECON_TRIGCON);
		return;
	}

	writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
	       | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);

	if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
			       DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
		DRM_ERROR("Cannot update sysreg.\n");
191 192 193 194 195
}

static void decon_commit(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
196
	struct drm_display_mode *m = &crtc->base.mode;
197
	bool interlaced = false;
198 199
	u32 val;

200
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
201 202
		return;

203
	if (ctx->out_type & IFTYPE_HDMI) {
204 205 206 207
		m->crtc_hsync_start = m->crtc_hdisplay + 10;
		m->crtc_hsync_end = m->crtc_htotal - 92;
		m->crtc_vsync_start = m->crtc_vdisplay + 1;
		m->crtc_vsync_end = m->crtc_vsync_start + 1;
208 209
		if (m->flags & DRM_MODE_FLAG_INTERLACE)
			interlaced = true;
210 211
	}

212
	decon_setup_trigger(ctx);
213

214 215
	/* lcd on and use command if */
	val = VIDOUT_LCD_ON;
216 217
	if (interlaced)
		val |= VIDOUT_INTERLACE_EN_F;
218
	if (ctx->out_type & IFTYPE_I80) {
219
		val |= VIDOUT_COMMAND_IF;
220
	} else {
221
		val |= VIDOUT_RGB_IF;
222 223
	}

224 225
	writel(val, ctx->addr + DECON_VIDOUTCON0);

226 227 228 229 230 231
	if (interlaced)
		val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
	else
		val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
232 233
	writel(val, ctx->addr + DECON_VIDTCON2);

234
	if (!(ctx->out_type & IFTYPE_I80)) {
235 236 237 238 239 240
		int vbp = m->crtc_vtotal - m->crtc_vsync_end;
		int vfp = m->crtc_vsync_start - m->crtc_vdisplay;

		if (interlaced)
			vbp = vbp / 2 - 1;
		val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
241 242 243
		writel(val, ctx->addr + DECON_VIDTCON00);

		val = VIDTCON01_VSPW_F(
244
				m->crtc_vsync_end - m->crtc_vsync_start - 1);
245 246 247
		writel(val, ctx->addr + DECON_VIDTCON01);

		val = VIDTCON10_HBPD_F(
248
				m->crtc_htotal - m->crtc_hsync_end - 1) |
249
			VIDTCON10_HFPD_F(
250
				m->crtc_hsync_start - m->crtc_hdisplay - 1);
251 252 253
		writel(val, ctx->addr + DECON_VIDTCON10);

		val = VIDTCON11_HSPW_F(
254
				m->crtc_hsync_end - m->crtc_hsync_start - 1);
255 256 257 258
		writel(val, ctx->addr + DECON_VIDTCON11);
	}

	/* enable output and display signal */
259
	decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
260 261

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
262 263
}

264 265
static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
				 struct drm_framebuffer *fb)
266 267 268 269 270 271
{
	unsigned long val;

	val = readl(ctx->addr + DECON_WINCONx(win));
	val &= ~WINCONx_BPPMODE_MASK;

V
Ville Syrjälä 已提交
272
	switch (fb->format->format) {
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
	case DRM_FORMAT_XRGB1555:
		val |= WINCONx_BPPMODE_16BPP_I1555;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
		val |= WINCONx_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_XRGB8888:
		val |= WINCONx_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_ARGB8888:
		val |= WINCONx_BPPMODE_32BPP_A8888;
		val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_ERROR("Proper pixel format is not set\n");
		return;
	}

V
Ville Syrjälä 已提交
298
	DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
299 300 301 302 303 304 305 306 307

	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
	 * switching which is based on plane size is not recommended as
	 * plane size varies a lot towards the end of the screen and rapid
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

308
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
309 310 311 312 313 314 315 316 317 318
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_8WORD;
	}

	writel(val, ctx->addr + DECON_WINCONx(win));
}

static void decon_shadow_protect_win(struct decon_context *ctx, int win,
					bool protect)
{
319 320
	decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
		       protect ? ~0 : 0);
321 322
}

323
static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
324 325
{
	struct decon_context *ctx = crtc->ctx;
326
	int i;
327

328
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
329 330
		return;

331 332
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
		decon_shadow_protect_win(ctx, i, true);
333 334
}

335 336 337 338
#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)

339 340
static void decon_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
341
{
342 343
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
344
	struct decon_context *ctx = crtc->ctx;
345
	struct drm_framebuffer *fb = state->base.fb;
346
	unsigned int win = plane->index;
V
Ville Syrjälä 已提交
347
	unsigned int bpp = fb->format->cpp[0];
348 349
	unsigned int pitch = fb->pitches[0];
	dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
350 351
	u32 val;

352
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
353 354
		return;

355 356 357 358 359 360 361 362 363 364 365
	if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
		val = COORDINATE_X(state->crtc.x) |
			COORDINATE_Y(state->crtc.y / 2);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));

		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
			COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	} else {
		val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));
366

367 368 369 370
		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
				COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	}
371 372 373 374 375 376 377 378 379

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxC(win));

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxD(win));

380
	writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
381

382
	val = dma_addr + pitch * state->src.h;
383 384
	writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));

385
	if (!(ctx->out_type & IFTYPE_HDMI))
386 387
		val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
			| BIT_VAL(state->crtc.w * bpp, 13, 0);
388
	else
389 390
		val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
			| BIT_VAL(state->crtc.w * bpp, 14, 0);
391 392
	writel(val, ctx->addr + DECON_VIDW0xADD2(win));

393
	decon_win_set_pixfmt(ctx, win, fb);
394 395

	/* window enable */
396
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
397 398
}

399 400
static void decon_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
401 402
{
	struct decon_context *ctx = crtc->ctx;
403
	unsigned int win = plane->index;
404

405
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
406 407
		return;

408
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
409 410
}

411
static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
412 413
{
	struct decon_context *ctx = crtc->ctx;
414
	unsigned long flags;
415
	int i;
416

417
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
418 419
		return;

420 421
	spin_lock_irqsave(&ctx->vblank_lock, flags);

422 423
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
		decon_shadow_protect_win(ctx, i, false);
424

425
	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
426

427
	if (ctx->out_type & IFTYPE_I80)
428
		set_bit(BIT_WIN_UPDATED, &ctx->flags);
429 430 431

	ctx->frame_id = decon_get_frame_count(ctx, true);

432
	exynos_crtc_handle_event(crtc);
433 434

	spin_unlock_irqrestore(&ctx->vblank_lock, flags);
435 436
}

437 438 439
static void decon_swreset(struct decon_context *ctx)
{
	unsigned int tries;
440
	unsigned long flags;
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456

	writel(0, ctx->addr + DECON_VIDCON0);
	for (tries = 2000; tries; --tries) {
		if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
			break;
		udelay(10);
	}

	writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
	for (tries = 2000; tries; --tries) {
		if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
			break;
		udelay(10);
	}

	WARN(tries == 0, "failed to software reset DECON\n");
457

458 459 460 461
	spin_lock_irqsave(&ctx->vblank_lock, flags);
	ctx->frame_id = 0;
	spin_unlock_irqrestore(&ctx->vblank_lock, flags);

462
	if (!(ctx->out_type & IFTYPE_HDMI))
463 464 465 466 467 468 469 470
		return;

	writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
	decon_set_bits(ctx, DECON_CMU,
		       CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
	writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
	writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
	       ctx->addr + DECON_CRCCTRL);
471 472 473 474 475 476
}

static void decon_enable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

477
	if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
478 479 480 481
		return;

	pm_runtime_get_sync(ctx->dev);

482 483
	exynos_drm_pipe_clk_enable(crtc, true);

484
	set_bit(BIT_CLKS_ENABLED, &ctx->flags);
485

486 487
	decon_swreset(ctx);

488 489 490 491 492 493 494 495
	decon_commit(ctx->crtc);
}

static void decon_disable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int i;

496
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
497 498 499 500 501 502 503
		return;

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
504
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
505
		decon_disable_plane(crtc, &ctx->planes[i]);
506 507 508

	decon_swreset(ctx);

509
	clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
510

511 512
	exynos_drm_pipe_clk_enable(crtc, false);

513 514
	pm_runtime_put_sync(ctx->dev);

515
	set_bit(BIT_SUSPENDED, &ctx->flags);
516 517
}

518
static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
519 520 521
{
	struct decon_context *ctx = crtc->ctx;

522 523
	if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags) ||
	    (ctx->out_type & I80_HW_TRG))
524 525
		return;

526
	if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
527
		decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
}

static void decon_clear_channels(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int win, i, ret;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	for (win = 0; win < WINDOWS_NR; win++) {
544 545 546
		decon_shadow_protect_win(ctx, win, true);
		decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
		decon_shadow_protect_win(ctx, win, false);
547
	}
548 549 550

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);

551 552 553 554 555 556 557 558
	/* TODO: wait for possible vsync */
	msleep(50);

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);
}

559
static const struct exynos_drm_crtc_ops decon_crtc_ops = {
560 561 562 563
	.enable			= decon_enable,
	.disable		= decon_disable,
	.enable_vblank		= decon_enable_vblank,
	.disable_vblank		= decon_disable_vblank,
564
	.get_vblank_counter	= decon_get_vblank_counter,
565
	.atomic_begin		= decon_atomic_begin,
566 567
	.update_plane		= decon_update_plane,
	.disable_plane		= decon_disable_plane,
568
	.atomic_flush		= decon_atomic_flush,
569 570 571 572 573 574 575 576
	.te_handler		= decon_te_irq_handler,
};

static int decon_bind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	struct drm_device *drm_dev = data;
	struct exynos_drm_plane *exynos_plane;
577 578
	enum exynos_drm_output_type out_type;
	unsigned int win;
579 580 581
	int ret;

	ctx->drm_dev = drm_dev;
582
	drm_dev->max_vblank_count = 0xffffffff;
583

584 585 586
	for (win = ctx->first_win; win < WINDOWS_NR; win++) {
		int tmp = (win == ctx->first_win) ? 0 : win;

587 588 589 590 591
		ctx->configs[win].pixel_formats = decon_formats;
		ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
		ctx->configs[win].zpos = win;
		ctx->configs[win].type = decon_win_types[tmp];

592
		ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
593
					&ctx->configs[win]);
594 595 596 597
		if (ret)
			return ret;
	}

598
	exynos_plane = &ctx->planes[ctx->first_win];
599
	out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
600
						  : EXYNOS_DISPLAY_TYPE_LCD;
601
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
602
			out_type, &decon_crtc_ops, ctx);
603 604
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
605

606 607
	decon_clear_channels(ctx->crtc);

608
	return drm_iommu_attach_device(drm_dev, dev);
609 610 611 612 613 614 615 616 617
}

static void decon_unbind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);

	decon_disable(ctx->crtc);

	/* detach this sub driver from iommu mapping if supported. */
618
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
619 620 621 622 623 624 625
}

static const struct component_ops decon_component_ops = {
	.bind	= decon_bind,
	.unbind = decon_unbind,
};

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
static void decon_handle_vblank(struct decon_context *ctx)
{
	u32 frm;

	spin_lock(&ctx->vblank_lock);

	frm = decon_get_frame_count(ctx, true);

	if (frm != ctx->frame_id) {
		/* handle only if incremented, take care of wrap-around */
		if ((s32)(frm - ctx->frame_id) > 0)
			drm_crtc_handle_vblank(&ctx->crtc->base);
		ctx->frame_id = frm;
	}

	spin_unlock(&ctx->vblank_lock);
}

644
static irqreturn_t decon_irq_handler(int irq, void *dev_id)
645 646 647 648
{
	struct decon_context *ctx = dev_id;
	u32 val;

649
	if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
650 651 652
		goto out;

	val = readl(ctx->addr + DECON_VIDINTCON1);
653 654 655 656
	val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;

	if (val) {
		writel(val, ctx->addr + DECON_VIDINTCON1);
657 658 659 660 661 662 663
		if (ctx->out_type & IFTYPE_HDMI) {
			val = readl(ctx->addr + DECON_VIDOUTCON0);
			val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
			if (val ==
			    (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
				return IRQ_HANDLED;
		}
664
		decon_handle_vblank(ctx);
665 666 667 668 669 670
	}

out:
	return IRQ_HANDLED;
}

671 672 673 674
#ifdef CONFIG_PM
static int exynos5433_decon_suspend(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
675
	int i = ARRAY_SIZE(decon_clks_name);
676

677
	while (--i >= 0)
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
		clk_disable_unprepare(ctx->clks[i]);

	return 0;
}

static int exynos5433_decon_resume(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	int i, ret;

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	return 0;

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);

	return ret;
}
#endif

static const struct dev_pm_ops exynos5433_decon_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
			   NULL)
};

709 710 711
static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
	{
		.compatible = "samsung,exynos5433-decon",
712
		.data = (void *)I80_HW_TRG
713 714 715
	},
	{
		.compatible = "samsung,exynos5433-decon-tv",
716
		.data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
717 718 719 720 721
	},
	{},
};
MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);

722 723 724 725 726 727 728 729 730 731 732 733
static int exynos5433_decon_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct decon_context *ctx;
	struct resource *res;
	int ret;
	int i;

	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

734
	__set_bit(BIT_SUSPENDED, &ctx->flags);
735
	ctx->dev = dev;
736
	ctx->out_type = (unsigned long)of_device_get_match_data(dev);
737
	spin_lock_init(&ctx->vblank_lock);
738

739
	if (ctx->out_type & IFTYPE_HDMI) {
740
		ctx->first_win = 1;
741
	} else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
742
		ctx->out_type |= IFTYPE_I80;
743
	}
744

745
	if (ctx->out_type & I80_HW_TRG) {
746 747 748 749 750 751 752 753
		ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,disp-sysreg");
		if (IS_ERR(ctx->sysreg)) {
			dev_err(dev, "failed to get system register\n");
			return PTR_ERR(ctx->sysreg);
		}
	}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		struct clk *clk;

		clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
		if (IS_ERR(clk))
			return PTR_ERR(clk);

		ctx->clks[i] = clk;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "cannot find IO resource\n");
		return -ENXIO;
	}

	ctx->addr = devm_ioremap_resource(dev, res);
	if (IS_ERR(ctx->addr)) {
		dev_err(dev, "ioremap failed\n");
		return PTR_ERR(ctx->addr);
	}

	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
777
			(ctx->out_type & IFTYPE_I80) ? "lcd_sys" : "vsync");
778 779 780 781 782
	if (!res) {
		dev_err(dev, "cannot find IRQ resource\n");
		return -ENXIO;
	}

783 784
	ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
			       "drm_decon", ctx);
785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
	if (ret < 0) {
		dev_err(dev, "lcd_sys irq request failed\n");
		return ret;
	}

	platform_set_drvdata(pdev, ctx);

	pm_runtime_enable(dev);

	ret = component_add(dev, &decon_component_ops);
	if (ret)
		goto err_disable_pm_runtime;

	return 0;

err_disable_pm_runtime:
	pm_runtime_disable(dev);

	return ret;
}

static int exynos5433_decon_remove(struct platform_device *pdev)
{
	pm_runtime_disable(&pdev->dev);

	component_del(&pdev->dev, &decon_component_ops);

	return 0;
}

struct platform_driver exynos5433_decon_driver = {
	.probe		= exynos5433_decon_probe,
	.remove		= exynos5433_decon_remove,
	.driver		= {
		.name	= "exynos5433-decon",
820
		.pm	= &exynos5433_decon_pm_ops,
821 822 823
		.of_match_table = exynos5433_decon_driver_dt_match,
	},
};