exynos5433_drm_decon.c 17.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/* drivers/gpu/drm/exynos5433_drm_decon.c
 *
 * Copyright (C) 2015 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Hyungwon Hwang <human.hwang@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundationr
 */

#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/component.h>
16
#include <linux/of_device.h>
17 18 19 20 21 22 23
#include <linux/of_gpio.h>
#include <linux/pm_runtime.h>

#include <video/exynos5433_decon.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_crtc.h"
24
#include "exynos_drm_fb.h"
25 26 27 28 29 30
#include "exynos_drm_plane.h"
#include "exynos_drm_iommu.h"

#define WINDOWS_NR	3
#define MIN_FB_WIDTH_FOR_16WORD_BURST	128

31 32 33 34 35 36 37 38 39 40
static const char * const decon_clks_name[] = {
	"pclk",
	"aclk_decon",
	"aclk_smmu_decon0x",
	"aclk_xiu_decon0x",
	"pclk_smmu_decon0x",
	"sclk_decon_vclk",
	"sclk_decon_eclk",
};

41 42 43 44 45 46
enum decon_iftype {
	IFTYPE_RGB,
	IFTYPE_I80,
	IFTYPE_HDMI
};

47 48 49 50 51 52 53
enum decon_flag_bits {
	BIT_CLKS_ENABLED,
	BIT_IRQS_ENABLED,
	BIT_WIN_UPDATED,
	BIT_SUSPENDED
};

54 55 56 57 58
struct decon_context {
	struct device			*dev;
	struct drm_device		*drm_dev;
	struct exynos_drm_crtc		*crtc;
	struct exynos_drm_plane		planes[WINDOWS_NR];
59
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
60
	void __iomem			*addr;
61
	struct clk			*clks[ARRAY_SIZE(decon_clks_name)];
62
	int				pipe;
63
	unsigned long			flags;
64 65
	enum decon_iftype		out_type;
	int				first_win;
66 67
};

68 69 70 71 72 73 74
static const uint32_t decon_formats[] = {
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

75 76 77 78 79 80
static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

81 82 83 84 85 86 87
static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
				  u32 val)
{
	val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
	writel(val, ctx->addr + reg);
}

88 89 90 91 92
static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	u32 val;

93
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
94 95
		return -EPERM;

96
	if (!test_and_set_bit(BIT_IRQS_ENABLED, &ctx->flags)) {
97
		val = VIDINTCON0_INTEN;
98
		if (ctx->out_type == IFTYPE_I80)
99 100 101 102 103 104 105 106 107 108 109 110 111 112
			val |= VIDINTCON0_FRAMEDONE;
		else
			val |= VIDINTCON0_INTFRMEN;

		writel(val, ctx->addr + DECON_VIDINTCON0);
	}

	return 0;
}

static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

113
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
114 115
		return;

116
	if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
117 118 119 120 121
		writel(0, ctx->addr + DECON_VIDINTCON0);
}

static void decon_setup_trigger(struct decon_context *ctx)
{
122 123 124 125 126
	u32 val = (ctx->out_type != IFTYPE_HDMI)
		? TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
		  TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN
		: TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
		  TRIGCON_HWTRIGMASK_I80_RGB | TRIGCON_HWTRIGEN_I80_RGB;
127 128 129 130 131 132
	writel(val, ctx->addr + DECON_TRIGCON);
}

static void decon_commit(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
133
	struct drm_display_mode *m = &crtc->base.mode;
134 135
	u32 val;

136
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
137 138
		return;

139 140 141 142 143 144 145 146 147
	if (ctx->out_type == IFTYPE_HDMI) {
		m->crtc_hsync_start = m->crtc_hdisplay + 10;
		m->crtc_hsync_end = m->crtc_htotal - 92;
		m->crtc_vsync_start = m->crtc_vdisplay + 1;
		m->crtc_vsync_end = m->crtc_vsync_start + 1;
	}

	decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID, 0);

148 149 150 151 152 153
	/* enable clock gate */
	val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
	writel(val, ctx->addr + DECON_CMU);

	/* lcd on and use command if */
	val = VIDOUT_LCD_ON;
154
	if (ctx->out_type == IFTYPE_I80)
155 156 157 158 159
		val |= VIDOUT_COMMAND_IF;
	else
		val |= VIDOUT_RGB_IF;
	writel(val, ctx->addr + DECON_VIDOUTCON0);

160 161
	val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
		VIDTCON2_HOZVAL(m->hdisplay - 1);
162 163
	writel(val, ctx->addr + DECON_VIDTCON2);

164
	if (ctx->out_type != IFTYPE_I80) {
165
		val = VIDTCON00_VBPD_F(
166
				m->crtc_vtotal - m->crtc_vsync_end - 1) |
167
			VIDTCON00_VFPD_F(
168
				m->crtc_vsync_start - m->crtc_vdisplay - 1);
169 170 171
		writel(val, ctx->addr + DECON_VIDTCON00);

		val = VIDTCON01_VSPW_F(
172
				m->crtc_vsync_end - m->crtc_vsync_start - 1);
173 174 175
		writel(val, ctx->addr + DECON_VIDTCON01);

		val = VIDTCON10_HBPD_F(
176
				m->crtc_htotal - m->crtc_hsync_end - 1) |
177
			VIDTCON10_HFPD_F(
178
				m->crtc_hsync_start - m->crtc_hdisplay - 1);
179 180 181
		writel(val, ctx->addr + DECON_VIDTCON10);

		val = VIDTCON11_HSPW_F(
182
				m->crtc_hsync_end - m->crtc_hsync_start - 1);
183 184 185 186 187 188
		writel(val, ctx->addr + DECON_VIDTCON11);
	}

	decon_setup_trigger(ctx);

	/* enable output and display signal */
189
	decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
190 191

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
192 193
}

194 195
static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
				 struct drm_framebuffer *fb)
196 197 198 199 200 201
{
	unsigned long val;

	val = readl(ctx->addr + DECON_WINCONx(win));
	val &= ~WINCONx_BPPMODE_MASK;

202
	switch (fb->pixel_format) {
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	case DRM_FORMAT_XRGB1555:
		val |= WINCONx_BPPMODE_16BPP_I1555;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
		val |= WINCONx_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_XRGB8888:
		val |= WINCONx_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_ARGB8888:
		val |= WINCONx_BPPMODE_32BPP_A8888;
		val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_ERROR("Proper pixel format is not set\n");
		return;
	}

228
	DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
229 230 231 232 233 234 235 236 237

	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
	 * switching which is based on plane size is not recommended as
	 * plane size varies a lot towards the end of the screen and rapid
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

238
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
239 240 241 242 243 244 245 246 247 248
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_8WORD;
	}

	writel(val, ctx->addr + DECON_WINCONx(win));
}

static void decon_shadow_protect_win(struct decon_context *ctx, int win,
					bool protect)
{
249 250
	decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_Wx_PROTECT(win),
		       protect ? ~0 : 0);
251 252
}

253
static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
254 255
{
	struct decon_context *ctx = crtc->ctx;
256
	int i;
257

258
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
259 260
		return;

261 262
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
		decon_shadow_protect_win(ctx, i, true);
263 264
}

265 266 267 268
#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)

269 270
static void decon_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
271
{
272 273
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
274
	struct decon_context *ctx = crtc->ctx;
275
	struct drm_framebuffer *fb = state->base.fb;
276
	unsigned int win = plane->index;
277 278 279
	unsigned int bpp = fb->bits_per_pixel >> 3;
	unsigned int pitch = fb->pitches[0];
	dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
280 281
	u32 val;

282
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
283 284
		return;

285
	val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
286 287
	writel(val, ctx->addr + DECON_VIDOSDxA(win));

288 289
	val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
		COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
290 291 292 293 294 295 296 297 298 299
	writel(val, ctx->addr + DECON_VIDOSDxB(win));

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxC(win));

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxD(win));

300
	writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
301

302
	val = dma_addr + pitch * state->src.h;
303 304
	writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));

305
	if (ctx->out_type != IFTYPE_HDMI)
306 307
		val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
			| BIT_VAL(state->crtc.w * bpp, 13, 0);
308
	else
309 310
		val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
			| BIT_VAL(state->crtc.w * bpp, 14, 0);
311 312
	writel(val, ctx->addr + DECON_VIDW0xADD2(win));

313
	decon_win_set_pixfmt(ctx, win, fb);
314 315

	/* window enable */
316
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
317 318
}

319 320
static void decon_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
321 322
{
	struct decon_context *ctx = crtc->ctx;
323
	unsigned int win = plane->index;
324

325
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
326 327 328 329 330
		return;

	decon_shadow_protect_win(ctx, win, true);

	/* window disable */
331
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
332 333 334 335

	decon_shadow_protect_win(ctx, win, false);
}

336
static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
337 338
{
	struct decon_context *ctx = crtc->ctx;
339
	int i;
340

341
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
342 343
		return;

344 345
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
		decon_shadow_protect_win(ctx, i, false);
346

347 348 349
	/* standalone update */
	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);

350
	if (ctx->out_type == IFTYPE_I80)
351
		set_bit(BIT_WIN_UPDATED, &ctx->flags);
352 353
}

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
static void decon_swreset(struct decon_context *ctx)
{
	unsigned int tries;

	writel(0, ctx->addr + DECON_VIDCON0);
	for (tries = 2000; tries; --tries) {
		if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
			break;
		udelay(10);
	}

	WARN(tries == 0, "failed to disable DECON\n");

	writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
	for (tries = 2000; tries; --tries) {
		if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
			break;
		udelay(10);
	}

	WARN(tries == 0, "failed to software reset DECON\n");
375 376 377 378 379 380 381 382 383 384 385

	if (ctx->out_type != IFTYPE_HDMI)
		return;

	writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
	decon_set_bits(ctx, DECON_CMU,
		       CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
	writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
	writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
	       ctx->addr + DECON_CRCCTRL);
	decon_setup_trigger(ctx);
386 387 388 389 390 391
}

static void decon_enable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

392
	if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
393 394 395 396
		return;

	pm_runtime_get_sync(ctx->dev);

397
	set_bit(BIT_CLKS_ENABLED, &ctx->flags);
398 399

	/* if vblank was enabled status, enable it again. */
400
	if (test_and_clear_bit(BIT_IRQS_ENABLED, &ctx->flags))
401 402 403 404 405 406 407 408 409 410
		decon_enable_vblank(ctx->crtc);

	decon_commit(ctx->crtc);
}

static void decon_disable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int i;

411
	if (test_bit(BIT_SUSPENDED, &ctx->flags))
412 413 414 415 416 417 418
		return;

	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
419
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
420
		decon_disable_plane(crtc, &ctx->planes[i]);
421 422 423

	decon_swreset(ctx);

424
	clear_bit(BIT_CLKS_ENABLED, &ctx->flags);
425 426 427

	pm_runtime_put_sync(ctx->dev);

428
	set_bit(BIT_SUSPENDED, &ctx->flags);
429 430
}

431
static void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
432 433 434
{
	struct decon_context *ctx = crtc->ctx;

435
	if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
436 437
		return;

438
	if (test_and_clear_bit(BIT_WIN_UPDATED, &ctx->flags))
439
		decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
440

441
	drm_crtc_handle_vblank(&ctx->crtc->base);
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
}

static void decon_clear_channels(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int win, i, ret;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	for (win = 0; win < WINDOWS_NR; win++) {
458 459 460
		decon_shadow_protect_win(ctx, win, true);
		decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
		decon_shadow_protect_win(ctx, win, false);
461
	}
462 463 464

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);

465 466 467 468 469 470 471 472 473 474 475 476 477
	/* TODO: wait for possible vsync */
	msleep(50);

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);
}

static struct exynos_drm_crtc_ops decon_crtc_ops = {
	.enable			= decon_enable,
	.disable		= decon_disable,
	.enable_vblank		= decon_enable_vblank,
	.disable_vblank		= decon_disable_vblank,
478
	.atomic_begin		= decon_atomic_begin,
479 480
	.update_plane		= decon_update_plane,
	.disable_plane		= decon_disable_plane,
481
	.atomic_flush		= decon_atomic_flush,
482 483 484 485 486 487 488 489 490
	.te_handler		= decon_te_irq_handler,
};

static int decon_bind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	struct drm_device *drm_dev = data;
	struct exynos_drm_private *priv = drm_dev->dev_private;
	struct exynos_drm_plane *exynos_plane;
491 492
	enum exynos_drm_output_type out_type;
	unsigned int win;
493 494 495 496 497
	int ret;

	ctx->drm_dev = drm_dev;
	ctx->pipe = priv->pipe++;

498 499 500
	for (win = ctx->first_win; win < WINDOWS_NR; win++) {
		int tmp = (win == ctx->first_win) ? 0 : win;

501 502 503 504 505
		ctx->configs[win].pixel_formats = decon_formats;
		ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
		ctx->configs[win].zpos = win;
		ctx->configs[win].type = decon_win_types[tmp];

506
		ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
507
					1 << ctx->pipe, &ctx->configs[win]);
508 509 510 511
		if (ret)
			return ret;
	}

512 513 514
	exynos_plane = &ctx->planes[ctx->first_win];
	out_type = (ctx->out_type == IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
						  : EXYNOS_DISPLAY_TYPE_LCD;
515
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
516
					ctx->pipe, out_type,
517 518 519 520 521 522
					&decon_crtc_ops, ctx);
	if (IS_ERR(ctx->crtc)) {
		ret = PTR_ERR(ctx->crtc);
		goto err;
	}

523 524 525
	decon_clear_channels(ctx->crtc);

	ret = drm_iommu_attach_device(drm_dev, dev);
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
	if (ret)
		goto err;

	return ret;
err:
	priv->pipe--;
	return ret;
}

static void decon_unbind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);

	decon_disable(ctx->crtc);

	/* detach this sub driver from iommu mapping if supported. */
542
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
543 544 545 546 547 548 549
}

static const struct component_ops decon_component_ops = {
	.bind	= decon_bind,
	.unbind = decon_unbind,
};

550
static irqreturn_t decon_irq_handler(int irq, void *dev_id)
551 552 553
{
	struct decon_context *ctx = dev_id;
	u32 val;
554
	int win;
555

556
	if (!test_bit(BIT_CLKS_ENABLED, &ctx->flags))
557 558 559
		goto out;

	val = readl(ctx->addr + DECON_VIDINTCON1);
560 561 562 563
	val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;

	if (val) {
		for (win = ctx->first_win; win < WINDOWS_NR ; win++) {
564 565 566 567 568 569 570
			struct exynos_drm_plane *plane = &ctx->planes[win];

			if (!plane->pending_fb)
				continue;

			exynos_drm_crtc_finish_update(ctx->crtc, plane);
		}
571 572

		/* clear */
573
		writel(val, ctx->addr + DECON_VIDINTCON1);
574 575 576 577 578 579
	}

out:
	return IRQ_HANDLED;
}

580 581 582 583
#ifdef CONFIG_PM
static int exynos5433_decon_suspend(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
584
	int i = ARRAY_SIZE(decon_clks_name);
585

586
	while (--i >= 0)
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617
		clk_disable_unprepare(ctx->clks[i]);

	return 0;
}

static int exynos5433_decon_resume(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	int i, ret;

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	return 0;

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);

	return ret;
}
#endif

static const struct dev_pm_ops exynos5433_decon_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
			   NULL)
};

618 619 620 621 622 623 624 625 626 627 628 629 630
static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
	{
		.compatible = "samsung,exynos5433-decon",
		.data = (void *)IFTYPE_RGB
	},
	{
		.compatible = "samsung,exynos5433-decon-tv",
		.data = (void *)IFTYPE_HDMI
	},
	{},
};
MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);

631 632
static int exynos5433_decon_probe(struct platform_device *pdev)
{
633
	const struct of_device_id *of_id;
634 635 636 637 638 639 640 641 642 643
	struct device *dev = &pdev->dev;
	struct decon_context *ctx;
	struct resource *res;
	int ret;
	int i;

	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

644
	__set_bit(BIT_SUSPENDED, &ctx->flags);
645
	ctx->dev = dev;
646 647 648 649 650 651 652 653

	of_id = of_match_device(exynos5433_decon_driver_dt_match, &pdev->dev);
	ctx->out_type = (enum decon_iftype)of_id->data;

	if (ctx->out_type == IFTYPE_HDMI)
		ctx->first_win = 1;
	else if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
		ctx->out_type = IFTYPE_I80;
654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		struct clk *clk;

		clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
		if (IS_ERR(clk))
			return PTR_ERR(clk);

		ctx->clks[i] = clk;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "cannot find IO resource\n");
		return -ENXIO;
	}

	ctx->addr = devm_ioremap_resource(dev, res);
	if (IS_ERR(ctx->addr)) {
		dev_err(dev, "ioremap failed\n");
		return PTR_ERR(ctx->addr);
	}

	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
678
			(ctx->out_type == IFTYPE_I80) ? "lcd_sys" : "vsync");
679 680 681 682 683
	if (!res) {
		dev_err(dev, "cannot find IRQ resource\n");
		return -ENXIO;
	}

684 685
	ret = devm_request_irq(dev, res->start, decon_irq_handler, 0,
			       "drm_decon", ctx);
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
	if (ret < 0) {
		dev_err(dev, "lcd_sys irq request failed\n");
		return ret;
	}

	platform_set_drvdata(pdev, ctx);

	pm_runtime_enable(dev);

	ret = component_add(dev, &decon_component_ops);
	if (ret)
		goto err_disable_pm_runtime;

	return 0;

err_disable_pm_runtime:
	pm_runtime_disable(dev);

	return ret;
}

static int exynos5433_decon_remove(struct platform_device *pdev)
{
	pm_runtime_disable(&pdev->dev);

	component_del(&pdev->dev, &decon_component_ops);

	return 0;
}

struct platform_driver exynos5433_decon_driver = {
	.probe		= exynos5433_decon_probe,
	.remove		= exynos5433_decon_remove,
	.driver		= {
		.name	= "exynos5433-decon",
721
		.pm	= &exynos5433_decon_pm_ops,
722 723 724
		.of_match_table = exynos5433_decon_driver_dt_match,
	},
};