exynos5433_drm_decon.c 20.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/* drivers/gpu/drm/exynos5433_drm_decon.c
 *
 * Copyright (C) 2015 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Hyungwon Hwang <human.hwang@samsung.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundationr
 */

#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/component.h>
16
#include <linux/iopoll.h>
17
#include <linux/mfd/syscon.h>
18
#include <linux/of_device.h>
19 20
#include <linux/of_gpio.h>
#include <linux/pm_runtime.h>
21
#include <linux/regmap.h>
22 23 24 25 26

#include <video/exynos5433_decon.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_crtc.h"
27
#include "exynos_drm_fb.h"
28 29 30
#include "exynos_drm_plane.h"
#include "exynos_drm_iommu.h"

31 32 33
#define DSD_CFG_MUX 0x1004
#define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)

34 35 36
#define WINDOWS_NR	3
#define MIN_FB_WIDTH_FOR_16WORD_BURST	128

37 38 39 40
#define IFTYPE_I80	(1 << 0)
#define I80_HW_TRG	(1 << 1)
#define IFTYPE_HDMI	(1 << 2)

41 42 43 44 45 46 47 48 49 50
static const char * const decon_clks_name[] = {
	"pclk",
	"aclk_decon",
	"aclk_smmu_decon0x",
	"aclk_xiu_decon0x",
	"pclk_smmu_decon0x",
	"sclk_decon_vclk",
	"sclk_decon_eclk",
};

51 52 53 54 55
struct decon_context {
	struct device			*dev;
	struct drm_device		*drm_dev;
	struct exynos_drm_crtc		*crtc;
	struct exynos_drm_plane		planes[WINDOWS_NR];
56
	struct exynos_drm_plane_config	configs[WINDOWS_NR];
57
	void __iomem			*addr;
58
	struct regmap			*sysreg;
59
	struct clk			*clks[ARRAY_SIZE(decon_clks_name)];
60
	unsigned int			irq;
61 62
	unsigned int			irq_vsync;
	unsigned int			irq_lcd_sys;
63
	unsigned int			te_irq;
64
	unsigned long			out_type;
65
	int				first_win;
66 67
	spinlock_t			vblank_lock;
	u32				frame_id;
68 69
};

70 71 72 73 74 75 76
static const uint32_t decon_formats[] = {
	DRM_FORMAT_XRGB1555,
	DRM_FORMAT_RGB565,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
};

77 78 79 80 81 82
static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,
	DRM_PLANE_TYPE_CURSOR,
};

83 84 85 86 87 88 89
static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
				  u32 val)
{
	val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
	writel(val, ctx->addr + reg);
}

90 91 92 93 94
static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	u32 val;

95 96 97 98 99
	val = VIDINTCON0_INTEN;
	if (ctx->out_type & IFTYPE_I80)
		val |= VIDINTCON0_FRAMEDONE;
	else
		val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
100

101
	writel(val, ctx->addr + DECON_VIDINTCON0);
102 103 104 105 106

	enable_irq(ctx->irq);
	if (!(ctx->out_type & I80_HW_TRG))
		enable_irq(ctx->te_irq);

107 108 109 110 111 112 113
	return 0;
}

static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

114 115 116 117
	if (!(ctx->out_type & I80_HW_TRG))
		disable_irq_nosync(ctx->te_irq);
	disable_irq_nosync(ctx->irq);

118
	writel(0, ctx->addr + DECON_VIDINTCON0);
119 120
}

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
/* return number of starts/ends of frame transmissions since reset */
static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
{
	u32 frm, pfrm, status, cnt = 2;

	/* To get consistent result repeat read until frame id is stable.
	 * Usually the loop will be executed once, in rare cases when the loop
	 * is executed at frame change time 2nd pass will be needed.
	 */
	frm = readl(ctx->addr + DECON_CRFMID);
	do {
		status = readl(ctx->addr + DECON_VIDCON1);
		pfrm = frm;
		frm = readl(ctx->addr + DECON_CRFMID);
	} while (frm != pfrm && --cnt);

	/* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
	 * of RGB, it should be taken into account.
	 */
	if (!frm)
		return 0;

	switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
	case VIDCON1_VSTATUS_VS:
		if (!(ctx->out_type & IFTYPE_I80))
			--frm;
		break;
	case VIDCON1_VSTATUS_BP:
		--frm;
		break;
	case VIDCON1_I80_ACTIVE:
	case VIDCON1_VSTATUS_AC:
		if (end)
			--frm;
		break;
	default:
		break;
	}

	return frm;
}

163 164 165 166 167 168 169
static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

	return decon_get_frame_count(ctx, false);
}

170 171
static void decon_setup_trigger(struct decon_context *ctx)
{
172 173 174 175
	if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
		return;

	if (!(ctx->out_type & I80_HW_TRG)) {
176 177
		writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
		       TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
178 179 180 181 182 183 184 185 186 187
		       ctx->addr + DECON_TRIGCON);
		return;
	}

	writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
	       | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);

	if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
			       DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
		DRM_ERROR("Cannot update sysreg.\n");
188 189 190 191 192
}

static void decon_commit(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
193
	struct drm_display_mode *m = &crtc->base.mode;
194
	bool interlaced = false;
195 196
	u32 val;

197
	if (ctx->out_type & IFTYPE_HDMI) {
198 199 200 201
		m->crtc_hsync_start = m->crtc_hdisplay + 10;
		m->crtc_hsync_end = m->crtc_htotal - 92;
		m->crtc_vsync_start = m->crtc_vdisplay + 1;
		m->crtc_vsync_end = m->crtc_vsync_start + 1;
202 203
		if (m->flags & DRM_MODE_FLAG_INTERLACE)
			interlaced = true;
204 205
	}

206
	decon_setup_trigger(ctx);
207

208 209
	/* lcd on and use command if */
	val = VIDOUT_LCD_ON;
210 211
	if (interlaced)
		val |= VIDOUT_INTERLACE_EN_F;
212
	if (ctx->out_type & IFTYPE_I80) {
213
		val |= VIDOUT_COMMAND_IF;
214
	} else {
215
		val |= VIDOUT_RGB_IF;
216 217
	}

218 219
	writel(val, ctx->addr + DECON_VIDOUTCON0);

220 221 222 223 224 225
	if (interlaced)
		val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
	else
		val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
			VIDTCON2_HOZVAL(m->hdisplay - 1);
226 227
	writel(val, ctx->addr + DECON_VIDTCON2);

228
	if (!(ctx->out_type & IFTYPE_I80)) {
229 230 231 232 233 234
		int vbp = m->crtc_vtotal - m->crtc_vsync_end;
		int vfp = m->crtc_vsync_start - m->crtc_vdisplay;

		if (interlaced)
			vbp = vbp / 2 - 1;
		val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
235 236 237
		writel(val, ctx->addr + DECON_VIDTCON00);

		val = VIDTCON01_VSPW_F(
238
				m->crtc_vsync_end - m->crtc_vsync_start - 1);
239 240 241
		writel(val, ctx->addr + DECON_VIDTCON01);

		val = VIDTCON10_HBPD_F(
242
				m->crtc_htotal - m->crtc_hsync_end - 1) |
243
			VIDTCON10_HFPD_F(
244
				m->crtc_hsync_start - m->crtc_hdisplay - 1);
245 246 247
		writel(val, ctx->addr + DECON_VIDTCON10);

		val = VIDTCON11_HSPW_F(
248
				m->crtc_hsync_end - m->crtc_hsync_start - 1);
249 250 251 252
		writel(val, ctx->addr + DECON_VIDTCON11);
	}

	/* enable output and display signal */
253
	decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
254 255

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
256 257
}

258 259
static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
				 struct drm_framebuffer *fb)
260 261 262 263 264 265
{
	unsigned long val;

	val = readl(ctx->addr + DECON_WINCONx(win));
	val &= ~WINCONx_BPPMODE_MASK;

V
Ville Syrjälä 已提交
266
	switch (fb->format->format) {
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
	case DRM_FORMAT_XRGB1555:
		val |= WINCONx_BPPMODE_16BPP_I1555;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
		val |= WINCONx_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_XRGB8888:
		val |= WINCONx_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_ARGB8888:
		val |= WINCONx_BPPMODE_32BPP_A8888;
		val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_ERROR("Proper pixel format is not set\n");
		return;
	}

V
Ville Syrjälä 已提交
292
	DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
293 294 295 296 297 298 299 300 301

	/*
	 * In case of exynos, setting dma-burst to 16Word causes permanent
	 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
	 * switching which is based on plane size is not recommended as
	 * plane size varies a lot towards the end of the screen and rapid
	 * movement causes unstable DMA which results into iommu crash/tear.
	 */

302
	if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
303 304 305 306 307 308 309
		val &= ~WINCONx_BURSTLEN_MASK;
		val |= WINCONx_BURSTLEN_8WORD;
	}

	writel(val, ctx->addr + DECON_WINCONx(win));
}

310
static void decon_shadow_protect(struct decon_context *ctx, bool protect)
311
{
312
	decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
313
		       protect ? ~0 : 0);
314 315
}

316
static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
317 318 319
{
	struct decon_context *ctx = crtc->ctx;

320
	decon_shadow_protect(ctx, true);
321 322
}

323 324 325 326
#define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
#define COORDINATE_X(x) BIT_VAL((x), 23, 12)
#define COORDINATE_Y(x) BIT_VAL((x), 11, 0)

327 328
static void decon_update_plane(struct exynos_drm_crtc *crtc,
			       struct exynos_drm_plane *plane)
329
{
330 331
	struct exynos_drm_plane_state *state =
				to_exynos_plane_state(plane->base.state);
332
	struct decon_context *ctx = crtc->ctx;
333
	struct drm_framebuffer *fb = state->base.fb;
334
	unsigned int win = plane->index;
V
Ville Syrjälä 已提交
335
	unsigned int bpp = fb->format->cpp[0];
336 337
	unsigned int pitch = fb->pitches[0];
	dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
338 339
	u32 val;

340 341 342 343 344 345 346 347 348 349 350
	if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
		val = COORDINATE_X(state->crtc.x) |
			COORDINATE_Y(state->crtc.y / 2);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));

		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
			COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	} else {
		val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
		writel(val, ctx->addr + DECON_VIDOSDxA(win));
351

352 353 354 355
		val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
				COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
		writel(val, ctx->addr + DECON_VIDOSDxB(win));
	}
356 357 358 359 360 361 362 363 364

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxC(win));

	val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
		VIDOSD_Wx_ALPHA_B_F(0x0);
	writel(val, ctx->addr + DECON_VIDOSDxD(win));

365
	writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
366

367
	val = dma_addr + pitch * state->src.h;
368 369
	writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));

370
	if (!(ctx->out_type & IFTYPE_HDMI))
371 372
		val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
			| BIT_VAL(state->crtc.w * bpp, 13, 0);
373
	else
374 375
		val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
			| BIT_VAL(state->crtc.w * bpp, 14, 0);
376 377
	writel(val, ctx->addr + DECON_VIDW0xADD2(win));

378
	decon_win_set_pixfmt(ctx, win, fb);
379 380

	/* window enable */
381
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
382 383
}

384 385
static void decon_disable_plane(struct exynos_drm_crtc *crtc,
				struct exynos_drm_plane *plane)
386 387
{
	struct decon_context *ctx = crtc->ctx;
388
	unsigned int win = plane->index;
389

390
	decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
391 392
}

393
static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
394 395
{
	struct decon_context *ctx = crtc->ctx;
396
	unsigned long flags;
397

398 399
	spin_lock_irqsave(&ctx->vblank_lock, flags);

400
	decon_shadow_protect(ctx, false);
401

402
	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
403

404 405
	ctx->frame_id = decon_get_frame_count(ctx, true);

406
	exynos_crtc_handle_event(crtc);
407 408

	spin_unlock_irqrestore(&ctx->vblank_lock, flags);
409 410
}

411 412
static void decon_swreset(struct decon_context *ctx)
{
413
	unsigned long flags;
414 415
	u32 val;
	int ret;
416 417

	writel(0, ctx->addr + DECON_VIDCON0);
418 419
	readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
			   ~val & VIDCON0_STOP_STATUS, 12, 20000);
420 421

	writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
422 423
	ret = readl_poll_timeout(ctx->addr + DECON_VIDCON0, val,
				 ~val & VIDCON0_SWRESET, 12, 20000);
424

425
	WARN(ret < 0, "failed to software reset DECON\n");
426

427 428 429 430
	spin_lock_irqsave(&ctx->vblank_lock, flags);
	ctx->frame_id = 0;
	spin_unlock_irqrestore(&ctx->vblank_lock, flags);

431
	if (!(ctx->out_type & IFTYPE_HDMI))
432 433 434 435 436 437 438 439
		return;

	writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
	decon_set_bits(ctx, DECON_CMU,
		       CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
	writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
	writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
	       ctx->addr + DECON_CRCCTRL);
440 441 442 443 444 445 446 447
}

static void decon_enable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;

	pm_runtime_get_sync(ctx->dev);

448 449
	exynos_drm_pipe_clk_enable(crtc, true);

450 451
	decon_swreset(ctx);

452 453 454 455 456 457 458 459
	decon_commit(ctx->crtc);
}

static void decon_disable(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int i;

460 461 462 463
	if (!(ctx->out_type & I80_HW_TRG))
		synchronize_irq(ctx->te_irq);
	synchronize_irq(ctx->irq);

464 465 466 467 468
	/*
	 * We need to make sure that all windows are disabled before we
	 * suspend that connector. Otherwise we might try to scan from
	 * a destroyed buffer later.
	 */
469
	for (i = ctx->first_win; i < WINDOWS_NR; i++)
470
		decon_disable_plane(crtc, &ctx->planes[i]);
471 472 473

	decon_swreset(ctx);

474 475
	exynos_drm_pipe_clk_enable(crtc, false);

476 477 478
	pm_runtime_put_sync(ctx->dev);
}

479
static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
480
{
481
	struct decon_context *ctx = dev_id;
482

483
	decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
484 485

	return IRQ_HANDLED;
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
}

static void decon_clear_channels(struct exynos_drm_crtc *crtc)
{
	struct decon_context *ctx = crtc->ctx;
	int win, i, ret;

	DRM_DEBUG_KMS("%s\n", __FILE__);

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

501 502
	decon_shadow_protect(ctx, true);
	for (win = 0; win < WINDOWS_NR; win++)
503
		decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
504
	decon_shadow_protect(ctx, false);
505 506 507

	decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);

508 509 510 511 512 513 514 515
	/* TODO: wait for possible vsync */
	msleep(50);

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);
}

516
static const struct exynos_drm_crtc_ops decon_crtc_ops = {
517 518 519 520
	.enable			= decon_enable,
	.disable		= decon_disable,
	.enable_vblank		= decon_enable_vblank,
	.disable_vblank		= decon_disable_vblank,
521
	.get_vblank_counter	= decon_get_vblank_counter,
522
	.atomic_begin		= decon_atomic_begin,
523 524
	.update_plane		= decon_update_plane,
	.disable_plane		= decon_disable_plane,
525
	.atomic_flush		= decon_atomic_flush,
526 527 528 529 530 531 532
};

static int decon_bind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	struct drm_device *drm_dev = data;
	struct exynos_drm_plane *exynos_plane;
533 534
	enum exynos_drm_output_type out_type;
	unsigned int win;
535 536 537
	int ret;

	ctx->drm_dev = drm_dev;
538
	drm_dev->max_vblank_count = 0xffffffff;
539

540 541 542
	for (win = ctx->first_win; win < WINDOWS_NR; win++) {
		int tmp = (win == ctx->first_win) ? 0 : win;

543 544 545 546 547
		ctx->configs[win].pixel_formats = decon_formats;
		ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
		ctx->configs[win].zpos = win;
		ctx->configs[win].type = decon_win_types[tmp];

548
		ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
549
					&ctx->configs[win]);
550 551 552 553
		if (ret)
			return ret;
	}

554
	exynos_plane = &ctx->planes[ctx->first_win];
555
	out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
556
						  : EXYNOS_DISPLAY_TYPE_LCD;
557
	ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
558
			out_type, &decon_crtc_ops, ctx);
559 560
	if (IS_ERR(ctx->crtc))
		return PTR_ERR(ctx->crtc);
561

562 563
	decon_clear_channels(ctx->crtc);

564
	return drm_iommu_attach_device(drm_dev, dev);
565 566 567 568 569 570 571 572 573
}

static void decon_unbind(struct device *dev, struct device *master, void *data)
{
	struct decon_context *ctx = dev_get_drvdata(dev);

	decon_disable(ctx->crtc);

	/* detach this sub driver from iommu mapping if supported. */
574
	drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
575 576 577 578 579 580 581
}

static const struct component_ops decon_component_ops = {
	.bind	= decon_bind,
	.unbind = decon_unbind,
};

582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
static void decon_handle_vblank(struct decon_context *ctx)
{
	u32 frm;

	spin_lock(&ctx->vblank_lock);

	frm = decon_get_frame_count(ctx, true);

	if (frm != ctx->frame_id) {
		/* handle only if incremented, take care of wrap-around */
		if ((s32)(frm - ctx->frame_id) > 0)
			drm_crtc_handle_vblank(&ctx->crtc->base);
		ctx->frame_id = frm;
	}

	spin_unlock(&ctx->vblank_lock);
}

600
static irqreturn_t decon_irq_handler(int irq, void *dev_id)
601 602 603 604 605
{
	struct decon_context *ctx = dev_id;
	u32 val;

	val = readl(ctx->addr + DECON_VIDINTCON1);
606 607 608 609
	val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;

	if (val) {
		writel(val, ctx->addr + DECON_VIDINTCON1);
610 611 612 613 614 615 616
		if (ctx->out_type & IFTYPE_HDMI) {
			val = readl(ctx->addr + DECON_VIDOUTCON0);
			val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
			if (val ==
			    (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
				return IRQ_HANDLED;
		}
617
		decon_handle_vblank(ctx);
618 619 620 621 622
	}

	return IRQ_HANDLED;
}

623 624 625 626
#ifdef CONFIG_PM
static int exynos5433_decon_suspend(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
627
	int i = ARRAY_SIZE(decon_clks_name);
628

629
	while (--i >= 0)
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
		clk_disable_unprepare(ctx->clks[i]);

	return 0;
}

static int exynos5433_decon_resume(struct device *dev)
{
	struct decon_context *ctx = dev_get_drvdata(dev);
	int i, ret;

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		ret = clk_prepare_enable(ctx->clks[i]);
		if (ret < 0)
			goto err;
	}

	return 0;

err:
	while (--i >= 0)
		clk_disable_unprepare(ctx->clks[i]);

	return ret;
}
#endif

static const struct dev_pm_ops exynos5433_decon_pm_ops = {
	SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
			   NULL)
};

661 662 663
static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
	{
		.compatible = "samsung,exynos5433-decon",
664
		.data = (void *)I80_HW_TRG
665 666 667
	},
	{
		.compatible = "samsung,exynos5433-decon-tv",
668
		.data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
669 670 671 672 673
	},
	{},
};
MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);

674
static int decon_conf_irq(struct decon_context *ctx, const char *name,
675
		irq_handler_t handler, unsigned long int flags)
676 677 678 679 680
{
	struct platform_device *pdev = to_platform_device(ctx->dev);
	int ret, irq = platform_get_irq_byname(pdev, name);

	if (irq < 0) {
681 682
		switch (irq) {
		case -EPROBE_DEFER:
683
			return irq;
684 685 686 687 688 689 690
		case -ENODATA:
		case -ENXIO:
			return 0;
		default:
			dev_err(ctx->dev, "IRQ %s get failed, %d\n", name, irq);
			return irq;
		}
691 692 693 694 695 696 697 698 699 700 701
	}
	irq_set_status_flags(irq, IRQ_NOAUTOEN);
	ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
	if (ret < 0) {
		dev_err(ctx->dev, "IRQ %s request failed\n", name);
		return ret;
	}

	return irq;
}

702 703 704 705 706 707 708 709 710 711 712 713 714
static int exynos5433_decon_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct decon_context *ctx;
	struct resource *res;
	int ret;
	int i;

	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
	if (!ctx)
		return -ENOMEM;

	ctx->dev = dev;
715
	ctx->out_type = (unsigned long)of_device_get_match_data(dev);
716
	spin_lock_init(&ctx->vblank_lock);
717

718
	if (ctx->out_type & IFTYPE_HDMI) {
719
		ctx->first_win = 1;
720
	} else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
721
		ctx->out_type |= IFTYPE_I80;
722
	}
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745

	for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
		struct clk *clk;

		clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
		if (IS_ERR(clk))
			return PTR_ERR(clk);

		ctx->clks[i] = clk;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(dev, "cannot find IO resource\n");
		return -ENXIO;
	}

	ctx->addr = devm_ioremap_resource(dev, res);
	if (IS_ERR(ctx->addr)) {
		dev_err(dev, "ioremap failed\n");
		return PTR_ERR(ctx->addr);
	}

746 747 748 749
	ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0);
	if (ret < 0)
		return ret;
	ctx->irq_vsync = ret;
750

751 752 753 754 755 756 757 758 759 760 761
	ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0);
	if (ret < 0)
		return ret;
	ctx->irq_lcd_sys = ret;

	ctx->irq = (ctx->out_type & IFTYPE_I80) ? ctx->irq_lcd_sys
						: ctx->irq_vsync;

	ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
			IRQF_TRIGGER_RISING);
	if (ret < 0)
762
			return ret;
763 764 765
	if (ret) {
		ctx->te_irq = ret;
		ctx->out_type &= ~I80_HW_TRG;
766 767
	}

768 769 770 771 772 773 774
	if (ctx->out_type & I80_HW_TRG) {
		ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
							"samsung,disp-sysreg");
		if (IS_ERR(ctx->sysreg)) {
			dev_err(dev, "failed to get system register\n");
			return PTR_ERR(ctx->sysreg);
		}
775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
	}

	platform_set_drvdata(pdev, ctx);

	pm_runtime_enable(dev);

	ret = component_add(dev, &decon_component_ops);
	if (ret)
		goto err_disable_pm_runtime;

	return 0;

err_disable_pm_runtime:
	pm_runtime_disable(dev);

	return ret;
}

static int exynos5433_decon_remove(struct platform_device *pdev)
{
	pm_runtime_disable(&pdev->dev);

	component_del(&pdev->dev, &decon_component_ops);

	return 0;
}

struct platform_driver exynos5433_decon_driver = {
	.probe		= exynos5433_decon_probe,
	.remove		= exynos5433_decon_remove,
	.driver		= {
		.name	= "exynos5433-decon",
807
		.pm	= &exynos5433_decon_pm_ops,
808 809 810
		.of_match_table = exynos5433_decon_driver_dt_match,
	},
};