intel_guc_submission.c 85.0 KB
Newer Older
1
// SPDX-License-Identifier: MIT
2 3 4 5
/*
 * Copyright © 2014 Intel Corporation
 */

6
#include <linux/circ_buf.h>
7

8
#include "gem/i915_gem_context.h"
9 10
#include "gt/gen8_engine_cs.h"
#include "gt/intel_breadcrumbs.h"
11 12
#include "gt/intel_context.h"
#include "gt/intel_engine_pm.h"
13
#include "gt/intel_engine_heartbeat.h"
14
#include "gt/intel_gt.h"
15
#include "gt/intel_gt_irq.h"
16
#include "gt/intel_gt_pm.h"
17
#include "gt/intel_gt_requests.h"
18
#include "gt/intel_lrc.h"
19
#include "gt/intel_lrc_reg.h"
20
#include "gt/intel_mocs.h"
21 22
#include "gt/intel_ring.h"

23
#include "intel_guc_submission.h"
24

25
#include "i915_drv.h"
26
#include "i915_trace.h"
27

28
/**
A
Alex Dai 已提交
29
 * DOC: GuC-based command submission
30
 *
31 32 33 34 35 36
 * IMPORTANT NOTE: GuC submission is currently not supported in i915. The GuC
 * firmware is moving to an updated submission interface and we plan to
 * turn submission back on when that lands. The below documentation (and related
 * code) matches the old submission model and will be updated as part of the
 * upgrade to the new flow.
 *
37
 * GuC stage descriptor:
38
 * During initialization, the driver allocates a static pool of 1024 such
39 40
 * descriptors, and shares them with the GuC. Currently, we only use one
 * descriptor. This stage descriptor lets the GuC know about the workqueue and
41 42
 * process descriptor. Theoretically, it also lets the GuC know about our HW
 * contexts (context ID, etc...), but we actually employ a kind of submission
43
 * where the GuC uses the LRCA sent via the work item instead. This is called
44
 * a "proxy" submission.
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
 *
 * The Scratch registers:
 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
 * triggers an interrupt on the GuC via another register write (0xC4C8).
 * Firmware writes a success/fail code back to the action register after
 * processes the request. The kernel driver polls waiting for this update and
 * then proceeds.
 *
 * Work Items:
 * There are several types of work items that the host may place into a
 * workqueue, each with its own requirements and limitations. Currently only
 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
 * represents in-order queue. The kernel driver packs ring tail pointer and an
 * ELSP context descriptor dword into Work Item.
60
 * See guc_add_request()
61 62 63
 *
 */

64 65 66 67 68 69 70 71 72
/* GuC Virtual Engine */
struct guc_virtual_engine {
	struct intel_engine_cs base;
	struct intel_context context;
};

static struct intel_context *
guc_create_virtual(struct intel_engine_cs **siblings, unsigned int count);

73 74
#define GUC_REQUEST_SIZE 64 /* bytes */

75 76
/*
 * Below is a set of functions which control the GuC scheduling state which
77
 * require a lock.
78 79 80
 */
#define SCHED_STATE_WAIT_FOR_DEREGISTER_TO_REGISTER	BIT(0)
#define SCHED_STATE_DESTROYED				BIT(1)
81
#define SCHED_STATE_PENDING_DISABLE			BIT(2)
82
#define SCHED_STATE_BANNED				BIT(3)
83 84 85 86
#define SCHED_STATE_ENABLED				BIT(4)
#define SCHED_STATE_PENDING_ENABLE			BIT(5)
#define SCHED_STATE_REGISTERED				BIT(6)
#define SCHED_STATE_BLOCKED_SHIFT			7
87 88
#define SCHED_STATE_BLOCKED		BIT(SCHED_STATE_BLOCKED_SHIFT)
#define SCHED_STATE_BLOCKED_MASK	(0xfff << SCHED_STATE_BLOCKED_SHIFT)
89

90 91
static inline void init_sched_state(struct intel_context *ce)
{
92
	lockdep_assert_held(&ce->guc_state.lock);
93
	ce->guc_state.sched_state &= SCHED_STATE_BLOCKED_MASK;
94 95
}

96 97 98 99 100 101 102
__maybe_unused
static bool sched_state_is_init(struct intel_context *ce)
{
	/*
	 * XXX: Kernel contexts can have SCHED_STATE_NO_LOCK_REGISTERED after
	 * suspend.
	 */
103 104
	return !(ce->guc_state.sched_state &=
		 ~(SCHED_STATE_BLOCKED_MASK | SCHED_STATE_REGISTERED));
105 106
}

107 108 109 110 111 112 113 114 115 116
static inline bool
context_wait_for_deregister_to_register(struct intel_context *ce)
{
	return ce->guc_state.sched_state &
		SCHED_STATE_WAIT_FOR_DEREGISTER_TO_REGISTER;
}

static inline void
set_context_wait_for_deregister_to_register(struct intel_context *ce)
{
117
	lockdep_assert_held(&ce->guc_state.lock);
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
	ce->guc_state.sched_state |=
		SCHED_STATE_WAIT_FOR_DEREGISTER_TO_REGISTER;
}

static inline void
clr_context_wait_for_deregister_to_register(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state &=
		~SCHED_STATE_WAIT_FOR_DEREGISTER_TO_REGISTER;
}

static inline bool
context_destroyed(struct intel_context *ce)
{
	return ce->guc_state.sched_state & SCHED_STATE_DESTROYED;
}

static inline void
set_context_destroyed(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state |= SCHED_STATE_DESTROYED;
}

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static inline bool context_pending_disable(struct intel_context *ce)
{
	return ce->guc_state.sched_state & SCHED_STATE_PENDING_DISABLE;
}

static inline void set_context_pending_disable(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state |= SCHED_STATE_PENDING_DISABLE;
}

static inline void clr_context_pending_disable(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state &= ~SCHED_STATE_PENDING_DISABLE;
}

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static inline bool context_banned(struct intel_context *ce)
{
	return ce->guc_state.sched_state & SCHED_STATE_BANNED;
}

static inline void set_context_banned(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state |= SCHED_STATE_BANNED;
}

static inline void clr_context_banned(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state &= ~SCHED_STATE_BANNED;
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
static inline bool context_enabled(struct intel_context *ce)
{
	return ce->guc_state.sched_state & SCHED_STATE_ENABLED;
}

static inline void set_context_enabled(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state |= SCHED_STATE_ENABLED;
}

static inline void clr_context_enabled(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state &= ~SCHED_STATE_ENABLED;
}

static inline bool context_pending_enable(struct intel_context *ce)
{
	return ce->guc_state.sched_state & SCHED_STATE_PENDING_ENABLE;
}

static inline void set_context_pending_enable(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state |= SCHED_STATE_PENDING_ENABLE;
}

static inline void clr_context_pending_enable(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state &= ~SCHED_STATE_PENDING_ENABLE;
}

static inline bool context_registered(struct intel_context *ce)
{
	return ce->guc_state.sched_state & SCHED_STATE_REGISTERED;
}

static inline void set_context_registered(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state |= SCHED_STATE_REGISTERED;
}

static inline void clr_context_registered(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	ce->guc_state.sched_state &= ~SCHED_STATE_REGISTERED;
}

228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
static inline u32 context_blocked(struct intel_context *ce)
{
	return (ce->guc_state.sched_state & SCHED_STATE_BLOCKED_MASK) >>
		SCHED_STATE_BLOCKED_SHIFT;
}

static inline void incr_context_blocked(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);

	ce->guc_state.sched_state += SCHED_STATE_BLOCKED;

	GEM_BUG_ON(!context_blocked(ce));	/* Overflow check */
}

static inline void decr_context_blocked(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);

	GEM_BUG_ON(!context_blocked(ce));	/* Underflow check */

	ce->guc_state.sched_state -= SCHED_STATE_BLOCKED;
}

252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270
static inline bool context_has_committed_requests(struct intel_context *ce)
{
	return !!ce->guc_state.number_committed_requests;
}

static inline void incr_context_committed_requests(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	++ce->guc_state.number_committed_requests;
	GEM_BUG_ON(ce->guc_state.number_committed_requests < 0);
}

static inline void decr_context_committed_requests(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
	--ce->guc_state.number_committed_requests;
	GEM_BUG_ON(ce->guc_state.number_committed_requests < 0);
}

271 272
static inline bool context_guc_id_invalid(struct intel_context *ce)
{
273
	return ce->guc_id.id == GUC_INVALID_LRC_ID;
274 275 276 277
}

static inline void set_context_guc_id_invalid(struct intel_context *ce)
{
278
	ce->guc_id.id = GUC_INVALID_LRC_ID;
279 280 281 282 283 284 285
}

static inline struct intel_guc *ce_to_guc(struct intel_context *ce)
{
	return &ce->engine->gt->uc.guc;
}

286 287 288 289 290
static inline struct i915_priolist *to_priolist(struct rb_node *rb)
{
	return rb_entry(rb, struct i915_priolist, node);
}

291
static struct guc_lrc_desc *__get_lrc_desc(struct intel_guc *guc, u32 index)
292
{
293
	struct guc_lrc_desc *base = guc->lrc_desc_pool_vaddr;
294

295
	GEM_BUG_ON(index >= GUC_MAX_LRC_DESCRIPTORS);
296

297
	return &base[index];
298 299
}

300 301 302 303 304 305 306 307 308
static inline struct intel_context *__get_context(struct intel_guc *guc, u32 id)
{
	struct intel_context *ce = xa_load(&guc->context_lookup, id);

	GEM_BUG_ON(id >= GUC_MAX_LRC_DESCRIPTORS);

	return ce;
}

309
static int guc_lrc_desc_pool_create(struct intel_guc *guc)
310
{
311 312
	u32 size;
	int ret;
313

314 315 316 317 318 319
	size = PAGE_ALIGN(sizeof(struct guc_lrc_desc) *
			  GUC_MAX_LRC_DESCRIPTORS);
	ret = intel_guc_allocate_and_map_vma(guc, size, &guc->lrc_desc_pool,
					     (void **)&guc->lrc_desc_pool_vaddr);
	if (ret)
		return ret;
320

321
	return 0;
322 323
}

324
static void guc_lrc_desc_pool_destroy(struct intel_guc *guc)
325
{
326
	guc->lrc_desc_pool_vaddr = NULL;
327
	i915_vma_unpin_and_release(&guc->lrc_desc_pool, I915_VMA_RELEASE_MAP);
328 329
}

330 331 332 333 334
static inline bool guc_submission_initialized(struct intel_guc *guc)
{
	return !!guc->lrc_desc_pool_vaddr;
}

335 336
static inline void reset_lrc_desc(struct intel_guc *guc, u32 id)
{
337 338 339
	if (likely(guc_submission_initialized(guc))) {
		struct guc_lrc_desc *desc = __get_lrc_desc(guc, id);
		unsigned long flags;
340

341 342 343 344 345 346 347 348 349 350
		memset(desc, 0, sizeof(*desc));

		/*
		 * xarray API doesn't have xa_erase_irqsave wrapper, so calling
		 * the lower level functions directly.
		 */
		xa_lock_irqsave(&guc->context_lookup, flags);
		__xa_erase(&guc->context_lookup, id);
		xa_unlock_irqrestore(&guc->context_lookup, flags);
	}
351 352 353 354 355 356 357 358 359 360
}

static inline bool lrc_desc_registered(struct intel_guc *guc, u32 id)
{
	return __get_context(guc, id);
}

static inline void set_lrc_desc_registered(struct intel_guc *guc, u32 id,
					   struct intel_context *ce)
{
361 362 363 364 365 366 367 368 369
	unsigned long flags;

	/*
	 * xarray API doesn't have xa_save_irqsave wrapper, so calling the
	 * lower level functions directly.
	 */
	xa_lock_irqsave(&guc->context_lookup, flags);
	__xa_store(&guc->context_lookup, id, ce, GFP_ATOMIC);
	xa_unlock_irqrestore(&guc->context_lookup, flags);
370 371
}

372 373 374 375 376 377
static void decr_outstanding_submission_g2h(struct intel_guc *guc)
{
	if (atomic_dec_and_test(&guc->outstanding_submission_g2h))
		wake_up_all(&guc->ct.wq);
}

378 379 380 381 382 383
static int guc_submission_send_busy_loop(struct intel_guc *guc,
					 const u32 *action,
					 u32 len,
					 u32 g2h_len_dw,
					 bool loop)
{
384 385 386 387 388 389
	/*
	 * We always loop when a send requires a reply (i.e. g2h_len_dw > 0),
	 * so we don't handle the case where we don't get a reply because we
	 * aborted the send due to the channel being busy.
	 */
	GEM_BUG_ON(g2h_len_dw && !loop);
390

391
	if (g2h_len_dw)
392 393
		atomic_inc(&guc->outstanding_submission_g2h);

394
	return intel_guc_send_busy_loop(guc, action, len, g2h_len_dw, loop);
395 396
}

397 398 399 400
int intel_guc_wait_for_pending_msg(struct intel_guc *guc,
				   atomic_t *wait_var,
				   bool interruptible,
				   long timeout)
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
{
	const int state = interruptible ?
		TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
	DEFINE_WAIT(wait);

	might_sleep();
	GEM_BUG_ON(timeout < 0);

	if (!atomic_read(wait_var))
		return 0;

	if (!timeout)
		return -ETIME;

	for (;;) {
		prepare_to_wait(&guc->ct.wq, &wait, state);

		if (!atomic_read(wait_var))
			break;

		if (signal_pending_state(state, current)) {
			timeout = -EINTR;
			break;
		}

		if (!timeout) {
			timeout = -ETIME;
			break;
		}

		timeout = io_schedule_timeout(timeout);
	}
	finish_wait(&guc->ct.wq, &wait);

	return (timeout < 0) ? timeout : 0;
}

int intel_guc_wait_for_idle(struct intel_guc *guc, long timeout)
{
	if (!intel_uc_uses_guc_submission(&guc_to_gt(guc)->uc))
		return 0;

443 444 445
	return intel_guc_wait_for_pending_msg(guc,
					      &guc->outstanding_submission_g2h,
					      true, timeout);
446 447
}

448 449
static int guc_lrc_desc_pin(struct intel_context *ce, bool loop);

450
static int guc_add_request(struct intel_guc *guc, struct i915_request *rq)
451
{
452
	int err = 0;
453 454 455
	struct intel_context *ce = rq->context;
	u32 action[3];
	int len = 0;
456
	u32 g2h_len_dw = 0;
457
	bool enabled;
458

459 460
	lockdep_assert_held(&rq->engine->sched_engine->lock);

461 462 463 464 465 466 467
	/*
	 * Corner case where requests were sitting in the priority list or a
	 * request resubmitted after the context was banned.
	 */
	if (unlikely(intel_context_is_banned(ce))) {
		i915_request_put(i915_request_mark_eio(rq));
		intel_engine_signal_breadcrumbs(ce->engine);
468
		return 0;
469 470
	}

471
	GEM_BUG_ON(!atomic_read(&ce->guc_id.ref));
472 473
	GEM_BUG_ON(context_guc_id_invalid(ce));

474 475 476 477
	/*
	 * Corner case where the GuC firmware was blown away and reloaded while
	 * this context was pinned.
	 */
478
	if (unlikely(!lrc_desc_registered(guc, ce->guc_id.id))) {
479 480
		err = guc_lrc_desc_pin(ce, false);
		if (unlikely(err))
481
			return err;
482
	}
483

484 485
	spin_lock(&ce->guc_state.lock);

486 487 488 489 490 491 492
	/*
	 * The request / context will be run on the hardware when scheduling
	 * gets enabled in the unblock.
	 */
	if (unlikely(context_blocked(ce)))
		goto out;

493 494
	enabled = context_enabled(ce);

495 496
	if (!enabled) {
		action[len++] = INTEL_GUC_ACTION_SCHED_CONTEXT_MODE_SET;
497
		action[len++] = ce->guc_id.id;
498
		action[len++] = GUC_CONTEXT_ENABLE;
499 500
		set_context_pending_enable(ce);
		intel_context_get(ce);
501
		g2h_len_dw = G2H_LEN_DW_SCHED_CONTEXT_MODE_SET;
502 503
	} else {
		action[len++] = INTEL_GUC_ACTION_SCHED_CONTEXT;
504
		action[len++] = ce->guc_id.id;
505
	}
506

507
	err = intel_guc_send_nb(guc, action, len, g2h_len_dw);
508
	if (!enabled && !err) {
509
		trace_intel_context_sched_enable(ce);
510
		atomic_inc(&guc->outstanding_submission_g2h);
511
		set_context_enabled(ce);
512 513 514 515
	} else if (!enabled) {
		clr_context_pending_enable(ce);
		intel_context_put(ce);
	}
516 517
	if (likely(!err))
		trace_i915_request_guc_submit(rq);
518

519
out:
520
	spin_unlock(&ce->guc_state.lock);
521
	return err;
522 523
}

524 525 526 527 528 529
static inline void guc_set_lrc_tail(struct i915_request *rq)
{
	rq->context->lrc_reg_state[CTX_RING_TAIL] =
		intel_ring_set_tail(rq->ring, rq->tail);
}

530
static inline int rq_prio(const struct i915_request *rq)
531
{
532
	return rq->sched.attr.priority;
533 534
}

535
static int guc_dequeue_one_context(struct intel_guc *guc)
536
{
537 538
	struct i915_sched_engine * const sched_engine = guc->sched_engine;
	struct i915_request *last = NULL;
539
	bool submit = false;
540
	struct rb_node *rb;
541
	int ret;
542

543
	lockdep_assert_held(&sched_engine->lock);
544

545 546 547 548
	if (guc->stalled_request) {
		submit = true;
		last = guc->stalled_request;
		goto resubmit;
549 550
	}

551
	while ((rb = rb_first_cached(&sched_engine->queue))) {
552
		struct i915_priolist *p = to_priolist(rb);
553
		struct i915_request *rq, *rn;
554

555
		priolist_for_each_request_consume(rq, rn, p) {
556 557
			if (last && rq->context != last->context)
				goto done;
558

559
			list_del_init(&rq->sched.link);
560

561
			__i915_request_submit(rq);
562 563

			trace_i915_request_in(rq, 0);
564
			last = rq;
565
			submit = true;
566 567
		}

568
		rb_erase_cached(&p->node, &sched_engine->queue);
569
		i915_priolist_free(p);
570
	}
571
done:
572
	if (submit) {
573
		guc_set_lrc_tail(last);
574 575
resubmit:
		ret = guc_add_request(guc, last);
576 577 578
		if (unlikely(ret == -EPIPE))
			goto deadlk;
		else if (ret == -EBUSY) {
579 580 581 582
			tasklet_schedule(&sched_engine->tasklet);
			guc->stalled_request = last;
			return false;
		}
583
	}
584 585 586

	guc->stalled_request = NULL;
	return submit;
587 588 589 590 591

deadlk:
	sched_engine->tasklet.callback = NULL;
	tasklet_disable_nosync(&sched_engine->tasklet);
	return false;
592 593
}

594
static void guc_submission_tasklet(struct tasklet_struct *t)
595
{
596 597
	struct i915_sched_engine *sched_engine =
		from_tasklet(sched_engine, t, tasklet);
598
	unsigned long flags;
599
	bool loop;
600

601
	spin_lock_irqsave(&sched_engine->lock, flags);
602

603 604 605
	do {
		loop = guc_dequeue_one_context(sched_engine->private_data);
	} while (loop);
606

607
	i915_sched_engine_reset_on_empty(sched_engine);
608

609
	spin_unlock_irqrestore(&sched_engine->lock, flags);
610 611
}

612 613
static void cs_irq_handler(struct intel_engine_cs *engine, u16 iir)
{
614
	if (iir & GT_RENDER_USER_INTERRUPT)
615 616 617
		intel_engine_signal_breadcrumbs(engine);
}

618 619 620
static void __guc_context_destroy(struct intel_context *ce);
static void release_guc_id(struct intel_guc *guc, struct intel_context *ce);
static void guc_signal_context_fence(struct intel_context *ce);
621
static void guc_cancel_context_requests(struct intel_context *ce);
622
static void guc_blocked_fence_complete(struct intel_context *ce);
623 624 625 626 627

static void scrub_guc_desc_for_outstanding_g2h(struct intel_guc *guc)
{
	struct intel_context *ce;
	unsigned long index, flags;
628
	bool pending_disable, pending_enable, deregister, destroyed, banned;
629

630
	xa_lock_irqsave(&guc->context_lookup, flags);
631
	xa_for_each(&guc->context_lookup, index, ce) {
632 633 634 635 636 637 638 639 640 641
		/*
		 * Corner case where the ref count on the object is zero but and
		 * deregister G2H was lost. In this case we don't touch the ref
		 * count and finish the destroy of the context.
		 */
		bool do_put = kref_get_unless_zero(&ce->ref);

		xa_unlock(&guc->context_lookup);

		spin_lock(&ce->guc_state.lock);
642 643 644 645 646 647 648 649 650 651 652 653

		/*
		 * Once we are at this point submission_disabled() is guaranteed
		 * to be visible to all callers who set the below flags (see above
		 * flush and flushes in reset_prepare). If submission_disabled()
		 * is set, the caller shouldn't set these flags.
		 */

		destroyed = context_destroyed(ce);
		pending_enable = context_pending_enable(ce);
		pending_disable = context_pending_disable(ce);
		deregister = context_wait_for_deregister_to_register(ce);
654
		banned = context_banned(ce);
655 656
		init_sched_state(ce);

657 658 659
		spin_unlock(&ce->guc_state.lock);

		GEM_BUG_ON(!do_put && !destroyed);
660

661
		if (pending_enable || destroyed || deregister) {
662
			decr_outstanding_submission_g2h(guc);
663 664 665 666 667 668 669 670 671 672 673 674 675
			if (deregister)
				guc_signal_context_fence(ce);
			if (destroyed) {
				release_guc_id(guc, ce);
				__guc_context_destroy(ce);
			}
			if (pending_enable || deregister)
				intel_context_put(ce);
		}

		/* Not mutualy exclusive with above if statement. */
		if (pending_disable) {
			guc_signal_context_fence(ce);
676 677 678 679
			if (banned) {
				guc_cancel_context_requests(ce);
				intel_engine_signal_breadcrumbs(ce->engine);
			}
680
			intel_context_sched_disable_unpin(ce);
681
			decr_outstanding_submission_g2h(guc);
682 683

			spin_lock(&ce->guc_state.lock);
684
			guc_blocked_fence_complete(ce);
685
			spin_unlock(&ce->guc_state.lock);
686

687 688
			intel_context_put(ce);
		}
689 690 691 692

		if (do_put)
			intel_context_put(ce);
		xa_lock(&guc->context_lookup);
693
	}
694
	xa_unlock_irqrestore(&guc->context_lookup, flags);
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
}

static inline bool
submission_disabled(struct intel_guc *guc)
{
	struct i915_sched_engine * const sched_engine = guc->sched_engine;

	return unlikely(!sched_engine ||
			!__tasklet_is_enabled(&sched_engine->tasklet));
}

static void disable_submission(struct intel_guc *guc)
{
	struct i915_sched_engine * const sched_engine = guc->sched_engine;

	if (__tasklet_is_enabled(&sched_engine->tasklet)) {
		GEM_BUG_ON(!guc->ct.enabled);
		__tasklet_disable_sync_once(&sched_engine->tasklet);
		sched_engine->tasklet.callback = NULL;
	}
}

static void enable_submission(struct intel_guc *guc)
{
	struct i915_sched_engine * const sched_engine = guc->sched_engine;
	unsigned long flags;

	spin_lock_irqsave(&guc->sched_engine->lock, flags);
	sched_engine->tasklet.callback = guc_submission_tasklet;
	wmb();	/* Make sure callback visible */
	if (!__tasklet_is_enabled(&sched_engine->tasklet) &&
	    __tasklet_enable(&sched_engine->tasklet)) {
		GEM_BUG_ON(!guc->ct.enabled);

		/* And kick in case we missed a new request submission. */
		tasklet_hi_schedule(&sched_engine->tasklet);
	}
	spin_unlock_irqrestore(&guc->sched_engine->lock, flags);
}

static void guc_flush_submissions(struct intel_guc *guc)
{
	struct i915_sched_engine * const sched_engine = guc->sched_engine;
	unsigned long flags;

	spin_lock_irqsave(&sched_engine->lock, flags);
	spin_unlock_irqrestore(&sched_engine->lock, flags);
}

void intel_guc_submission_reset_prepare(struct intel_guc *guc)
745
{
746 747 748 749 750 751 752
	int i;

	if (unlikely(!guc_submission_initialized(guc))) {
		/* Reset called during driver load? GuC not yet initialised! */
		return;
	}

753
	intel_gt_park_heartbeats(guc_to_gt(guc));
754 755 756 757 758 759 760 761
	disable_submission(guc);
	guc->interrupts.disable(guc);

	/* Flush IRQ handler */
	spin_lock_irq(&guc_to_gt(guc)->irq_lock);
	spin_unlock_irq(&guc_to_gt(guc)->irq_lock);

	guc_flush_submissions(guc);
762 763

	/*
764 765 766 767
	 * Handle any outstanding G2Hs before reset. Call IRQ handler directly
	 * each pass as interrupt have been disabled. We always scrub for
	 * outstanding G2H as it is possible for outstanding_submission_g2h to
	 * be incremented after the context state update.
768
	 */
769 770 771
	for (i = 0; i < 4 && atomic_read(&guc->outstanding_submission_g2h); ++i) {
		intel_guc_to_host_event_handler(guc);
#define wait_for_reset(guc, wait_var) \
772
		intel_guc_wait_for_pending_msg(guc, wait_var, false, (HZ / 20))
773 774 775 776
		do {
			wait_for_reset(guc, &guc->outstanding_submission_g2h);
		} while (!list_empty(&guc->ct.requests.incoming));
	}
777

778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
	scrub_guc_desc_for_outstanding_g2h(guc);
}

static struct intel_engine_cs *
guc_virtual_get_sibling(struct intel_engine_cs *ve, unsigned int sibling)
{
	struct intel_engine_cs *engine;
	intel_engine_mask_t tmp, mask = ve->mask;
	unsigned int num_siblings = 0;

	for_each_engine_masked(engine, ve->gt, mask, tmp)
		if (num_siblings++ == sibling)
			return engine;

	return NULL;
}

static inline struct intel_engine_cs *
__context_to_physical_engine(struct intel_context *ce)
{
	struct intel_engine_cs *engine = ce->engine;

	if (intel_engine_is_virtual(engine))
		engine = guc_virtual_get_sibling(engine, 0);

	return engine;
804 805
}

806
static void guc_reset_state(struct intel_context *ce, u32 head, bool scrub)
807
{
808 809
	struct intel_engine_cs *engine = __context_to_physical_engine(ce);

810 811 812
	if (intel_context_is_banned(ce))
		return;

813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
	GEM_BUG_ON(!intel_context_is_pinned(ce));

	/*
	 * We want a simple context + ring to execute the breadcrumb update.
	 * We cannot rely on the context being intact across the GPU hang,
	 * so clear it and rebuild just what we need for the breadcrumb.
	 * All pending requests for this context will be zapped, and any
	 * future request will be after userspace has had the opportunity
	 * to recreate its own state.
	 */
	if (scrub)
		lrc_init_regs(ce, engine, true);

	/* Rerun the request; its payload has been neutered (if guilty). */
	lrc_update_regs(ce, engine, head);
}

830
static void guc_reset_nop(struct intel_engine_cs *engine)
831
{
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
}

static void guc_rewind_nop(struct intel_engine_cs *engine, bool stalled)
{
}

static void
__unwind_incomplete_requests(struct intel_context *ce)
{
	struct i915_request *rq, *rn;
	struct list_head *pl;
	int prio = I915_PRIORITY_INVALID;
	struct i915_sched_engine * const sched_engine =
		ce->engine->sched_engine;
	unsigned long flags;

	spin_lock_irqsave(&sched_engine->lock, flags);
	spin_lock(&ce->guc_active.lock);
850 851 852
	list_for_each_entry_safe_reverse(rq, rn,
					 &ce->guc_active.requests,
					 sched.link) {
853 854 855 856 857 858 859 860 861 862 863 864 865 866
		if (i915_request_completed(rq))
			continue;

		list_del_init(&rq->sched.link);
		__i915_request_unsubmit(rq);

		/* Push the request back into the queue for later resubmission. */
		GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
		if (rq_prio(rq) != prio) {
			prio = rq_prio(rq);
			pl = i915_sched_lookup_priolist(sched_engine, prio);
		}
		GEM_BUG_ON(i915_sched_engine_is_empty(sched_engine));

867
		list_add(&rq->sched.link, pl);
868 869 870 871 872 873 874 875 876
		set_bit(I915_FENCE_FLAG_PQUEUE, &rq->fence.flags);
	}
	spin_unlock(&ce->guc_active.lock);
	spin_unlock_irqrestore(&sched_engine->lock, flags);
}

static void __guc_reset_context(struct intel_context *ce, bool stalled)
{
	struct i915_request *rq;
877
	unsigned long flags;
878
	u32 head;
879
	bool skip = false;
880

881 882
	intel_context_get(ce);

883
	/*
884 885 886 887 888 889 890 891 892 893 894
	 * GuC will implicitly mark the context as non-schedulable when it sends
	 * the reset notification. Make sure our state reflects this change. The
	 * context will be marked enabled on resubmission.
	 *
	 * XXX: If the context is reset as a result of the request cancellation
	 * this G2H is received after the schedule disable complete G2H which is
	 * wrong as this creates a race between the request cancellation code
	 * re-submitting the context and this G2H handler. This is a bug in the
	 * GuC but can be worked around in the meantime but converting this to a
	 * NOP if a pending enable is in flight as this indicates that a request
	 * cancellation has occurred.
895
	 */
896 897 898 899 900 901 902 903
	spin_lock_irqsave(&ce->guc_state.lock, flags);
	if (likely(!context_pending_enable(ce)))
		clr_context_enabled(ce);
	else
		skip = true;
	spin_unlock_irqrestore(&ce->guc_state.lock, flags);
	if (unlikely(skip))
		goto out_put;
904

905
	rq = intel_context_find_active_request(ce);
906 907 908 909 910
	if (!rq) {
		head = ce->ring->tail;
		stalled = false;
		goto out_replay;
	}
911 912 913 914

	if (!i915_request_started(rq))
		stalled = false;

915 916
	GEM_BUG_ON(i915_active_is_idle(&ce->active));
	head = intel_ring_wrap(ce->ring, rq->head);
917
	__i915_request_reset(rq, stalled);
918

919 920 921
out_replay:
	guc_reset_state(ce, head, stalled);
	__unwind_incomplete_requests(ce);
922
out_put:
923
	intel_context_put(ce);
924 925 926 927 928 929
}

void intel_guc_submission_reset(struct intel_guc *guc, bool stalled)
{
	struct intel_context *ce;
	unsigned long index;
930
	unsigned long flags;
931 932 933 934 935 936

	if (unlikely(!guc_submission_initialized(guc))) {
		/* Reset called during driver load? GuC not yet initialised! */
		return;
	}

937 938 939 940 941 942 943
	xa_lock_irqsave(&guc->context_lookup, flags);
	xa_for_each(&guc->context_lookup, index, ce) {
		if (!kref_get_unless_zero(&ce->ref))
			continue;

		xa_unlock(&guc->context_lookup);

944 945 946
		if (intel_context_is_pinned(ce))
			__guc_reset_context(ce, stalled);

947 948 949 950 951 952
		intel_context_put(ce);

		xa_lock(&guc->context_lookup);
	}
	xa_unlock_irqrestore(&guc->context_lookup, flags);

953 954
	/* GuC is blown away, drop all references to contexts */
	xa_destroy(&guc->context_lookup);
955 956
}

957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
static void guc_cancel_context_requests(struct intel_context *ce)
{
	struct i915_sched_engine *sched_engine = ce_to_guc(ce)->sched_engine;
	struct i915_request *rq;
	unsigned long flags;

	/* Mark all executing requests as skipped. */
	spin_lock_irqsave(&sched_engine->lock, flags);
	spin_lock(&ce->guc_active.lock);
	list_for_each_entry(rq, &ce->guc_active.requests, sched.link)
		i915_request_put(i915_request_mark_eio(rq));
	spin_unlock(&ce->guc_active.lock);
	spin_unlock_irqrestore(&sched_engine->lock, flags);
}

static void
guc_cancel_sched_engine_requests(struct i915_sched_engine *sched_engine)
974 975 976 977 978
{
	struct i915_request *rq, *rn;
	struct rb_node *rb;
	unsigned long flags;

979
	/* Can be called during boot if GuC fails to load */
980
	if (!sched_engine)
981 982
		return;

983 984 985 986 987 988 989 990 991 992 993 994 995 996
	/*
	 * Before we call engine->cancel_requests(), we should have exclusive
	 * access to the submission state. This is arranged for us by the
	 * caller disabling the interrupt generation, the tasklet and other
	 * threads that may then access the same state, giving us a free hand
	 * to reset state. However, we still need to let lockdep be aware that
	 * we know this state may be accessed in hardirq context, so we
	 * disable the irq around this manipulation and we want to keep
	 * the spinlock focused on its duties and not accidentally conflate
	 * coverage to the submission's irq state. (Similarly, although we
	 * shouldn't need to disable irq around the manipulation of the
	 * submission's irq state, we also wish to remind ourselves that
	 * it is irq state.)
	 */
997
	spin_lock_irqsave(&sched_engine->lock, flags);
998 999

	/* Flush the queued requests to the timeline list (for retiring). */
1000
	while ((rb = rb_first_cached(&sched_engine->queue))) {
1001 1002
		struct i915_priolist *p = to_priolist(rb);

1003
		priolist_for_each_request_consume(rq, rn, p) {
1004
			list_del_init(&rq->sched.link);
1005

1006
			__i915_request_submit(rq);
1007 1008

			i915_request_put(i915_request_mark_eio(rq));
1009 1010
		}

1011
		rb_erase_cached(&p->node, &sched_engine->queue);
1012 1013 1014 1015 1016
		i915_priolist_free(p);
	}

	/* Remaining _unready_ requests will be nop'ed when submitted */

1017 1018
	sched_engine->queue_priority_hint = INT_MIN;
	sched_engine->queue = RB_ROOT_CACHED;
1019

1020
	spin_unlock_irqrestore(&sched_engine->lock, flags);
1021 1022
}

1023
void intel_guc_submission_cancel_requests(struct intel_guc *guc)
1024
{
1025 1026
	struct intel_context *ce;
	unsigned long index;
1027 1028 1029 1030 1031 1032 1033 1034
	unsigned long flags;

	xa_lock_irqsave(&guc->context_lookup, flags);
	xa_for_each(&guc->context_lookup, index, ce) {
		if (!kref_get_unless_zero(&ce->ref))
			continue;

		xa_unlock(&guc->context_lookup);
1035 1036 1037 1038

		if (intel_context_is_pinned(ce))
			guc_cancel_context_requests(ce);

1039 1040 1041 1042 1043 1044
		intel_context_put(ce);

		xa_lock(&guc->context_lookup);
	}
	xa_unlock_irqrestore(&guc->context_lookup, flags);

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	guc_cancel_sched_engine_requests(guc->sched_engine);

	/* GuC is blown away, drop all references to contexts */
	xa_destroy(&guc->context_lookup);
}

void intel_guc_submission_reset_finish(struct intel_guc *guc)
{
	/* Reset called during driver load or during wedge? */
	if (unlikely(!guc_submission_initialized(guc) ||
		     test_bit(I915_WEDGED, &guc_to_gt(guc)->reset.flags))) {
		return;
	}
1058

1059 1060 1061 1062 1063 1064 1065 1066 1067
	/*
	 * Technically possible for either of these values to be non-zero here,
	 * but very unlikely + harmless. Regardless let's add a warn so we can
	 * see in CI if this happens frequently / a precursor to taking down the
	 * machine.
	 */
	GEM_WARN_ON(atomic_read(&guc->outstanding_submission_g2h));
	atomic_set(&guc->outstanding_submission_g2h, 0);

1068
	intel_guc_global_policies_update(guc);
1069
	enable_submission(guc);
1070
	intel_gt_unpark_heartbeats(guc_to_gt(guc));
1071 1072
}

1073
/*
1074 1075
 * Set up the memory resources to be shared with the GuC (via the GGTT)
 * at firmware loading time.
1076
 */
1077
int intel_guc_submission_init(struct intel_guc *guc)
1078
{
1079
	int ret;
1080

1081
	if (guc->lrc_desc_pool)
1082
		return 0;
1083

1084
	ret = guc_lrc_desc_pool_create(guc);
1085 1086
	if (ret)
		return ret;
1087 1088 1089 1090
	/*
	 * Keep static analysers happy, let them know that we allocated the
	 * vma after testing that it didn't exist earlier.
	 */
1091
	GEM_BUG_ON(!guc->lrc_desc_pool);
1092

1093 1094
	xa_init_flags(&guc->context_lookup, XA_FLAGS_LOCK_IRQ);

1095 1096 1097 1098
	spin_lock_init(&guc->contexts_lock);
	INIT_LIST_HEAD(&guc->guc_id_list);
	ida_init(&guc->guc_ids);

1099
	return 0;
1100 1101
}

1102
void intel_guc_submission_fini(struct intel_guc *guc)
1103
{
1104 1105 1106 1107 1108
	if (!guc->lrc_desc_pool)
		return;

	guc_lrc_desc_pool_destroy(guc);
	i915_sched_engine_put(guc->sched_engine);
1109 1110
}

1111 1112 1113
static inline void queue_request(struct i915_sched_engine *sched_engine,
				 struct i915_request *rq,
				 int prio)
1114
{
1115 1116 1117 1118
	GEM_BUG_ON(!list_empty(&rq->sched.link));
	list_add_tail(&rq->sched.link,
		      i915_sched_lookup_priolist(sched_engine, prio));
	set_bit(I915_FENCE_FLAG_PQUEUE, &rq->fence.flags);
1119
	tasklet_hi_schedule(&sched_engine->tasklet);
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
}

static int guc_bypass_tasklet_submit(struct intel_guc *guc,
				     struct i915_request *rq)
{
	int ret;

	__i915_request_submit(rq);

	trace_i915_request_in(rq, 0);

	guc_set_lrc_tail(rq);
	ret = guc_add_request(guc, rq);
	if (ret == -EBUSY)
		guc->stalled_request = rq;

1136 1137 1138
	if (unlikely(ret == -EPIPE))
		disable_submission(guc);

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	return ret;
}

static void guc_submit_request(struct i915_request *rq)
{
	struct i915_sched_engine *sched_engine = rq->engine->sched_engine;
	struct intel_guc *guc = &rq->engine->gt->uc.guc;
	unsigned long flags;

	/* Will be called from irq-context when using foreign fences. */
	spin_lock_irqsave(&sched_engine->lock, flags);

1151 1152
	if (submission_disabled(guc) || guc->stalled_request ||
	    !i915_sched_engine_is_empty(sched_engine))
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
		queue_request(sched_engine, rq, rq_prio(rq));
	else if (guc_bypass_tasklet_submit(guc, rq) == -EBUSY)
		tasklet_hi_schedule(&sched_engine->tasklet);

	spin_unlock_irqrestore(&sched_engine->lock, flags);
}

static int new_guc_id(struct intel_guc *guc)
{
	return ida_simple_get(&guc->guc_ids, 0,
			      GUC_MAX_LRC_DESCRIPTORS, GFP_KERNEL |
			      __GFP_RETRY_MAYFAIL | __GFP_NOWARN);
}

static void __release_guc_id(struct intel_guc *guc, struct intel_context *ce)
{
	if (!context_guc_id_invalid(ce)) {
1170 1171
		ida_simple_remove(&guc->guc_ids, ce->guc_id.id);
		reset_lrc_desc(guc, ce->guc_id.id);
1172 1173
		set_context_guc_id_invalid(ce);
	}
1174 1175
	if (!list_empty(&ce->guc_id.link))
		list_del_init(&ce->guc_id.link);
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
}

static void release_guc_id(struct intel_guc *guc, struct intel_context *ce)
{
	unsigned long flags;

	spin_lock_irqsave(&guc->contexts_lock, flags);
	__release_guc_id(guc, ce);
	spin_unlock_irqrestore(&guc->contexts_lock, flags);
}

static int steal_guc_id(struct intel_guc *guc)
{
	struct intel_context *ce;
	int guc_id;

	lockdep_assert_held(&guc->contexts_lock);

	if (!list_empty(&guc->guc_id_list)) {
		ce = list_first_entry(&guc->guc_id_list,
				      struct intel_context,
1197
				      guc_id.link);
1198

1199
		GEM_BUG_ON(atomic_read(&ce->guc_id.ref));
1200 1201
		GEM_BUG_ON(context_guc_id_invalid(ce));

1202 1203
		list_del_init(&ce->guc_id.link);
		guc_id = ce->guc_id.id;
1204 1205

		spin_lock(&ce->guc_state.lock);
1206
		clr_context_registered(ce);
1207 1208
		spin_unlock(&ce->guc_state.lock);

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
		set_context_guc_id_invalid(ce);
		return guc_id;
	} else {
		return -EAGAIN;
	}
}

static int assign_guc_id(struct intel_guc *guc, u16 *out)
{
	int ret;

	lockdep_assert_held(&guc->contexts_lock);

	ret = new_guc_id(guc);
	if (unlikely(ret < 0)) {
		ret = steal_guc_id(guc);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

#define PIN_GUC_ID_TRIES	4
static int pin_guc_id(struct intel_guc *guc, struct intel_context *ce)
{
	int ret = 0;
	unsigned long flags, tries = PIN_GUC_ID_TRIES;

1239
	GEM_BUG_ON(atomic_read(&ce->guc_id.ref));
1240 1241 1242 1243

try_again:
	spin_lock_irqsave(&guc->contexts_lock, flags);

1244 1245
	might_lock(&ce->guc_state.lock);

1246
	if (context_guc_id_invalid(ce)) {
1247
		ret = assign_guc_id(guc, &ce->guc_id.id);
1248 1249 1250 1251
		if (ret)
			goto out_unlock;
		ret = 1;	/* Indidcates newly assigned guc_id */
	}
1252 1253 1254
	if (!list_empty(&ce->guc_id.link))
		list_del_init(&ce->guc_id.link);
	atomic_inc(&ce->guc_id.ref);
1255 1256 1257 1258 1259

out_unlock:
	spin_unlock_irqrestore(&guc->contexts_lock, flags);

	/*
1260
	 * -EAGAIN indicates no guc_id are available, let's retire any
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	 * outstanding requests to see if that frees up a guc_id. If the first
	 * retire didn't help, insert a sleep with the timeslice duration before
	 * attempting to retire more requests. Double the sleep period each
	 * subsequent pass before finally giving up. The sleep period has max of
	 * 100ms and minimum of 1ms.
	 */
	if (ret == -EAGAIN && --tries) {
		if (PIN_GUC_ID_TRIES - tries > 1) {
			unsigned int timeslice_shifted =
				ce->engine->props.timeslice_duration_ms <<
				(PIN_GUC_ID_TRIES - tries - 2);
			unsigned int max = min_t(unsigned int, 100,
						 timeslice_shifted);

			msleep(max_t(unsigned int, max, 1));
		}
		intel_gt_retire_requests(guc_to_gt(guc));
		goto try_again;
	}

	return ret;
}

static void unpin_guc_id(struct intel_guc *guc, struct intel_context *ce)
{
	unsigned long flags;

1288
	GEM_BUG_ON(atomic_read(&ce->guc_id.ref) < 0);
1289 1290 1291 1292 1293

	if (unlikely(context_guc_id_invalid(ce)))
		return;

	spin_lock_irqsave(&guc->contexts_lock, flags);
1294 1295 1296
	if (!context_guc_id_invalid(ce) && list_empty(&ce->guc_id.link) &&
	    !atomic_read(&ce->guc_id.ref))
		list_add_tail(&ce->guc_id.link, &guc->guc_id_list);
1297 1298 1299 1300 1301
	spin_unlock_irqrestore(&guc->contexts_lock, flags);
}

static int __guc_action_register_context(struct intel_guc *guc,
					 u32 guc_id,
1302 1303
					 u32 offset,
					 bool loop)
1304 1305 1306 1307 1308 1309 1310
{
	u32 action[] = {
		INTEL_GUC_ACTION_REGISTER_CONTEXT,
		guc_id,
		offset,
	};

1311
	return guc_submission_send_busy_loop(guc, action, ARRAY_SIZE(action),
1312
					     0, loop);
1313 1314
}

1315
static int register_context(struct intel_context *ce, bool loop)
1316 1317 1318
{
	struct intel_guc *guc = ce_to_guc(ce);
	u32 offset = intel_guc_ggtt_offset(guc, guc->lrc_desc_pool) +
1319
		ce->guc_id.id * sizeof(struct guc_lrc_desc);
1320
	int ret;
1321

1322 1323
	trace_intel_context_register(ce);

1324
	ret = __guc_action_register_context(guc, ce->guc_id.id, offset, loop);
1325 1326 1327 1328
	if (likely(!ret)) {
		unsigned long flags;

		spin_lock_irqsave(&ce->guc_state.lock, flags);
1329
		set_context_registered(ce);
1330 1331
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);
	}
1332 1333

	return ret;
1334 1335 1336
}

static int __guc_action_deregister_context(struct intel_guc *guc,
1337
					   u32 guc_id)
1338 1339 1340 1341 1342 1343
{
	u32 action[] = {
		INTEL_GUC_ACTION_DEREGISTER_CONTEXT,
		guc_id,
	};

1344 1345
	return guc_submission_send_busy_loop(guc, action, ARRAY_SIZE(action),
					     G2H_LEN_DW_DEREGISTER_CONTEXT,
1346
					     true);
1347 1348
}

1349
static int deregister_context(struct intel_context *ce, u32 guc_id)
1350 1351 1352
{
	struct intel_guc *guc = ce_to_guc(ce);

1353 1354
	trace_intel_context_deregister(ce);

1355
	return __guc_action_deregister_context(guc, guc_id);
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
}

static intel_engine_mask_t adjust_engine_mask(u8 class, intel_engine_mask_t mask)
{
	switch (class) {
	case RENDER_CLASS:
		return mask >> RCS0;
	case VIDEO_ENHANCEMENT_CLASS:
		return mask >> VECS0;
	case VIDEO_DECODE_CLASS:
		return mask >> VCS0;
	case COPY_ENGINE_CLASS:
		return mask >> BCS0;
	default:
		MISSING_CASE(class);
		return 0;
	}
}

static void guc_context_policy_init(struct intel_engine_cs *engine,
				    struct guc_lrc_desc *desc)
{
	desc->policy_flags = 0;

1380 1381 1382
	if (engine->flags & I915_ENGINE_WANT_FORCED_PREEMPTION)
		desc->policy_flags |= CONTEXT_POLICY_FLAG_PREEMPT_TO_IDLE;

1383 1384 1385
	/* NB: For both of these, zero means disabled. */
	desc->execution_quantum = engine->props.timeslice_duration_ms * 1000;
	desc->preemption_timeout = engine->props.preempt_timeout_ms * 1000;
1386 1387
}

1388
static int guc_lrc_desc_pin(struct intel_context *ce, bool loop)
1389 1390 1391 1392
{
	struct intel_engine_cs *engine = ce->engine;
	struct intel_runtime_pm *runtime_pm = engine->uncore->rpm;
	struct intel_guc *guc = &engine->gt->uc.guc;
1393
	u32 desc_idx = ce->guc_id.id;
1394 1395 1396 1397 1398 1399
	struct guc_lrc_desc *desc;
	bool context_registered;
	intel_wakeref_t wakeref;
	int ret = 0;

	GEM_BUG_ON(!engine->mask);
1400
	GEM_BUG_ON(!sched_state_is_init(ce));
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418

	/*
	 * Ensure LRC + CT vmas are is same region as write barrier is done
	 * based on CT vma region.
	 */
	GEM_BUG_ON(i915_gem_object_is_lmem(guc->ct.vma->obj) !=
		   i915_gem_object_is_lmem(ce->ring->vma->obj));

	context_registered = lrc_desc_registered(guc, desc_idx);

	reset_lrc_desc(guc, desc_idx);
	set_lrc_desc_registered(guc, desc_idx, ce);

	desc = __get_lrc_desc(guc, desc_idx);
	desc->engine_class = engine_class_to_guc_class(engine->class);
	desc->engine_submit_mask = adjust_engine_mask(engine->class,
						      engine->mask);
	desc->hw_context_desc = ce->lrc.lrca;
1419
	desc->priority = ce->guc_active.prio;
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	desc->context_flags = CONTEXT_REGISTRATION_FLAG_KMD;
	guc_context_policy_init(engine, desc);

	/*
	 * The context_lookup xarray is used to determine if the hardware
	 * context is currently registered. There are two cases in which it
	 * could be registered either the guc_id has been stolen from another
	 * context or the lrc descriptor address of this context has changed. In
	 * either case the context needs to be deregistered with the GuC before
	 * registering this context.
	 */
	if (context_registered) {
1432 1433 1434
		bool disabled;
		unsigned long flags;

1435
		trace_intel_context_steal_guc_id(ce);
1436 1437 1438 1439 1440 1441
		GEM_BUG_ON(!loop);

		/* Seal race with Reset */
		spin_lock_irqsave(&ce->guc_state.lock, flags);
		disabled = submission_disabled(guc);
		if (likely(!disabled)) {
1442 1443
			set_context_wait_for_deregister_to_register(ce);
			intel_context_get(ce);
1444 1445 1446 1447 1448
		}
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);
		if (unlikely(disabled)) {
			reset_lrc_desc(guc, desc_idx);
			return 0;	/* Will get registered later */
1449
		}
1450 1451 1452 1453 1454 1455

		/*
		 * If stealing the guc_id, this ce has the same guc_id as the
		 * context whose guc_id was stolen.
		 */
		with_intel_runtime_pm(runtime_pm, wakeref)
1456
			ret = deregister_context(ce, ce->guc_id.id);
1457
		if (unlikely(ret == -ENODEV))
1458
			ret = 0;	/* Will get registered later */
1459 1460
	} else {
		with_intel_runtime_pm(runtime_pm, wakeref)
1461
			ret = register_context(ce, loop);
1462 1463 1464
		if (unlikely(ret == -EBUSY)) {
			reset_lrc_desc(guc, desc_idx);
		} else if (unlikely(ret == -ENODEV)) {
1465 1466
			reset_lrc_desc(guc, desc_idx);
			ret = 0;	/* Will get registered later */
1467
		}
1468 1469 1470
	}

	return ret;
1471 1472
}

1473 1474 1475 1476
static int __guc_context_pre_pin(struct intel_context *ce,
				 struct intel_engine_cs *engine,
				 struct i915_gem_ww_ctx *ww,
				 void **vaddr)
1477
{
1478
	return lrc_pre_pin(ce, engine, ww, vaddr);
1479 1480
}

1481 1482 1483
static int __guc_context_pin(struct intel_context *ce,
			     struct intel_engine_cs *engine,
			     void *vaddr)
1484
{
1485 1486 1487 1488 1489 1490 1491 1492 1493
	if (i915_ggtt_offset(ce->state) !=
	    (ce->lrc.lrca & CTX_GTT_ADDRESS_MASK))
		set_bit(CONTEXT_LRCA_DIRTY, &ce->flags);

	/*
	 * GuC context gets pinned in guc_request_alloc. See that function for
	 * explaination of why.
	 */

1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	return lrc_pin(ce, engine, vaddr);
}

static int guc_context_pre_pin(struct intel_context *ce,
			       struct i915_gem_ww_ctx *ww,
			       void **vaddr)
{
	return __guc_context_pre_pin(ce, ce->engine, ww, vaddr);
}

static int guc_context_pin(struct intel_context *ce, void *vaddr)
{
	return __guc_context_pin(ce, ce->engine, vaddr);
1507 1508
}

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
static void guc_context_unpin(struct intel_context *ce)
{
	struct intel_guc *guc = ce_to_guc(ce);

	unpin_guc_id(guc, ce);
	lrc_unpin(ce);
}

static void guc_context_post_unpin(struct intel_context *ce)
{
	lrc_post_unpin(ce);
}

1522 1523 1524 1525 1526
static void __guc_context_sched_enable(struct intel_guc *guc,
				       struct intel_context *ce)
{
	u32 action[] = {
		INTEL_GUC_ACTION_SCHED_CONTEXT_MODE_SET,
1527
		ce->guc_id.id,
1528 1529 1530 1531 1532 1533 1534 1535 1536
		GUC_CONTEXT_ENABLE
	};

	trace_intel_context_sched_enable(ce);

	guc_submission_send_busy_loop(guc, action, ARRAY_SIZE(action),
				      G2H_LEN_DW_SCHED_CONTEXT_MODE_SET, true);
}

1537 1538 1539 1540 1541 1542
static void __guc_context_sched_disable(struct intel_guc *guc,
					struct intel_context *ce,
					u16 guc_id)
{
	u32 action[] = {
		INTEL_GUC_ACTION_SCHED_CONTEXT_MODE_SET,
1543
		guc_id,	/* ce->guc_id.id not stable */
1544 1545 1546 1547 1548
		GUC_CONTEXT_DISABLE
	};

	GEM_BUG_ON(guc_id == GUC_INVALID_LRC_ID);

1549
	trace_intel_context_sched_disable(ce);
1550

1551 1552
	guc_submission_send_busy_loop(guc, action, ARRAY_SIZE(action),
				      G2H_LEN_DW_SCHED_CONTEXT_MODE_SET, true);
1553 1554
}

1555 1556 1557 1558
static void guc_blocked_fence_complete(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);

1559 1560
	if (!i915_sw_fence_done(&ce->guc_state.blocked))
		i915_sw_fence_complete(&ce->guc_state.blocked);
1561 1562 1563 1564 1565
}

static void guc_blocked_fence_reinit(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);
1566
	GEM_BUG_ON(!i915_sw_fence_done(&ce->guc_state.blocked));
1567 1568 1569 1570 1571 1572

	/*
	 * This fence is always complete unless a pending schedule disable is
	 * outstanding. We arm the fence here and complete it when we receive
	 * the pending schedule disable complete message.
	 */
1573 1574 1575 1576
	i915_sw_fence_fini(&ce->guc_state.blocked);
	i915_sw_fence_reinit(&ce->guc_state.blocked);
	i915_sw_fence_await(&ce->guc_state.blocked);
	i915_sw_fence_commit(&ce->guc_state.blocked);
1577 1578
}

1579 1580 1581 1582 1583 1584
static u16 prep_context_pending_disable(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);

	set_context_pending_disable(ce);
	clr_context_enabled(ce);
1585
	guc_blocked_fence_reinit(ce);
1586
	intel_context_get(ce);
1587

1588
	return ce->guc_id.id;
1589 1590
}

1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
static struct i915_sw_fence *guc_context_block(struct intel_context *ce)
{
	struct intel_guc *guc = ce_to_guc(ce);
	unsigned long flags;
	struct intel_runtime_pm *runtime_pm = ce->engine->uncore->rpm;
	intel_wakeref_t wakeref;
	u16 guc_id;
	bool enabled;

	spin_lock_irqsave(&ce->guc_state.lock, flags);

	incr_context_blocked(ce);

	enabled = context_enabled(ce);
	if (unlikely(!enabled || submission_disabled(guc))) {
		if (enabled)
			clr_context_enabled(ce);
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);
1609
		return &ce->guc_state.blocked;
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	}

	/*
	 * We add +2 here as the schedule disable complete CTB handler calls
	 * intel_context_sched_disable_unpin (-2 to pin_count).
	 */
	atomic_add(2, &ce->pin_count);

	guc_id = prep_context_pending_disable(ce);

	spin_unlock_irqrestore(&ce->guc_state.lock, flags);

	with_intel_runtime_pm(runtime_pm, wakeref)
		__guc_context_sched_disable(guc, ce, guc_id);

1625
	return &ce->guc_state.blocked;
1626 1627
}

1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
#define SCHED_STATE_MULTI_BLOCKED_MASK \
	(SCHED_STATE_BLOCKED_MASK & ~SCHED_STATE_BLOCKED)
#define SCHED_STATE_NO_UNBLOCK \
	(SCHED_STATE_MULTI_BLOCKED_MASK | \
	 SCHED_STATE_PENDING_DISABLE | \
	 SCHED_STATE_BANNED)

static bool context_cant_unblock(struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_state.lock);

	return (ce->guc_state.sched_state & SCHED_STATE_NO_UNBLOCK) ||
		context_guc_id_invalid(ce) ||
1641
		!lrc_desc_registered(ce_to_guc(ce), ce->guc_id.id) ||
1642 1643 1644
		!intel_context_is_pinned(ce);
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
static void guc_context_unblock(struct intel_context *ce)
{
	struct intel_guc *guc = ce_to_guc(ce);
	unsigned long flags;
	struct intel_runtime_pm *runtime_pm = ce->engine->uncore->rpm;
	intel_wakeref_t wakeref;
	bool enable;

	GEM_BUG_ON(context_enabled(ce));

	spin_lock_irqsave(&ce->guc_state.lock, flags);

	if (unlikely(submission_disabled(guc) ||
1658
		     context_cant_unblock(ce))) {
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
		enable = false;
	} else {
		enable = true;
		set_context_pending_enable(ce);
		set_context_enabled(ce);
		intel_context_get(ce);
	}

	decr_context_blocked(ce);

	spin_unlock_irqrestore(&ce->guc_state.lock, flags);

	if (enable) {
		with_intel_runtime_pm(runtime_pm, wakeref)
			__guc_context_sched_enable(guc, ce);
	}
}

static void guc_context_cancel_request(struct intel_context *ce,
				       struct i915_request *rq)
{
	if (i915_sw_fence_signaled(&rq->submit)) {
1681
		struct i915_sw_fence *fence;
1682

1683 1684
		intel_context_get(ce);
		fence = guc_context_block(ce);
1685 1686 1687 1688 1689 1690
		i915_sw_fence_wait(fence);
		if (!i915_request_completed(rq)) {
			__i915_request_skip(rq);
			guc_reset_state(ce, intel_ring_wrap(ce->ring, rq->head),
					true);
		}
1691 1692 1693 1694 1695 1696 1697

		/*
		 * XXX: Racey if context is reset, see comment in
		 * __guc_reset_context().
		 */
		flush_work(&ce_to_guc(ce)->ct.requests.worker);

1698
		guc_context_unblock(ce);
1699
		intel_context_put(ce);
1700 1701 1702
	}
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
static void __guc_context_set_preemption_timeout(struct intel_guc *guc,
						 u16 guc_id,
						 u32 preemption_timeout)
{
	u32 action[] = {
		INTEL_GUC_ACTION_SET_CONTEXT_PREEMPTION_TIMEOUT,
		guc_id,
		preemption_timeout
	};

	intel_guc_send_busy_loop(guc, action, ARRAY_SIZE(action), 0, true);
}

static void guc_context_ban(struct intel_context *ce, struct i915_request *rq)
{
	struct intel_guc *guc = ce_to_guc(ce);
	struct intel_runtime_pm *runtime_pm =
		&ce->engine->gt->i915->runtime_pm;
	intel_wakeref_t wakeref;
	unsigned long flags;

	guc_flush_submissions(guc);

	spin_lock_irqsave(&ce->guc_state.lock, flags);
	set_context_banned(ce);

	if (submission_disabled(guc) ||
	    (!context_enabled(ce) && !context_pending_disable(ce))) {
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);

		guc_cancel_context_requests(ce);
		intel_engine_signal_breadcrumbs(ce->engine);
	} else if (!context_pending_disable(ce)) {
		u16 guc_id;

		/*
		 * We add +2 here as the schedule disable complete CTB handler
		 * calls intel_context_sched_disable_unpin (-2 to pin_count).
		 */
		atomic_add(2, &ce->pin_count);

		guc_id = prep_context_pending_disable(ce);
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);

		/*
		 * In addition to disabling scheduling, set the preemption
		 * timeout to the minimum value (1 us) so the banned context
		 * gets kicked off the HW ASAP.
		 */
		with_intel_runtime_pm(runtime_pm, wakeref) {
			__guc_context_set_preemption_timeout(guc, guc_id, 1);
			__guc_context_sched_disable(guc, ce, guc_id);
		}
	} else {
		if (!context_guc_id_invalid(ce))
			with_intel_runtime_pm(runtime_pm, wakeref)
				__guc_context_set_preemption_timeout(guc,
1760
								     ce->guc_id.id,
1761 1762 1763 1764 1765
								     1);
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);
	}
}

1766 1767 1768 1769
static void guc_context_sched_disable(struct intel_context *ce)
{
	struct intel_guc *guc = ce_to_guc(ce);
	unsigned long flags;
1770
	struct intel_runtime_pm *runtime_pm = &ce->engine->gt->i915->runtime_pm;
1771
	intel_wakeref_t wakeref;
1772
	u16 guc_id;
1773 1774

	spin_lock_irqsave(&ce->guc_state.lock, flags);
1775 1776

	/*
1777 1778 1779 1780 1781
	 * We have to check if the context has been disabled by another thread,
	 * check if submssion has been disabled to seal a race with reset and
	 * finally check if any more requests have been committed to the
	 * context ensursing that a request doesn't slip through the
	 * 'context_pending_disable' fence.
1782
	 */
1783 1784
	if (unlikely(!context_enabled(ce) || submission_disabled(guc) ||
		     context_has_committed_requests(ce))) {
1785
		clr_context_enabled(ce);
1786 1787 1788
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);
		goto unpin;
	}
1789
	guc_id = prep_context_pending_disable(ce);
1790

1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
	spin_unlock_irqrestore(&ce->guc_state.lock, flags);

	with_intel_runtime_pm(runtime_pm, wakeref)
		__guc_context_sched_disable(guc, ce, guc_id);

	return;
unpin:
	intel_context_sched_disable_unpin(ce);
}

1801 1802 1803 1804
static inline void guc_lrc_desc_unpin(struct intel_context *ce)
{
	struct intel_guc *guc = ce_to_guc(ce);

1805 1806
	GEM_BUG_ON(!lrc_desc_registered(guc, ce->guc_id.id));
	GEM_BUG_ON(ce != __get_context(guc, ce->guc_id.id));
1807
	GEM_BUG_ON(context_enabled(ce));
1808

1809
	deregister_context(ce, ce->guc_id.id);
1810 1811
}

1812 1813
static void __guc_context_destroy(struct intel_context *ce)
{
1814 1815 1816 1817
	GEM_BUG_ON(ce->guc_active.prio_count[GUC_CLIENT_PRIORITY_KMD_HIGH] ||
		   ce->guc_active.prio_count[GUC_CLIENT_PRIORITY_HIGH] ||
		   ce->guc_active.prio_count[GUC_CLIENT_PRIORITY_KMD_NORMAL] ||
		   ce->guc_active.prio_count[GUC_CLIENT_PRIORITY_NORMAL]);
1818
	GEM_BUG_ON(ce->guc_state.number_committed_requests);
1819

1820 1821 1822 1823 1824 1825 1826
	lrc_fini(ce);
	intel_context_fini(ce);

	if (intel_engine_is_virtual(ce->engine)) {
		struct guc_virtual_engine *ve =
			container_of(ce, typeof(*ve), context);

1827 1828 1829
		if (ve->base.breadcrumbs)
			intel_breadcrumbs_put(ve->base.breadcrumbs);

1830 1831 1832 1833 1834 1835
		kfree(ve);
	} else {
		intel_context_free(ce);
	}
}

1836 1837 1838 1839 1840 1841 1842
static void guc_context_destroy(struct kref *kref)
{
	struct intel_context *ce = container_of(kref, typeof(*ce), ref);
	struct intel_runtime_pm *runtime_pm = ce->engine->uncore->rpm;
	struct intel_guc *guc = ce_to_guc(ce);
	intel_wakeref_t wakeref;
	unsigned long flags;
1843
	bool disabled;
1844 1845 1846 1847

	/*
	 * If the guc_id is invalid this context has been stolen and we can free
	 * it immediately. Also can be freed immediately if the context is not
1848
	 * registered with the GuC or the GuC is in the middle of a reset.
1849 1850
	 */
	if (context_guc_id_invalid(ce)) {
1851
		__guc_context_destroy(ce);
1852
		return;
1853
	} else if (submission_disabled(guc) ||
1854
		   !lrc_desc_registered(guc, ce->guc_id.id)) {
1855
		release_guc_id(guc, ce);
1856
		__guc_context_destroy(ce);
1857 1858 1859 1860 1861 1862
		return;
	}

	/*
	 * We have to acquire the context spinlock and check guc_id again, if it
	 * is valid it hasn't been stolen and needs to be deregistered. We
1863
	 * delete this context from the list of unpinned guc_id available to
1864 1865
	 * steal to seal a race with guc_lrc_desc_pin(). When the G2H CTB
	 * returns indicating this context has been deregistered the guc_id is
1866
	 * returned to the pool of available guc_id.
1867 1868 1869 1870
	 */
	spin_lock_irqsave(&guc->contexts_lock, flags);
	if (context_guc_id_invalid(ce)) {
		spin_unlock_irqrestore(&guc->contexts_lock, flags);
1871
		__guc_context_destroy(ce);
1872 1873 1874
		return;
	}

1875 1876
	if (!list_empty(&ce->guc_id.link))
		list_del_init(&ce->guc_id.link);
1877 1878
	spin_unlock_irqrestore(&guc->contexts_lock, flags);

1879 1880 1881
	/* Seal race with Reset */
	spin_lock_irqsave(&ce->guc_state.lock, flags);
	disabled = submission_disabled(guc);
1882
	if (likely(!disabled)) {
1883
		set_context_destroyed(ce);
1884 1885
		clr_context_registered(ce);
	}
1886 1887 1888 1889 1890 1891 1892
	spin_unlock_irqrestore(&ce->guc_state.lock, flags);
	if (unlikely(disabled)) {
		release_guc_id(guc, ce);
		__guc_context_destroy(ce);
		return;
	}

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
	/*
	 * We defer GuC context deregistration until the context is destroyed
	 * in order to save on CTBs. With this optimization ideally we only need
	 * 1 CTB to register the context during the first pin and 1 CTB to
	 * deregister the context when the context is destroyed. Without this
	 * optimization, a CTB would be needed every pin & unpin.
	 *
	 * XXX: Need to acqiure the runtime wakeref as this can be triggered
	 * from context_free_worker when runtime wakeref is not held.
	 * guc_lrc_desc_unpin requires the runtime as a GuC register is written
	 * in H2G CTB to deregister the context. A future patch may defer this
	 * H2G CTB if the runtime wakeref is zero.
	 */
	with_intel_runtime_pm(runtime_pm, wakeref)
		guc_lrc_desc_unpin(ce);
}

static int guc_context_alloc(struct intel_context *ce)
{
	return lrc_alloc(ce, ce->engine);
}

1915 1916 1917 1918 1919 1920
static void guc_context_set_prio(struct intel_guc *guc,
				 struct intel_context *ce,
				 u8 prio)
{
	u32 action[] = {
		INTEL_GUC_ACTION_SET_CONTEXT_PRIORITY,
1921
		ce->guc_id.id,
1922 1923 1924 1925 1926
		prio,
	};

	GEM_BUG_ON(prio < GUC_CLIENT_PRIORITY_KMD_HIGH ||
		   prio > GUC_CLIENT_PRIORITY_NORMAL);
1927
	lockdep_assert_held(&ce->guc_active.lock);
1928

1929 1930 1931
	if (ce->guc_active.prio == prio || submission_disabled(guc) ||
	    !context_registered(ce)) {
		ce->guc_active.prio = prio;
1932
		return;
1933
	}
1934 1935 1936

	guc_submission_send_busy_loop(guc, action, ARRAY_SIZE(action), 0, true);

1937
	ce->guc_active.prio = prio;
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
	trace_intel_context_set_prio(ce);
}

static inline u8 map_i915_prio_to_guc_prio(int prio)
{
	if (prio == I915_PRIORITY_NORMAL)
		return GUC_CLIENT_PRIORITY_KMD_NORMAL;
	else if (prio < I915_PRIORITY_NORMAL)
		return GUC_CLIENT_PRIORITY_NORMAL;
	else if (prio < I915_PRIORITY_DISPLAY)
		return GUC_CLIENT_PRIORITY_HIGH;
	else
		return GUC_CLIENT_PRIORITY_KMD_HIGH;
}

static inline void add_context_inflight_prio(struct intel_context *ce,
					     u8 guc_prio)
{
	lockdep_assert_held(&ce->guc_active.lock);
1957
	GEM_BUG_ON(guc_prio >= ARRAY_SIZE(ce->guc_active.prio_count));
1958

1959
	++ce->guc_active.prio_count[guc_prio];
1960 1961

	/* Overflow protection */
1962
	GEM_WARN_ON(!ce->guc_active.prio_count[guc_prio]);
1963 1964 1965 1966 1967 1968
}

static inline void sub_context_inflight_prio(struct intel_context *ce,
					     u8 guc_prio)
{
	lockdep_assert_held(&ce->guc_active.lock);
1969
	GEM_BUG_ON(guc_prio >= ARRAY_SIZE(ce->guc_active.prio_count));
1970 1971

	/* Underflow protection */
1972
	GEM_WARN_ON(!ce->guc_active.prio_count[guc_prio]);
1973

1974
	--ce->guc_active.prio_count[guc_prio];
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
}

static inline void update_context_prio(struct intel_context *ce)
{
	struct intel_guc *guc = &ce->engine->gt->uc.guc;
	int i;

	BUILD_BUG_ON(GUC_CLIENT_PRIORITY_KMD_HIGH != 0);
	BUILD_BUG_ON(GUC_CLIENT_PRIORITY_KMD_HIGH > GUC_CLIENT_PRIORITY_NORMAL);

	lockdep_assert_held(&ce->guc_active.lock);

1987 1988
	for (i = 0; i < ARRAY_SIZE(ce->guc_active.prio_count); ++i) {
		if (ce->guc_active.prio_count[i]) {
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
			guc_context_set_prio(guc, ce, i);
			break;
		}
	}
}

static inline bool new_guc_prio_higher(u8 old_guc_prio, u8 new_guc_prio)
{
	/* Lower value is higher priority */
	return new_guc_prio < old_guc_prio;
}

2001 2002 2003
static void add_to_context(struct i915_request *rq)
{
	struct intel_context *ce = rq->context;
2004 2005 2006
	u8 new_guc_prio = map_i915_prio_to_guc_prio(rq_prio(rq));

	GEM_BUG_ON(rq->guc_prio == GUC_PRIO_FINI);
2007 2008 2009

	spin_lock(&ce->guc_active.lock);
	list_move_tail(&rq->sched.link, &ce->guc_active.requests);
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020

	if (rq->guc_prio == GUC_PRIO_INIT) {
		rq->guc_prio = new_guc_prio;
		add_context_inflight_prio(ce, rq->guc_prio);
	} else if (new_guc_prio_higher(rq->guc_prio, new_guc_prio)) {
		sub_context_inflight_prio(ce, rq->guc_prio);
		rq->guc_prio = new_guc_prio;
		add_context_inflight_prio(ce, rq->guc_prio);
	}
	update_context_prio(ce);

2021 2022 2023
	spin_unlock(&ce->guc_active.lock);
}

2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
static void guc_prio_fini(struct i915_request *rq, struct intel_context *ce)
{
	lockdep_assert_held(&ce->guc_active.lock);

	if (rq->guc_prio != GUC_PRIO_INIT &&
	    rq->guc_prio != GUC_PRIO_FINI) {
		sub_context_inflight_prio(ce, rq->guc_prio);
		update_context_prio(ce);
	}
	rq->guc_prio = GUC_PRIO_FINI;
}

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
static void remove_from_context(struct i915_request *rq)
{
	struct intel_context *ce = rq->context;

	spin_lock_irq(&ce->guc_active.lock);

	list_del_init(&rq->sched.link);
	clear_bit(I915_FENCE_FLAG_PQUEUE, &rq->fence.flags);

	/* Prevent further __await_execution() registering a cb, then flush */
	set_bit(I915_FENCE_FLAG_ACTIVE, &rq->fence.flags);

2048 2049
	guc_prio_fini(rq, ce);

2050 2051
	spin_unlock_irq(&ce->guc_active.lock);

2052 2053 2054 2055
	spin_lock_irq(&ce->guc_state.lock);
	decr_context_committed_requests(ce);
	spin_unlock_irq(&ce->guc_state.lock);

2056
	atomic_dec(&ce->guc_id.ref);
2057 2058 2059
	i915_request_notify_execute_cb_imm(rq);
}

2060 2061 2062 2063 2064
static const struct intel_context_ops guc_context_ops = {
	.alloc = guc_context_alloc,

	.pre_pin = guc_context_pre_pin,
	.pin = guc_context_pin,
2065 2066
	.unpin = guc_context_unpin,
	.post_unpin = guc_context_post_unpin,
2067

2068 2069
	.ban = guc_context_ban,

2070 2071
	.cancel_request = guc_context_cancel_request,

2072 2073 2074
	.enter = intel_context_enter_engine,
	.exit = intel_context_exit_engine,

2075 2076
	.sched_disable = guc_context_sched_disable,

2077
	.reset = lrc_reset,
2078
	.destroy = guc_context_destroy,
2079 2080

	.create_virtual = guc_create_virtual,
2081 2082
};

2083 2084 2085 2086 2087 2088 2089 2090
static void submit_work_cb(struct irq_work *wrk)
{
	struct i915_request *rq = container_of(wrk, typeof(*rq), submit_work);

	might_lock(&rq->engine->sched_engine->lock);
	i915_sw_fence_complete(&rq->submit);
}

2091 2092
static void __guc_signal_context_fence(struct intel_context *ce)
{
2093
	struct i915_request *rq, *rn;
2094 2095 2096

	lockdep_assert_held(&ce->guc_state.lock);

2097 2098 2099
	if (!list_empty(&ce->guc_state.fences))
		trace_intel_context_fence_release(ce);

2100 2101 2102 2103 2104 2105 2106 2107 2108
	/*
	 * Use an IRQ to ensure locking order of sched_engine->lock ->
	 * ce->guc_state.lock is preserved.
	 */
	list_for_each_entry_safe(rq, rn, &ce->guc_state.fences,
				 guc_fence_link) {
		list_del(&rq->guc_fence_link);
		irq_work_queue(&rq->submit_work);
	}
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122

	INIT_LIST_HEAD(&ce->guc_state.fences);
}

static void guc_signal_context_fence(struct intel_context *ce)
{
	unsigned long flags;

	spin_lock_irqsave(&ce->guc_state.lock, flags);
	clr_context_wait_for_deregister_to_register(ce);
	__guc_signal_context_fence(ce);
	spin_unlock_irqrestore(&ce->guc_state.lock, flags);
}

2123 2124
static bool context_needs_register(struct intel_context *ce, bool new_guc_id)
{
2125
	return (new_guc_id || test_bit(CONTEXT_LRCA_DIRTY, &ce->flags) ||
2126
		!lrc_desc_registered(ce_to_guc(ce), ce->guc_id.id)) &&
2127
		!submission_disabled(ce_to_guc(ce));
2128 2129
}

2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
static void guc_context_init(struct intel_context *ce)
{
	const struct i915_gem_context *ctx;
	int prio = I915_CONTEXT_DEFAULT_PRIORITY;

	rcu_read_lock();
	ctx = rcu_dereference(ce->gem_context);
	if (ctx)
		prio = ctx->sched.priority;
	rcu_read_unlock();

	ce->guc_active.prio = map_i915_prio_to_guc_prio(prio);
	set_bit(CONTEXT_GUC_INIT, &ce->flags);
}

2145
static int guc_request_alloc(struct i915_request *rq)
2146
{
2147 2148
	struct intel_context *ce = rq->context;
	struct intel_guc *guc = ce_to_guc(ce);
2149
	unsigned long flags;
2150 2151
	int ret;

2152
	GEM_BUG_ON(!intel_context_is_pinned(rq->context));
2153 2154 2155 2156 2157 2158

	/*
	 * Flush enough space to reduce the likelihood of waiting after
	 * we start building the request - in which case we will just
	 * have to repeat work.
	 */
2159
	rq->reserved_space += GUC_REQUEST_SIZE;
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169

	/*
	 * Note that after this point, we have committed to using
	 * this request as it is being used to both track the
	 * state of engine initialisation and liveness of the
	 * golden renderstate above. Think twice before you try
	 * to cancel/unwind this request now.
	 */

	/* Unconditionally invalidate GPU caches and TLBs. */
2170
	ret = rq->engine->emit_flush(rq, EMIT_INVALIDATE);
2171 2172 2173
	if (ret)
		return ret;

2174
	rq->reserved_space -= GUC_REQUEST_SIZE;
2175

2176 2177 2178
	if (unlikely(!test_bit(CONTEXT_GUC_INIT, &ce->flags)))
		guc_context_init(ce);

2179 2180 2181
	/*
	 * Call pin_guc_id here rather than in the pinning step as with
	 * dma_resv, contexts can be repeatedly pinned / unpinned trashing the
2182 2183
	 * guc_id and creating horrible race conditions. This is especially bad
	 * when guc_id are being stolen due to over subscription. By the time
2184 2185
	 * this function is reached, it is guaranteed that the guc_id will be
	 * persistent until the generated request is retired. Thus, sealing these
2186
	 * race conditions. It is still safe to fail here if guc_id are
2187 2188 2189 2190 2191 2192 2193 2194 2195
	 * exhausted and return -EAGAIN to the user indicating that they can try
	 * again in the future.
	 *
	 * There is no need for a lock here as the timeline mutex ensures at
	 * most one context can be executing this code path at once. The
	 * guc_id_ref is incremented once for every request in flight and
	 * decremented on each retire. When it is zero, a lock around the
	 * increment (in pin_guc_id) is needed to seal a race with unpin_guc_id.
	 */
2196
	if (atomic_add_unless(&ce->guc_id.ref, 1, 0))
2197
		goto out;
2198

2199 2200 2201 2202
	ret = pin_guc_id(guc, ce);	/* returns 1 if new guc_id assigned */
	if (unlikely(ret < 0))
		return ret;
	if (context_needs_register(ce, !!ret)) {
2203
		ret = guc_lrc_desc_pin(ce, true);
2204
		if (unlikely(ret)) {	/* unwind */
2205 2206 2207 2208
			if (ret == -EPIPE) {
				disable_submission(guc);
				goto out;	/* GPU will be reset */
			}
2209
			atomic_dec(&ce->guc_id.ref);
2210 2211 2212 2213
			unpin_guc_id(guc, ce);
			return ret;
		}
	}
2214

2215
	clear_bit(CONTEXT_LRCA_DIRTY, &ce->flags);
2216

2217 2218 2219
out:
	/*
	 * We block all requests on this context if a G2H is pending for a
2220 2221 2222 2223
	 * schedule disable or context deregistration as the GuC will fail a
	 * schedule enable or context registration if either G2H is pending
	 * respectfully. Once a G2H returns, the fence is released that is
	 * blocking these requests (see guc_signal_context_fence).
2224 2225
	 */
	spin_lock_irqsave(&ce->guc_state.lock, flags);
2226 2227
	if (context_wait_for_deregister_to_register(ce) ||
	    context_pending_disable(ce)) {
2228
		init_irq_work(&rq->submit_work, submit_work_cb);
2229 2230 2231 2232
		i915_sw_fence_await(&rq->submit);

		list_add_tail(&rq->guc_fence_link, &ce->guc_state.fences);
	}
2233
	incr_context_committed_requests(ce);
2234 2235
	spin_unlock_irqrestore(&ce->guc_state.lock, flags);

2236
	return 0;
2237 2238
}

2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
static int guc_virtual_context_pre_pin(struct intel_context *ce,
				       struct i915_gem_ww_ctx *ww,
				       void **vaddr)
{
	struct intel_engine_cs *engine = guc_virtual_get_sibling(ce->engine, 0);

	return __guc_context_pre_pin(ce, engine, ww, vaddr);
}

static int guc_virtual_context_pin(struct intel_context *ce, void *vaddr)
{
	struct intel_engine_cs *engine = guc_virtual_get_sibling(ce->engine, 0);

	return __guc_context_pin(ce, engine, vaddr);
}

static void guc_virtual_context_enter(struct intel_context *ce)
{
	intel_engine_mask_t tmp, mask = ce->engine->mask;
	struct intel_engine_cs *engine;

	for_each_engine_masked(engine, ce->engine->gt, mask, tmp)
		intel_engine_pm_get(engine);

	intel_timeline_enter(ce->timeline);
}

static void guc_virtual_context_exit(struct intel_context *ce)
{
	intel_engine_mask_t tmp, mask = ce->engine->mask;
	struct intel_engine_cs *engine;

	for_each_engine_masked(engine, ce->engine->gt, mask, tmp)
		intel_engine_pm_put(engine);

	intel_timeline_exit(ce->timeline);
}

static int guc_virtual_context_alloc(struct intel_context *ce)
{
	struct intel_engine_cs *engine = guc_virtual_get_sibling(ce->engine, 0);

	return lrc_alloc(ce, engine);
}

static const struct intel_context_ops virtual_guc_context_ops = {
	.alloc = guc_virtual_context_alloc,

	.pre_pin = guc_virtual_context_pre_pin,
	.pin = guc_virtual_context_pin,
	.unpin = guc_context_unpin,
	.post_unpin = guc_context_post_unpin,

2292 2293
	.ban = guc_context_ban,

2294 2295
	.cancel_request = guc_context_cancel_request,

2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
	.enter = guc_virtual_context_enter,
	.exit = guc_virtual_context_exit,

	.sched_disable = guc_context_sched_disable,

	.destroy = guc_context_destroy,

	.get_sibling = guc_virtual_get_sibling,
};

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361
static bool
guc_irq_enable_breadcrumbs(struct intel_breadcrumbs *b)
{
	struct intel_engine_cs *sibling;
	intel_engine_mask_t tmp, mask = b->engine_mask;
	bool result = false;

	for_each_engine_masked(sibling, b->irq_engine->gt, mask, tmp)
		result |= intel_engine_irq_enable(sibling);

	return result;
}

static void
guc_irq_disable_breadcrumbs(struct intel_breadcrumbs *b)
{
	struct intel_engine_cs *sibling;
	intel_engine_mask_t tmp, mask = b->engine_mask;

	for_each_engine_masked(sibling, b->irq_engine->gt, mask, tmp)
		intel_engine_irq_disable(sibling);
}

static void guc_init_breadcrumbs(struct intel_engine_cs *engine)
{
	int i;

	/*
	 * In GuC submission mode we do not know which physical engine a request
	 * will be scheduled on, this creates a problem because the breadcrumb
	 * interrupt is per physical engine. To work around this we attach
	 * requests and direct all breadcrumb interrupts to the first instance
	 * of an engine per class. In addition all breadcrumb interrupts are
	 * enabled / disabled across an engine class in unison.
	 */
	for (i = 0; i < MAX_ENGINE_INSTANCE; ++i) {
		struct intel_engine_cs *sibling =
			engine->gt->engine_class[engine->class][i];

		if (sibling) {
			if (engine->breadcrumbs != sibling->breadcrumbs) {
				intel_breadcrumbs_put(engine->breadcrumbs);
				engine->breadcrumbs =
					intel_breadcrumbs_get(sibling->breadcrumbs);
			}
			break;
		}
	}

	if (engine->breadcrumbs) {
		engine->breadcrumbs->engine_mask |= engine->mask;
		engine->breadcrumbs->irq_enable = guc_irq_enable_breadcrumbs;
		engine->breadcrumbs->irq_disable = guc_irq_disable_breadcrumbs;
	}
}

2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
static void guc_bump_inflight_request_prio(struct i915_request *rq,
					   int prio)
{
	struct intel_context *ce = rq->context;
	u8 new_guc_prio = map_i915_prio_to_guc_prio(prio);

	/* Short circuit function */
	if (prio < I915_PRIORITY_NORMAL ||
	    rq->guc_prio == GUC_PRIO_FINI ||
	    (rq->guc_prio != GUC_PRIO_INIT &&
	     !new_guc_prio_higher(rq->guc_prio, new_guc_prio)))
		return;

	spin_lock(&ce->guc_active.lock);
	if (rq->guc_prio != GUC_PRIO_FINI) {
		if (rq->guc_prio != GUC_PRIO_INIT)
			sub_context_inflight_prio(ce, rq->guc_prio);
		rq->guc_prio = new_guc_prio;
		add_context_inflight_prio(ce, rq->guc_prio);
		update_context_prio(ce);
	}
	spin_unlock(&ce->guc_active.lock);
}

static void guc_retire_inflight_request_prio(struct i915_request *rq)
{
	struct intel_context *ce = rq->context;

	spin_lock(&ce->guc_active.lock);
	guc_prio_fini(rq, ce);
	spin_unlock(&ce->guc_active.lock);
}

2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
static void sanitize_hwsp(struct intel_engine_cs *engine)
{
	struct intel_timeline *tl;

	list_for_each_entry(tl, &engine->status_page.timelines, engine_link)
		intel_timeline_reset_seqno(tl);
}

static void guc_sanitize(struct intel_engine_cs *engine)
{
	/*
	 * Poison residual state on resume, in case the suspend didn't!
	 *
	 * We have to assume that across suspend/resume (or other loss
	 * of control) that the contents of our pinned buffers has been
	 * lost, replaced by garbage. Since this doesn't always happen,
	 * let's poison such state so that we more quickly spot when
	 * we falsely assume it has been preserved.
	 */
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		memset(engine->status_page.addr, POISON_INUSE, PAGE_SIZE);

	/*
	 * The kernel_context HWSP is stored in the status_page. As above,
	 * that may be lost on resume/initialisation, and so we need to
	 * reset the value in the HWSP.
	 */
	sanitize_hwsp(engine);

	/* And scrub the dirty cachelines for the HWSP */
	clflush_cache_range(engine->status_page.addr, PAGE_SIZE);
}

static void setup_hwsp(struct intel_engine_cs *engine)
{
	intel_engine_set_hwsp_writemask(engine, ~0u); /* HWSTAM */

	ENGINE_WRITE_FW(engine,
			RING_HWS_PGA,
			i915_ggtt_offset(engine->status_page.vma));
}

static void start_engine(struct intel_engine_cs *engine)
{
	ENGINE_WRITE_FW(engine,
			RING_MODE_GEN7,
			_MASKED_BIT_ENABLE(GEN11_GFX_DISABLE_LEGACY_MODE));

	ENGINE_WRITE_FW(engine, RING_MI_MODE, _MASKED_BIT_DISABLE(STOP_RING));
	ENGINE_POSTING_READ(engine, RING_MI_MODE);
}

static int guc_resume(struct intel_engine_cs *engine)
{
	assert_forcewakes_active(engine->uncore, FORCEWAKE_ALL);

	intel_mocs_init_engine(engine);

	intel_breadcrumbs_reset(engine->breadcrumbs);

	setup_hwsp(engine);
	start_engine(engine);

	return 0;
}

2461 2462 2463 2464 2465
static bool guc_sched_engine_disabled(struct i915_sched_engine *sched_engine)
{
	return !sched_engine->tasklet.callback;
}

2466 2467
static void guc_set_default_submission(struct intel_engine_cs *engine)
{
2468
	engine->submit_request = guc_submit_request;
2469 2470
}

2471 2472 2473 2474 2475
static inline void guc_kernel_context_pin(struct intel_guc *guc,
					  struct intel_context *ce)
{
	if (context_guc_id_invalid(ce))
		pin_guc_id(guc, ce);
2476
	guc_lrc_desc_pin(ce, true);
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
}

static inline void guc_init_lrc_mapping(struct intel_guc *guc)
{
	struct intel_gt *gt = guc_to_gt(guc);
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	/* make sure all descriptors are clean... */
	xa_destroy(&guc->context_lookup);

	/*
	 * Some contexts might have been pinned before we enabled GuC
	 * submission, so we need to add them to the GuC bookeeping.
	 * Also, after a reset the of the GuC we want to make sure that the
	 * information shared with GuC is properly reset. The kernel LRCs are
	 * not attached to the gem_context, so they need to be added separately.
	 *
	 * Note: we purposefully do not check the return of guc_lrc_desc_pin,
	 * because that function can only fail if a reset is just starting. This
	 * is at the end of reset so presumably another reset isn't happening
	 * and even it did this code would be run again.
	 */

	for_each_engine(engine, gt, id)
		if (engine->kernel_context)
			guc_kernel_context_pin(guc, engine->kernel_context);
}

2506
static void guc_release(struct intel_engine_cs *engine)
2507
{
2508
	engine->sanitize = NULL; /* no longer in control, nothing to sanitize */
2509

2510 2511 2512 2513
	intel_engine_cleanup_common(engine);
	lrc_fini_wa_ctx(engine);
}

2514 2515 2516 2517 2518 2519 2520 2521 2522
static void virtual_guc_bump_serial(struct intel_engine_cs *engine)
{
	struct intel_engine_cs *e;
	intel_engine_mask_t tmp, mask = engine->mask;

	for_each_engine_masked(e, engine->gt, mask, tmp)
		e->serial++;
}

2523 2524 2525 2526 2527 2528 2529 2530
static void guc_default_vfuncs(struct intel_engine_cs *engine)
{
	/* Default vfuncs which can be overridden by each engine. */

	engine->resume = guc_resume;

	engine->cops = &guc_context_ops;
	engine->request_alloc = guc_request_alloc;
2531 2532
	engine->add_active_request = add_to_context;
	engine->remove_active_request = remove_from_context;
2533

2534
	engine->sched_engine->schedule = i915_schedule;
2535

2536 2537 2538 2539
	engine->reset.prepare = guc_reset_nop;
	engine->reset.rewind = guc_rewind_nop;
	engine->reset.cancel = guc_reset_nop;
	engine->reset.finish = guc_reset_nop;
2540

2541 2542 2543
	engine->emit_flush = gen8_emit_flush_xcs;
	engine->emit_init_breadcrumb = gen8_emit_init_breadcrumb;
	engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb_xcs;
2544
	if (GRAPHICS_VER(engine->i915) >= 12) {
2545 2546 2547 2548
		engine->emit_fini_breadcrumb = gen12_emit_fini_breadcrumb_xcs;
		engine->emit_flush = gen12_emit_flush_xcs;
	}
	engine->set_default_submission = guc_set_default_submission;
2549 2550

	engine->flags |= I915_ENGINE_HAS_PREEMPTION;
2551
	engine->flags |= I915_ENGINE_HAS_TIMESLICES;
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561

	/*
	 * TODO: GuC supports timeslicing and semaphores as well, but they're
	 * handled by the firmware so some minor tweaks are required before
	 * enabling.
	 *
	 * engine->flags |= I915_ENGINE_HAS_SEMAPHORES;
	 */

	engine->emit_bb_start = gen8_emit_bb_start;
2562
}
2563

2564 2565
static void rcs_submission_override(struct intel_engine_cs *engine)
{
2566
	switch (GRAPHICS_VER(engine->i915)) {
2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578
	case 12:
		engine->emit_flush = gen12_emit_flush_rcs;
		engine->emit_fini_breadcrumb = gen12_emit_fini_breadcrumb_rcs;
		break;
	case 11:
		engine->emit_flush = gen11_emit_flush_rcs;
		engine->emit_fini_breadcrumb = gen11_emit_fini_breadcrumb_rcs;
		break;
	default:
		engine->emit_flush = gen8_emit_flush_rcs;
		engine->emit_fini_breadcrumb = gen8_emit_fini_breadcrumb_rcs;
		break;
2579
	}
2580 2581
}

2582 2583 2584
static inline void guc_default_irqs(struct intel_engine_cs *engine)
{
	engine->irq_keep_mask = GT_RENDER_USER_INTERRUPT;
2585
	intel_engine_set_irq_handler(engine, cs_irq_handler);
2586 2587
}

2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
static void guc_sched_engine_destroy(struct kref *kref)
{
	struct i915_sched_engine *sched_engine =
		container_of(kref, typeof(*sched_engine), ref);
	struct intel_guc *guc = sched_engine->private_data;

	guc->sched_engine = NULL;
	tasklet_kill(&sched_engine->tasklet); /* flush the callback */
	kfree(sched_engine);
}

2599 2600 2601
int intel_guc_submission_setup(struct intel_engine_cs *engine)
{
	struct drm_i915_private *i915 = engine->i915;
2602
	struct intel_guc *guc = &engine->gt->uc.guc;
2603 2604 2605 2606 2607

	/*
	 * The setup relies on several assumptions (e.g. irqs always enabled)
	 * that are only valid on gen11+
	 */
2608
	GEM_BUG_ON(GRAPHICS_VER(i915) < 11);
2609

2610 2611 2612 2613 2614 2615
	if (!guc->sched_engine) {
		guc->sched_engine = i915_sched_engine_create(ENGINE_VIRTUAL);
		if (!guc->sched_engine)
			return -ENOMEM;

		guc->sched_engine->schedule = i915_schedule;
2616
		guc->sched_engine->disabled = guc_sched_engine_disabled;
2617
		guc->sched_engine->private_data = guc;
2618
		guc->sched_engine->destroy = guc_sched_engine_destroy;
2619 2620 2621 2622
		guc->sched_engine->bump_inflight_request_prio =
			guc_bump_inflight_request_prio;
		guc->sched_engine->retire_inflight_request_prio =
			guc_retire_inflight_request_prio;
2623 2624 2625 2626 2627
		tasklet_setup(&guc->sched_engine->tasklet,
			      guc_submission_tasklet);
	}
	i915_sched_engine_put(engine->sched_engine);
	engine->sched_engine = i915_sched_engine_get(guc->sched_engine);
2628 2629 2630

	guc_default_vfuncs(engine);
	guc_default_irqs(engine);
2631
	guc_init_breadcrumbs(engine);
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646

	if (engine->class == RENDER_CLASS)
		rcs_submission_override(engine);

	lrc_init_wa_ctx(engine);

	/* Finally, take ownership and responsibility for cleanup! */
	engine->sanitize = guc_sanitize;
	engine->release = guc_release;

	return 0;
}

void intel_guc_submission_enable(struct intel_guc *guc)
{
2647
	guc_init_lrc_mapping(guc);
2648 2649
}

2650
void intel_guc_submission_disable(struct intel_guc *guc)
2651
{
2652
	/* Note: By the time we're here, GuC may have already been reset */
2653
}
2654

2655 2656 2657 2658 2659 2660 2661
static bool __guc_submission_supported(struct intel_guc *guc)
{
	/* GuC submission is unavailable for pre-Gen11 */
	return intel_guc_is_supported(guc) &&
	       GRAPHICS_VER(guc_to_gt(guc)->i915) >= 11;
}

2662
static bool __guc_submission_selected(struct intel_guc *guc)
2663
{
2664 2665
	struct drm_i915_private *i915 = guc_to_gt(guc)->i915;

2666
	if (!intel_guc_submission_is_supported(guc))
2667 2668
		return false;

2669
	return i915->params.enable_guc & ENABLE_GUC_SUBMISSION;
2670 2671 2672 2673
}

void intel_guc_submission_init_early(struct intel_guc *guc)
{
2674
	guc->submission_supported = __guc_submission_supported(guc);
2675
	guc->submission_selected = __guc_submission_selected(guc);
2676
}
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714

static inline struct intel_context *
g2h_context_lookup(struct intel_guc *guc, u32 desc_idx)
{
	struct intel_context *ce;

	if (unlikely(desc_idx >= GUC_MAX_LRC_DESCRIPTORS)) {
		drm_err(&guc_to_gt(guc)->i915->drm,
			"Invalid desc_idx %u", desc_idx);
		return NULL;
	}

	ce = __get_context(guc, desc_idx);
	if (unlikely(!ce)) {
		drm_err(&guc_to_gt(guc)->i915->drm,
			"Context is NULL, desc_idx %u", desc_idx);
		return NULL;
	}

	return ce;
}

int intel_guc_deregister_done_process_msg(struct intel_guc *guc,
					  const u32 *msg,
					  u32 len)
{
	struct intel_context *ce;
	u32 desc_idx = msg[0];

	if (unlikely(len < 1)) {
		drm_err(&guc_to_gt(guc)->i915->drm, "Invalid length %u", len);
		return -EPROTO;
	}

	ce = g2h_context_lookup(guc, desc_idx);
	if (unlikely(!ce))
		return -EPROTO;

2715 2716
	trace_intel_context_deregister_done(ce);

2717 2718 2719 2720 2721 2722 2723
#ifdef CONFIG_DRM_I915_SELFTEST
	if (unlikely(ce->drop_deregister)) {
		ce->drop_deregister = false;
		return 0;
	}
#endif

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
	if (context_wait_for_deregister_to_register(ce)) {
		struct intel_runtime_pm *runtime_pm =
			&ce->engine->gt->i915->runtime_pm;
		intel_wakeref_t wakeref;

		/*
		 * Previous owner of this guc_id has been deregistered, now safe
		 * register this context.
		 */
		with_intel_runtime_pm(runtime_pm, wakeref)
2734
			register_context(ce, true);
2735
		guc_signal_context_fence(ce);
2736 2737 2738 2739
		intel_context_put(ce);
	} else if (context_destroyed(ce)) {
		/* Context has been destroyed */
		release_guc_id(guc, ce);
2740
		__guc_context_destroy(ce);
2741 2742
	}

2743 2744
	decr_outstanding_submission_g2h(guc);

2745 2746
	return 0;
}
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768

int intel_guc_sched_done_process_msg(struct intel_guc *guc,
				     const u32 *msg,
				     u32 len)
{
	struct intel_context *ce;
	unsigned long flags;
	u32 desc_idx = msg[0];

	if (unlikely(len < 2)) {
		drm_err(&guc_to_gt(guc)->i915->drm, "Invalid length %u", len);
		return -EPROTO;
	}

	ce = g2h_context_lookup(guc, desc_idx);
	if (unlikely(!ce))
		return -EPROTO;

	if (unlikely(context_destroyed(ce) ||
		     (!context_pending_enable(ce) &&
		     !context_pending_disable(ce)))) {
		drm_err(&guc_to_gt(guc)->i915->drm,
2769
			"Bad context sched_state 0x%x, desc_idx %u",
2770 2771 2772 2773
			ce->guc_state.sched_state, desc_idx);
		return -EPROTO;
	}

2774 2775
	trace_intel_context_sched_done(ce);

2776
	if (context_pending_enable(ce)) {
2777 2778 2779 2780 2781 2782 2783
#ifdef CONFIG_DRM_I915_SELFTEST
		if (unlikely(ce->drop_schedule_enable)) {
			ce->drop_schedule_enable = false;
			return 0;
		}
#endif

2784
		spin_lock_irqsave(&ce->guc_state.lock, flags);
2785
		clr_context_pending_enable(ce);
2786
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);
2787
	} else if (context_pending_disable(ce)) {
2788 2789
		bool banned;

2790 2791 2792 2793 2794 2795 2796
#ifdef CONFIG_DRM_I915_SELFTEST
		if (unlikely(ce->drop_schedule_disable)) {
			ce->drop_schedule_disable = false;
			return 0;
		}
#endif

2797 2798 2799 2800 2801 2802 2803
		/*
		 * Unpin must be done before __guc_signal_context_fence,
		 * otherwise a race exists between the requests getting
		 * submitted + retired before this unpin completes resulting in
		 * the pin_count going to zero and the context still being
		 * enabled.
		 */
2804 2805 2806
		intel_context_sched_disable_unpin(ce);

		spin_lock_irqsave(&ce->guc_state.lock, flags);
2807 2808
		banned = context_banned(ce);
		clr_context_banned(ce);
2809
		clr_context_pending_disable(ce);
2810
		__guc_signal_context_fence(ce);
2811
		guc_blocked_fence_complete(ce);
2812
		spin_unlock_irqrestore(&ce->guc_state.lock, flags);
2813 2814 2815 2816 2817

		if (banned) {
			guc_cancel_context_requests(ce);
			intel_engine_signal_breadcrumbs(ce->engine);
		}
2818 2819
	}

2820
	decr_outstanding_submission_g2h(guc);
2821 2822 2823 2824
	intel_context_put(ce);

	return 0;
}
2825

2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
static void capture_error_state(struct intel_guc *guc,
				struct intel_context *ce)
{
	struct intel_gt *gt = guc_to_gt(guc);
	struct drm_i915_private *i915 = gt->i915;
	struct intel_engine_cs *engine = __context_to_physical_engine(ce);
	intel_wakeref_t wakeref;

	intel_engine_set_hung_context(engine, ce);
	with_intel_runtime_pm(&i915->runtime_pm, wakeref)
		i915_capture_error_state(gt, engine->mask);
	atomic_inc(&i915->gpu_error.reset_engine_count[engine->uabi_class]);
}

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
static void guc_context_replay(struct intel_context *ce)
{
	struct i915_sched_engine *sched_engine = ce->engine->sched_engine;

	__guc_reset_context(ce, true);
	tasklet_hi_schedule(&sched_engine->tasklet);
}

static void guc_handle_context_reset(struct intel_guc *guc,
				     struct intel_context *ce)
{
	trace_intel_context_reset(ce);
2852

2853 2854 2855 2856 2857 2858
	/*
	 * XXX: Racey if request cancellation has occurred, see comment in
	 * __guc_reset_context().
	 */
	if (likely(!intel_context_is_banned(ce) &&
		   !context_blocked(ce))) {
2859 2860 2861
		capture_error_state(guc, ce);
		guc_context_replay(ce);
	}
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
}

int intel_guc_context_reset_process_msg(struct intel_guc *guc,
					const u32 *msg, u32 len)
{
	struct intel_context *ce;
	int desc_idx;

	if (unlikely(len != 1)) {
		drm_err(&guc_to_gt(guc)->i915->drm, "Invalid length %u", len);
		return -EPROTO;
	}

	desc_idx = msg[0];
	ce = g2h_context_lookup(guc, desc_idx);
	if (unlikely(!ce))
		return -EPROTO;

	guc_handle_context_reset(guc, ce);

	return 0;
}

2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
static struct intel_engine_cs *
guc_lookup_engine(struct intel_guc *guc, u8 guc_class, u8 instance)
{
	struct intel_gt *gt = guc_to_gt(guc);
	u8 engine_class = guc_class_to_engine_class(guc_class);

	/* Class index is checked in class converter */
	GEM_BUG_ON(instance > MAX_ENGINE_INSTANCE);

	return gt->engine_class[engine_class][instance];
}

int intel_guc_engine_failure_process_msg(struct intel_guc *guc,
					 const u32 *msg, u32 len)
{
	struct intel_engine_cs *engine;
	u8 guc_class, instance;
	u32 reason;

	if (unlikely(len != 3)) {
		drm_err(&guc_to_gt(guc)->i915->drm, "Invalid length %u", len);
		return -EPROTO;
	}

	guc_class = msg[0];
	instance = msg[1];
	reason = msg[2];

	engine = guc_lookup_engine(guc, guc_class, instance);
	if (unlikely(!engine)) {
		drm_err(&guc_to_gt(guc)->i915->drm,
			"Invalid engine %d:%d", guc_class, instance);
		return -EPROTO;
	}

	intel_gt_handle_error(guc_to_gt(guc), engine->mask,
			      I915_ERROR_CAPTURE,
			      "GuC failed to reset %s (reason=0x%08x)\n",
			      engine->name, reason);

	return 0;
}

2928 2929 2930 2931 2932 2933
void intel_guc_find_hung_context(struct intel_engine_cs *engine)
{
	struct intel_guc *guc = &engine->gt->uc.guc;
	struct intel_context *ce;
	struct i915_request *rq;
	unsigned long index;
2934
	unsigned long flags;
2935 2936 2937 2938 2939

	/* Reset called during driver load? GuC not yet initialised! */
	if (unlikely(!guc_submission_initialized(guc)))
		return;

2940
	xa_lock_irqsave(&guc->context_lookup, flags);
2941
	xa_for_each(&guc->context_lookup, index, ce) {
2942
		if (!kref_get_unless_zero(&ce->ref))
2943 2944
			continue;

2945 2946 2947 2948 2949
		xa_unlock(&guc->context_lookup);

		if (!intel_context_is_pinned(ce))
			goto next;

2950 2951
		if (intel_engine_is_virtual(ce->engine)) {
			if (!(ce->engine->mask & engine->mask))
2952
				goto next;
2953 2954
		} else {
			if (ce->engine != engine)
2955
				goto next;
2956 2957 2958 2959 2960 2961 2962 2963 2964
		}

		list_for_each_entry(rq, &ce->guc_active.requests, sched.link) {
			if (i915_test_request_state(rq) != I915_REQUEST_ACTIVE)
				continue;

			intel_engine_set_hung_context(engine, ce);

			/* Can only cope with one hang at a time... */
2965 2966 2967
			intel_context_put(ce);
			xa_lock(&guc->context_lookup);
			goto done;
2968
		}
2969 2970 2971
next:
		intel_context_put(ce);
		xa_lock(&guc->context_lookup);
2972
	}
2973 2974
done:
	xa_unlock_irqrestore(&guc->context_lookup, flags);
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
}

void intel_guc_dump_active_requests(struct intel_engine_cs *engine,
				    struct i915_request *hung_rq,
				    struct drm_printer *m)
{
	struct intel_guc *guc = &engine->gt->uc.guc;
	struct intel_context *ce;
	unsigned long index;
	unsigned long flags;

	/* Reset called during driver load? GuC not yet initialised! */
	if (unlikely(!guc_submission_initialized(guc)))
		return;

2990
	xa_lock_irqsave(&guc->context_lookup, flags);
2991
	xa_for_each(&guc->context_lookup, index, ce) {
2992
		if (!kref_get_unless_zero(&ce->ref))
2993 2994
			continue;

2995 2996 2997 2998 2999
		xa_unlock(&guc->context_lookup);

		if (!intel_context_is_pinned(ce))
			goto next;

3000 3001
		if (intel_engine_is_virtual(ce->engine)) {
			if (!(ce->engine->mask & engine->mask))
3002
				goto next;
3003 3004
		} else {
			if (ce->engine != engine)
3005
				goto next;
3006 3007
		}

3008
		spin_lock(&ce->guc_active.lock);
3009 3010
		intel_engine_dump_active_requests(&ce->guc_active.requests,
						  hung_rq, m);
3011 3012 3013 3014 3015
		spin_unlock(&ce->guc_active.lock);

next:
		intel_context_put(ce);
		xa_lock(&guc->context_lookup);
3016
	}
3017
	xa_unlock_irqrestore(&guc->context_lookup, flags);
3018 3019
}

3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
void intel_guc_submission_print_info(struct intel_guc *guc,
				     struct drm_printer *p)
{
	struct i915_sched_engine *sched_engine = guc->sched_engine;
	struct rb_node *rb;
	unsigned long flags;

	if (!sched_engine)
		return;

	drm_printf(p, "GuC Number Outstanding Submission G2H: %u\n",
		   atomic_read(&guc->outstanding_submission_g2h));
	drm_printf(p, "GuC tasklet count: %u\n\n",
		   atomic_read(&sched_engine->tasklet.count));

	spin_lock_irqsave(&sched_engine->lock, flags);
	drm_printf(p, "Requests in GuC submit tasklet:\n");
	for (rb = rb_first_cached(&sched_engine->queue); rb; rb = rb_next(rb)) {
		struct i915_priolist *pl = to_priolist(rb);
		struct i915_request *rq;

		priolist_for_each_request(rq, pl)
			drm_printf(p, "guc_id=%u, seqno=%llu\n",
3043
				   rq->context->guc_id.id,
3044 3045 3046 3047 3048 3049
				   rq->fence.seqno);
	}
	spin_unlock_irqrestore(&sched_engine->lock, flags);
	drm_printf(p, "\n");
}

3050 3051 3052 3053 3054
static inline void guc_log_context_priority(struct drm_printer *p,
					    struct intel_context *ce)
{
	int i;

3055
	drm_printf(p, "\t\tPriority: %d\n", ce->guc_active.prio);
3056 3057 3058 3059
	drm_printf(p, "\t\tNumber Requests (lower index == higher priority)\n");
	for (i = GUC_CLIENT_PRIORITY_KMD_HIGH;
	     i < GUC_CLIENT_PRIORITY_NUM; ++i) {
		drm_printf(p, "\t\tNumber requests in priority band[%d]: %d\n",
3060
			   i, ce->guc_active.prio_count[i]);
3061 3062 3063 3064
	}
	drm_printf(p, "\n");
}

3065 3066 3067 3068 3069
void intel_guc_submission_print_context_info(struct intel_guc *guc,
					     struct drm_printer *p)
{
	struct intel_context *ce;
	unsigned long index;
3070
	unsigned long flags;
3071

3072
	xa_lock_irqsave(&guc->context_lookup, flags);
3073
	xa_for_each(&guc->context_lookup, index, ce) {
3074
		drm_printf(p, "GuC lrc descriptor %u:\n", ce->guc_id.id);
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084
		drm_printf(p, "\tHW Context Desc: 0x%08x\n", ce->lrc.lrca);
		drm_printf(p, "\t\tLRC Head: Internal %u, Memory %u\n",
			   ce->ring->head,
			   ce->lrc_reg_state[CTX_RING_HEAD]);
		drm_printf(p, "\t\tLRC Tail: Internal %u, Memory %u\n",
			   ce->ring->tail,
			   ce->lrc_reg_state[CTX_RING_TAIL]);
		drm_printf(p, "\t\tContext Pin Count: %u\n",
			   atomic_read(&ce->pin_count));
		drm_printf(p, "\t\tGuC ID Ref Count: %u\n",
3085
			   atomic_read(&ce->guc_id.ref));
3086 3087
		drm_printf(p, "\t\tSchedule State: 0x%x\n\n",
			   ce->guc_state.sched_state);
3088 3089

		guc_log_context_priority(p, ce);
3090
	}
3091
	xa_unlock_irqrestore(&guc->context_lookup, flags);
3092
}
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123

static struct intel_context *
guc_create_virtual(struct intel_engine_cs **siblings, unsigned int count)
{
	struct guc_virtual_engine *ve;
	struct intel_guc *guc;
	unsigned int n;
	int err;

	ve = kzalloc(sizeof(*ve), GFP_KERNEL);
	if (!ve)
		return ERR_PTR(-ENOMEM);

	guc = &siblings[0]->gt->uc.guc;

	ve->base.i915 = siblings[0]->i915;
	ve->base.gt = siblings[0]->gt;
	ve->base.uncore = siblings[0]->uncore;
	ve->base.id = -1;

	ve->base.uabi_class = I915_ENGINE_CLASS_INVALID;
	ve->base.instance = I915_ENGINE_CLASS_INVALID_VIRTUAL;
	ve->base.uabi_instance = I915_ENGINE_CLASS_INVALID_VIRTUAL;
	ve->base.saturated = ALL_ENGINES;

	snprintf(ve->base.name, sizeof(ve->base.name), "virtual");

	ve->base.sched_engine = i915_sched_engine_get(guc->sched_engine);

	ve->base.cops = &virtual_guc_context_ops;
	ve->base.request_alloc = guc_request_alloc;
3124
	ve->base.bump_serial = virtual_guc_bump_serial;
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156

	ve->base.submit_request = guc_submit_request;

	ve->base.flags = I915_ENGINE_IS_VIRTUAL;

	intel_context_init(&ve->context, &ve->base);

	for (n = 0; n < count; n++) {
		struct intel_engine_cs *sibling = siblings[n];

		GEM_BUG_ON(!is_power_of_2(sibling->mask));
		if (sibling->mask & ve->base.mask) {
			DRM_DEBUG("duplicate %s entry in load balancer\n",
				  sibling->name);
			err = -EINVAL;
			goto err_put;
		}

		ve->base.mask |= sibling->mask;

		if (n != 0 && ve->base.class != sibling->class) {
			DRM_DEBUG("invalid mixing of engine class, sibling %d, already %d\n",
				  sibling->class, ve->base.class);
			err = -EINVAL;
			goto err_put;
		} else if (n == 0) {
			ve->base.class = sibling->class;
			ve->base.uabi_class = sibling->uabi_class;
			snprintf(ve->base.name, sizeof(ve->base.name),
				 "v%dx%d", ve->base.class, count);
			ve->base.context_size = sibling->context_size;

3157 3158 3159 3160
			ve->base.add_active_request =
				sibling->add_active_request;
			ve->base.remove_active_request =
				sibling->remove_active_request;
3161 3162 3163 3164 3165 3166 3167 3168
			ve->base.emit_bb_start = sibling->emit_bb_start;
			ve->base.emit_flush = sibling->emit_flush;
			ve->base.emit_init_breadcrumb =
				sibling->emit_init_breadcrumb;
			ve->base.emit_fini_breadcrumb =
				sibling->emit_fini_breadcrumb;
			ve->base.emit_fini_breadcrumb_dw =
				sibling->emit_fini_breadcrumb_dw;
3169 3170
			ve->base.breadcrumbs =
				intel_breadcrumbs_get(sibling->breadcrumbs);
3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198

			ve->base.flags |= sibling->flags;

			ve->base.props.timeslice_duration_ms =
				sibling->props.timeslice_duration_ms;
			ve->base.props.preempt_timeout_ms =
				sibling->props.preempt_timeout_ms;
		}
	}

	return &ve->context;

err_put:
	intel_context_put(&ve->context);
	return ERR_PTR(err);
}

bool intel_guc_virtual_engine_has_heartbeat(const struct intel_engine_cs *ve)
{
	struct intel_engine_cs *engine;
	intel_engine_mask_t tmp, mask = ve->mask;

	for_each_engine_masked(engine, ve->gt, mask, tmp)
		if (READ_ONCE(engine->props.heartbeat_interval_ms))
			return true;

	return false;
}
3199 3200 3201 3202

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftest_guc.c"
#endif