intel_guc_submission.c 19.6 KB
Newer Older
1
// SPDX-License-Identifier: MIT
2 3 4 5
/*
 * Copyright © 2014 Intel Corporation
 */

6
#include <linux/circ_buf.h>
7

8
#include "gem/i915_gem_context.h"
9 10
#include "gt/intel_context.h"
#include "gt/intel_engine_pm.h"
11
#include "gt/intel_gt.h"
12
#include "gt/intel_gt_pm.h"
13
#include "gt/intel_lrc_reg.h"
14 15
#include "gt/intel_ring.h"

16
#include "intel_guc_submission.h"
17

18
#include "i915_drv.h"
19
#include "i915_trace.h"
20

21
/**
A
Alex Dai 已提交
22
 * DOC: GuC-based command submission
23
 *
24 25 26 27 28 29
 * IMPORTANT NOTE: GuC submission is currently not supported in i915. The GuC
 * firmware is moving to an updated submission interface and we plan to
 * turn submission back on when that lands. The below documentation (and related
 * code) matches the old submission model and will be updated as part of the
 * upgrade to the new flow.
 *
30
 * GuC stage descriptor:
31
 * During initialization, the driver allocates a static pool of 1024 such
32 33
 * descriptors, and shares them with the GuC. Currently, we only use one
 * descriptor. This stage descriptor lets the GuC know about the workqueue and
34 35
 * process descriptor. Theoretically, it also lets the GuC know about our HW
 * contexts (context ID, etc...), but we actually employ a kind of submission
36
 * where the GuC uses the LRCA sent via the work item instead. This is called
37
 * a "proxy" submission.
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
 *
 * The Scratch registers:
 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
 * triggers an interrupt on the GuC via another register write (0xC4C8).
 * Firmware writes a success/fail code back to the action register after
 * processes the request. The kernel driver polls waiting for this update and
 * then proceeds.
 *
 * Work Items:
 * There are several types of work items that the host may place into a
 * workqueue, each with its own requirements and limitations. Currently only
 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
 * represents in-order queue. The kernel driver packs ring tail pointer and an
 * ELSP context descriptor dword into Work Item.
53
 * See guc_add_request()
54 55 56
 *
 */

57 58 59 60 61
static inline struct i915_priolist *to_priolist(struct rb_node *rb)
{
	return rb_entry(rb, struct i915_priolist, node);
}

62
static struct guc_stage_desc *__get_stage_desc(struct intel_guc *guc, u32 id)
63
{
64 65 66
	struct guc_stage_desc *base = guc->stage_desc_pool_vaddr;

	return &base[id];
67 68
}

69
static int guc_workqueue_create(struct intel_guc *guc)
70
{
71 72
	return intel_guc_allocate_and_map_vma(guc, GUC_WQ_SIZE, &guc->workqueue,
					      &guc->workqueue_vaddr);
73 74
}

75
static void guc_workqueue_destroy(struct intel_guc *guc)
76
{
77
	i915_vma_unpin_and_release(&guc->workqueue, I915_VMA_RELEASE_MAP);
78 79
}

80 81 82
/*
 * Initialise the process descriptor shared with the GuC firmware.
 */
83 84 85 86 87 88 89 90 91 92 93 94 95 96
static int guc_proc_desc_create(struct intel_guc *guc)
{
	const u32 size = PAGE_ALIGN(sizeof(struct guc_process_desc));

	return intel_guc_allocate_and_map_vma(guc, size, &guc->proc_desc,
					      &guc->proc_desc_vaddr);
}

static void guc_proc_desc_destroy(struct intel_guc *guc)
{
	i915_vma_unpin_and_release(&guc->proc_desc, I915_VMA_RELEASE_MAP);
}

static void guc_proc_desc_init(struct intel_guc *guc)
97 98 99
{
	struct guc_process_desc *desc;

100
	desc = memset(guc->proc_desc_vaddr, 0, sizeof(*desc));
101 102 103 104 105 106 107 108 109 110

	/*
	 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
	 * space for ring3 clients (set them as in mmap_ioctl) or kernel
	 * space for kernel clients (map on demand instead? May make debug
	 * easier to have it mapped).
	 */
	desc->wq_base_addr = 0;
	desc->db_base_addr = 0;

111
	desc->wq_size_bytes = GUC_WQ_SIZE;
112
	desc->wq_status = WQ_STATUS_ACTIVE;
113
	desc->priority = GUC_CLIENT_PRIORITY_KMD_NORMAL;
114 115
}

116
static void guc_proc_desc_fini(struct intel_guc *guc)
117
{
118
	memset(guc->proc_desc_vaddr, 0, sizeof(struct guc_process_desc));
119 120
}

121 122
static int guc_stage_desc_pool_create(struct intel_guc *guc)
{
123 124
	u32 size = PAGE_ALIGN(sizeof(struct guc_stage_desc) *
			      GUC_MAX_STAGE_DESCRIPTORS);
125

126 127
	return intel_guc_allocate_and_map_vma(guc, size, &guc->stage_desc_pool,
					      &guc->stage_desc_pool_vaddr);
128 129 130 131
}

static void guc_stage_desc_pool_destroy(struct intel_guc *guc)
{
132
	i915_vma_unpin_and_release(&guc->stage_desc_pool, I915_VMA_RELEASE_MAP);
133 134
}

135
/*
136
 * Initialise/clear the stage descriptor shared with the GuC firmware.
137 138
 *
 * This descriptor tells the GuC where (in GGTT space) to find the important
139
 * data structures related to work submission (process descriptor, write queue,
140
 * etc).
141
 */
142
static void guc_stage_desc_init(struct intel_guc *guc)
143
{
144
	struct guc_stage_desc *desc;
145

146 147
	/* we only use 1 stage desc, so hardcode it to 0 */
	desc = __get_stage_desc(guc, 0);
148
	memset(desc, 0, sizeof(*desc));
149

150 151
	desc->attribute = GUC_STAGE_DESC_ATTR_ACTIVE |
			  GUC_STAGE_DESC_ATTR_KERNEL;
152

153 154
	desc->stage_id = 0;
	desc->priority = GUC_CLIENT_PRIORITY_KMD_NORMAL;
155

156 157 158
	desc->process_desc = intel_guc_ggtt_offset(guc, guc->proc_desc);
	desc->wq_addr = intel_guc_ggtt_offset(guc, guc->workqueue);
	desc->wq_size = GUC_WQ_SIZE;
159 160
}

161
static void guc_stage_desc_fini(struct intel_guc *guc)
162
{
163
	struct guc_stage_desc *desc;
164

165
	desc = __get_stage_desc(guc, 0);
166
	memset(desc, 0, sizeof(*desc));
167 168
}

169
/* Construct a Work Item and append it to the GuC's Work Queue */
170
static void guc_wq_item_append(struct intel_guc *guc,
171 172
			       u32 target_engine, u32 context_desc,
			       u32 ring_tail, u32 fence_id)
173
{
174 175
	/* wqi_len is in DWords, and does not include the one-word header */
	const size_t wqi_size = sizeof(struct guc_wq_item);
176
	const u32 wqi_len = wqi_size / sizeof(u32) - 1;
177
	struct guc_process_desc *desc = guc->proc_desc_vaddr;
178
	struct guc_wq_item *wqi;
179
	u32 wq_off;
180

181
	lockdep_assert_held(&guc->wq_lock);
182

183 184 185 186 187 188 189
	/* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
	 * should not have the case where structure wqi is across page, neither
	 * wrapped to the beginning. This simplifies the implementation below.
	 *
	 * XXX: if not the case, we need save data to a temp wqi and copy it to
	 * workqueue buffer dw by dw.
	 */
190
	BUILD_BUG_ON(wqi_size != 16);
191

192 193 194
	/* We expect the WQ to be active if we're appending items to it */
	GEM_BUG_ON(desc->wq_status != WQ_STATUS_ACTIVE);

195 196 197 198
	/* Free space is guaranteed. */
	wq_off = READ_ONCE(desc->tail);
	GEM_BUG_ON(CIRC_SPACE(wq_off, READ_ONCE(desc->head),
			      GUC_WQ_SIZE) < wqi_size);
199
	GEM_BUG_ON(wq_off & (wqi_size - 1));
200

201
	wqi = guc->workqueue_vaddr + wq_off;
202 203 204 205 206 207 208 209 210 211

	/* Now fill in the 4-word work queue item */
	wqi->header = WQ_TYPE_INORDER |
		      (wqi_len << WQ_LEN_SHIFT) |
		      (target_engine << WQ_TARGET_SHIFT) |
		      WQ_NO_WCFLUSH_WAIT;
	wqi->context_desc = context_desc;
	wqi->submit_element_info = ring_tail << WQ_RING_TAIL_SHIFT;
	GEM_BUG_ON(ring_tail > WQ_RING_TAIL_MAX);
	wqi->fence_id = fence_id;
212

213
	/* Make the update visible to GuC */
214
	WRITE_ONCE(desc->tail, (wq_off + wqi_size) & (GUC_WQ_SIZE - 1));
215 216
}

217
static void guc_add_request(struct intel_guc *guc, struct i915_request *rq)
218 219
{
	struct intel_engine_cs *engine = rq->engine;
220
	u32 ctx_desc = lower_32_bits(rq->context->lrc_desc);
221 222
	u32 ring_tail = intel_ring_set_tail(rq->ring, rq->tail) / sizeof(u64);

223
	guc_wq_item_append(guc, engine->guc_id, ctx_desc,
224
			   ring_tail, rq->fence.seqno);
225 226
}

227 228 229 230 231 232 233 234 235 236
/*
 * When we're doing submissions using regular execlists backend, writing to
 * ELSP from CPU side is enough to make sure that writes to ringbuffer pages
 * pinned in mappable aperture portion of GGTT are visible to command streamer.
 * Writes done by GuC on our behalf are not guaranteeing such ordering,
 * therefore, to ensure the flush, we're issuing a POSTING READ.
 */
static void flush_ggtt_writes(struct i915_vma *vma)
{
	if (i915_vma_is_map_and_fenceable(vma))
237 238
		intel_uncore_posting_read_fw(vma->vm->gt->uncore,
					     GUC_STATUS);
239 240
}

241 242 243
static void guc_submit(struct intel_engine_cs *engine,
		       struct i915_request **out,
		       struct i915_request **end)
244
{
245
	struct intel_guc *guc = &engine->gt->uc.guc;
246

247
	spin_lock(&guc->wq_lock);
248

249 250
	do {
		struct i915_request *rq = *out++;
251

252 253 254
		flush_ggtt_writes(rq->ring->vma);
		guc_add_request(guc, rq);
	} while (out != end);
255

256
	spin_unlock(&guc->wq_lock);
257 258
}

259
static inline int rq_prio(const struct i915_request *rq)
260
{
261
	return rq->sched.attr.priority | __NO_PREEMPTION;
262 263
}

264
static struct i915_request *schedule_in(struct i915_request *rq, int idx)
265
{
266 267
	trace_i915_request_in(rq, idx);

268 269 270 271 272 273
	/*
	 * Currently we are not tracking the rq->context being inflight
	 * (ce->inflight = rq->engine). It is only used by the execlists
	 * backend at the moment, a similar counting strategy would be
	 * required if we generalise the inflight tracking.
	 */
274

275
	__intel_gt_pm_get(rq->engine->gt);
276
	return i915_request_get(rq);
277 278
}

279
static void schedule_out(struct i915_request *rq)
280
{
281 282
	trace_i915_request_out(rq);

283
	intel_gt_pm_put_async(rq->engine->gt);
284
	i915_request_put(rq);
285 286
}

287
static void __guc_dequeue(struct intel_engine_cs *engine)
288
{
289
	struct intel_engine_execlists * const execlists = &engine->execlists;
290 291 292 293
	struct i915_request **first = execlists->inflight;
	struct i915_request ** const last_port = first + execlists->port_mask;
	struct i915_request *last = first[0];
	struct i915_request **port;
294
	bool submit = false;
295 296
	struct rb_node *rb;

297
	lockdep_assert_held(&engine->active.lock);
298

299 300 301 302 303
	if (last) {
		if (*++first)
			return;

		last = NULL;
304 305
	}

306 307 308 309 310
	/*
	 * We write directly into the execlists->inflight queue and don't use
	 * the execlists->pending queue, as we don't have a distinct switch
	 * event.
	 */
311
	port = first;
312
	while ((rb = rb_first_cached(&execlists->queue))) {
313
		struct i915_priolist *p = to_priolist(rb);
314
		struct i915_request *rq, *rn;
315
		int i;
316

317
		priolist_for_each_request_consume(rq, rn, p, i) {
318
			if (last && rq->context != last->context) {
319
				if (port == last_port)
320 321
					goto done;

322 323
				*port = schedule_in(last,
						    port - execlists->inflight);
324 325 326
				port++;
			}

327
			list_del_init(&rq->sched.link);
328
			__i915_request_submit(rq);
329
			submit = true;
330
			last = rq;
331 332
		}

333
		rb_erase_cached(&p->node, &execlists->queue);
334
		i915_priolist_free(p);
335
	}
336
done:
337 338
	execlists->queue_priority_hint =
		rb ? to_priolist(rb)->priority : INT_MIN;
339 340 341 342 343 344
	if (submit) {
		*port = schedule_in(last, port - execlists->inflight);
		*++port = NULL;
		guc_submit(engine, first, port);
	}
	execlists->active = execlists->inflight;
345 346
}

347
static void guc_submission_tasklet(unsigned long data)
348
{
349
	struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
350
	struct intel_engine_execlists * const execlists = &engine->execlists;
351
	struct i915_request **port, *rq;
352 353
	unsigned long flags;

354
	spin_lock_irqsave(&engine->active.lock, flags);
355

356 357 358
	for (port = execlists->inflight; (rq = *port); port++) {
		if (!i915_request_completed(rq))
			break;
359

360 361 362 363 364 365
		schedule_out(rq);
	}
	if (port != execlists->inflight) {
		int idx = port - execlists->inflight;
		int rem = ARRAY_SIZE(execlists->inflight) - idx;
		memmove(execlists->inflight, port, rem * sizeof(*port));
366
	}
367

368
	__guc_dequeue(engine);
369

370
	spin_unlock_irqrestore(&engine->active.lock, flags);
371 372
}

373
static void guc_reset_prepare(struct intel_engine_cs *engine)
374 375 376
{
	struct intel_engine_execlists * const execlists = &engine->execlists;

377
	ENGINE_TRACE(engine, "\n");
378 379 380 381 382 383 384 385 386 387 388 389 390

	/*
	 * Prevent request submission to the hardware until we have
	 * completed the reset in i915_gem_reset_finish(). If a request
	 * is completed by one engine, it may then queue a request
	 * to a second via its execlists->tasklet *just* as we are
	 * calling engine->init_hw() and also writing the ELSP.
	 * Turning off the execlists->tasklet until the reset is over
	 * prevents the race.
	 */
	__tasklet_disable_sync_once(&execlists->tasklet);
}

391 392 393 394 395 396 397 398 399 400 401 402 403
static void
cancel_port_requests(struct intel_engine_execlists * const execlists)
{
	struct i915_request * const *port, *rq;

	/* Note we are only using the inflight and not the pending queue */

	for (port = execlists->active; (rq = *port); port++)
		schedule_out(rq);
	execlists->active =
		memset(execlists->inflight, 0, sizeof(execlists->inflight));
}

404
static void guc_reset_rewind(struct intel_engine_cs *engine, bool stalled)
405 406 407 408 409
{
	struct intel_engine_execlists * const execlists = &engine->execlists;
	struct i915_request *rq;
	unsigned long flags;

410
	spin_lock_irqsave(&engine->active.lock, flags);
411

412
	cancel_port_requests(execlists);
413 414 415 416 417 418 419 420 421

	/* Push back any incomplete requests for replay after the reset. */
	rq = execlists_unwind_incomplete_requests(execlists);
	if (!rq)
		goto out_unlock;

	if (!i915_request_started(rq))
		stalled = false;

422
	__i915_request_reset(rq, stalled);
423
	intel_lr_context_reset(engine, rq->context, rq->head, stalled);
424 425

out_unlock:
426
	spin_unlock_irqrestore(&engine->active.lock, flags);
427 428
}

429
static void guc_reset_cancel(struct intel_engine_cs *engine)
430 431 432 433 434 435
{
	struct intel_engine_execlists * const execlists = &engine->execlists;
	struct i915_request *rq, *rn;
	struct rb_node *rb;
	unsigned long flags;

436
	ENGINE_TRACE(engine, "\n");
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451

	/*
	 * Before we call engine->cancel_requests(), we should have exclusive
	 * access to the submission state. This is arranged for us by the
	 * caller disabling the interrupt generation, the tasklet and other
	 * threads that may then access the same state, giving us a free hand
	 * to reset state. However, we still need to let lockdep be aware that
	 * we know this state may be accessed in hardirq context, so we
	 * disable the irq around this manipulation and we want to keep
	 * the spinlock focused on its duties and not accidentally conflate
	 * coverage to the submission's irq state. (Similarly, although we
	 * shouldn't need to disable irq around the manipulation of the
	 * submission's irq state, we also wish to remind ourselves that
	 * it is irq state.)
	 */
452
	spin_lock_irqsave(&engine->active.lock, flags);
453 454

	/* Cancel the requests on the HW and clear the ELSP tracker. */
455
	cancel_port_requests(execlists);
456 457

	/* Mark all executing requests as skipped. */
458
	list_for_each_entry(rq, &engine->active.requests, sched.link) {
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
		if (!i915_request_signaled(rq))
			dma_fence_set_error(&rq->fence, -EIO);

		i915_request_mark_complete(rq);
	}

	/* Flush the queued requests to the timeline list (for retiring). */
	while ((rb = rb_first_cached(&execlists->queue))) {
		struct i915_priolist *p = to_priolist(rb);
		int i;

		priolist_for_each_request_consume(rq, rn, p, i) {
			list_del_init(&rq->sched.link);
			__i915_request_submit(rq);
			dma_fence_set_error(&rq->fence, -EIO);
			i915_request_mark_complete(rq);
		}

		rb_erase_cached(&p->node, &execlists->queue);
		i915_priolist_free(p);
	}

	/* Remaining _unready_ requests will be nop'ed when submitted */

	execlists->queue_priority_hint = INT_MIN;
	execlists->queue = RB_ROOT_CACHED;

486
	spin_unlock_irqrestore(&engine->active.lock, flags);
487 488 489 490 491 492 493 494 495 496
}

static void guc_reset_finish(struct intel_engine_cs *engine)
{
	struct intel_engine_execlists * const execlists = &engine->execlists;

	if (__tasklet_enable(&execlists->tasklet))
		/* And kick in case we missed a new request submission. */
		tasklet_hi_schedule(&execlists->tasklet);

497 498
	ENGINE_TRACE(engine, "depth->%d\n",
		     atomic_read(&execlists->tasklet.count));
499 500
}

501 502 503
/*
 * Everything below here is concerned with setup & teardown, and is
 * therefore not part of the somewhat time-critical batch-submission
504
 * path of guc_submit() above.
505 506
 */

507
/*
508 509
 * Set up the memory resources to be shared with the GuC (via the GGTT)
 * at firmware loading time.
510
 */
511
int intel_guc_submission_init(struct intel_guc *guc)
512
{
513
	int ret;
514

515
	if (guc->stage_desc_pool)
516
		return 0;
517

518 519 520
	ret = guc_stage_desc_pool_create(guc);
	if (ret)
		return ret;
521 522 523 524 525
	/*
	 * Keep static analysers happy, let them know that we allocated the
	 * vma after testing that it didn't exist earlier.
	 */
	GEM_BUG_ON(!guc->stage_desc_pool);
526

527
	ret = guc_workqueue_create(guc);
528
	if (ret)
529
		goto err_pool;
530

531 532 533 534 535 536
	ret = guc_proc_desc_create(guc);
	if (ret)
		goto err_workqueue;

	spin_lock_init(&guc->wq_lock);

537
	return 0;
538

539 540
err_workqueue:
	guc_workqueue_destroy(guc);
541 542 543
err_pool:
	guc_stage_desc_pool_destroy(guc);
	return ret;
544 545
}

546
void intel_guc_submission_fini(struct intel_guc *guc)
547
{
548 549 550
	if (guc->stage_desc_pool) {
		guc_proc_desc_destroy(guc);
		guc_workqueue_destroy(guc);
551
		guc_stage_desc_pool_destroy(guc);
552
	}
553 554
}

555
static void guc_interrupts_capture(struct intel_gt *gt)
556
{
557
	struct intel_uncore *uncore = gt->uncore;
558 559
	u32 irqs = GT_CONTEXT_SWITCH_INTERRUPT;
	u32 dmask = irqs << 16 | irqs;
560

561
	GEM_BUG_ON(INTEL_GEN(gt->i915) < 11);
562

563 564 565
	/* Don't handle the ctx switch interrupt in GuC submission mode */
	intel_uncore_rmw(uncore, GEN11_RENDER_COPY_INTR_ENABLE, dmask, 0);
	intel_uncore_rmw(uncore, GEN11_VCS_VECS_INTR_ENABLE, dmask, 0);
566 567
}

568
static void guc_interrupts_release(struct intel_gt *gt)
569
{
570
	struct intel_uncore *uncore = gt->uncore;
571 572
	u32 irqs = GT_CONTEXT_SWITCH_INTERRUPT;
	u32 dmask = irqs << 16 | irqs;
573

574 575 576 577 578
	GEM_BUG_ON(INTEL_GEN(gt->i915) < 11);

	/* Handle ctx switch interrupts again */
	intel_uncore_rmw(uncore, GEN11_RENDER_COPY_INTR_ENABLE, 0, dmask);
	intel_uncore_rmw(uncore, GEN11_VCS_VECS_INTR_ENABLE, 0, dmask);
579 580
}

581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
static void guc_set_default_submission(struct intel_engine_cs *engine)
{
	/*
	 * We inherit a bunch of functions from execlists that we'd like
	 * to keep using:
	 *
	 *    engine->submit_request = execlists_submit_request;
	 *    engine->cancel_requests = execlists_cancel_requests;
	 *    engine->schedule = execlists_schedule;
	 *
	 * But we need to override the actual submission backend in order
	 * to talk to the GuC.
	 */
	intel_execlists_set_default_submission(engine);

	engine->execlists.tasklet.func = guc_submission_tasklet;

598 599
	/* do not use execlists park/unpark */
	engine->park = engine->unpark = NULL;
600 601

	engine->reset.prepare = guc_reset_prepare;
602 603
	engine->reset.rewind = guc_reset_rewind;
	engine->reset.cancel = guc_reset_cancel;
604 605
	engine->reset.finish = guc_reset_finish;

606
	engine->flags &= ~I915_ENGINE_SUPPORTS_STATS;
607 608 609 610 611 612 613 614 615
	engine->flags |= I915_ENGINE_NEEDS_BREADCRUMB_TASKLET;

	/*
	 * For the breadcrumb irq to work we need the interrupts to stay
	 * enabled. However, on all platforms on which we'll have support for
	 * GuC submission we don't allow disabling the interrupts at runtime, so
	 * we're always safe with the current flow.
	 */
	GEM_BUG_ON(engine->irq_enable || engine->irq_disable);
616 617
}

618
void intel_guc_submission_enable(struct intel_guc *guc)
619
{
620
	struct intel_gt *gt = guc_to_gt(guc);
621
	struct intel_engine_cs *engine;
622
	enum intel_engine_id id;
623

624 625 626 627 628 629 630 631 632
	/*
	 * We're using GuC work items for submitting work through GuC. Since
	 * we're coalescing multiple requests from a single context into a
	 * single work item prior to assigning it to execlist_port, we can
	 * never have more work items than the total number of ports (for all
	 * engines). The GuC firmware is controlling the HEAD of work queue,
	 * and it is guaranteed that it will remove the work item from the
	 * queue before our request is completed.
	 */
633
	BUILD_BUG_ON(ARRAY_SIZE(engine->execlists.inflight) *
634 635 636
		     sizeof(struct guc_wq_item) *
		     I915_NUM_ENGINES > GUC_WQ_SIZE);

637 638
	guc_proc_desc_init(guc);
	guc_stage_desc_init(guc);
A
Alex Dai 已提交
639

640
	/* Take over from manual control of ELSP (execlists) */
641
	guc_interrupts_capture(gt);
642

643
	for_each_engine(engine, gt, id) {
644 645
		engine->set_default_submission = guc_set_default_submission;
		engine->set_default_submission(engine);
646
	}
647 648
}

649
void intel_guc_submission_disable(struct intel_guc *guc)
650
{
651
	struct intel_gt *gt = guc_to_gt(guc);
652

653
	GEM_BUG_ON(gt->awake); /* GT should be parked first */
654

655 656
	/* Note: By the time we're here, GuC may have already been reset */

657
	guc_interrupts_release(gt);
658 659 660

	guc_stage_desc_fini(guc);
	guc_proc_desc_fini(guc);
661
}
662

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
static bool __guc_submission_support(struct intel_guc *guc)
{
	/* XXX: GuC submission is unavailable for now */
	return false;

	if (!intel_guc_is_supported(guc))
		return false;

	return i915_modparams.enable_guc & ENABLE_GUC_SUBMISSION;
}

void intel_guc_submission_init_early(struct intel_guc *guc)
{
	guc->submission_supported = __guc_submission_support(guc);
}
678 679 680 681 682

bool intel_engine_in_guc_submission_mode(const struct intel_engine_cs *engine)
{
	return engine->set_default_submission == guc_set_default_submission;
}