sh-sci.c 83.9 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2 3 4
/*
 * SuperH on-chip serial module support.  (SCI with no FIFO / with FIFO)
 *
P
Paul Mundt 已提交
5
 *  Copyright (C) 2002 - 2011  Paul Mundt
6
 *  Copyright (C) 2015 Glider bvba
M
Markus Brunner 已提交
7
 *  Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
L
Linus Torvalds 已提交
8 9 10 11 12 13 14 15
 *
 * based off of the old drivers/char/sh-sci.c by:
 *
 *   Copyright (C) 1999, 2000  Niibe Yutaka
 *   Copyright (C) 2000  Sugioka Toshinobu
 *   Modified to support multiple serial ports. Stuart Menefy (May 2000).
 *   Modified to support SecureEdge. David McCullough (2002)
 *   Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
16
 *   Removed SH7300 support (Jul 2007).
L
Linus Torvalds 已提交
17
 */
18 19 20
#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif
L
Linus Torvalds 已提交
21 22 23

#undef DEBUG

24 25 26 27 28 29 30 31
#include <linux/clk.h>
#include <linux/console.h>
#include <linux/ctype.h>
#include <linux/cpufreq.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/err.h>
L
Linus Torvalds 已提交
32
#include <linux/errno.h>
33
#include <linux/init.h>
L
Linus Torvalds 已提交
34 35
#include <linux/interrupt.h>
#include <linux/ioport.h>
36
#include <linux/ktime.h>
37 38
#include <linux/major.h>
#include <linux/module.h>
L
Linus Torvalds 已提交
39
#include <linux/mm.h>
B
Bastian Hecht 已提交
40
#include <linux/of.h>
41
#include <linux/of_device.h>
42
#include <linux/platform_device.h>
M
Magnus Damm 已提交
43
#include <linux/pm_runtime.h>
44
#include <linux/scatterlist.h>
45 46 47
#include <linux/serial.h>
#include <linux/serial_sci.h>
#include <linux/sh_dma.h>
48
#include <linux/slab.h>
49 50 51 52 53
#include <linux/string.h>
#include <linux/sysrq.h>
#include <linux/timer.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
54 55

#ifdef CONFIG_SUPERH
L
Linus Torvalds 已提交
56 57 58
#include <asm/sh_bios.h>
#endif

59
#include "serial_mctrl_gpio.h"
L
Linus Torvalds 已提交
60 61
#include "sh-sci.h"

62 63 64 65 66 67
/* Offsets into the sci_port->irqs array */
enum {
	SCIx_ERI_IRQ,
	SCIx_RXI_IRQ,
	SCIx_TXI_IRQ,
	SCIx_BRI_IRQ,
68 69
	SCIx_DRI_IRQ,
	SCIx_TEI_IRQ,
70 71 72 73 74 75 76 77 78 79 80
	SCIx_NR_IRQS,

	SCIx_MUX_IRQ = SCIx_NR_IRQS,	/* special case */
};

#define SCIx_IRQ_IS_MUXED(port)			\
	((port)->irqs[SCIx_ERI_IRQ] ==	\
	 (port)->irqs[SCIx_RXI_IRQ]) ||	\
	((port)->irqs[SCIx_ERI_IRQ] &&	\
	 ((port)->irqs[SCIx_RXI_IRQ] < 0))

81 82
enum SCI_CLKS {
	SCI_FCK,		/* Functional Clock */
83
	SCI_SCK,		/* Optional External Clock */
84 85
	SCI_BRG_INT,		/* Optional BRG Internal Clock Source */
	SCI_SCIF_CLK,		/* Optional BRG External Clock Source */
86 87 88
	SCI_NUM_CLKS
};

89 90 91 92
/* Bit x set means sampling rate x + 1 is supported */
#define SCI_SR(x)		BIT((x) - 1)
#define SCI_SR_RANGE(x, y)	GENMASK((y) - 1, (x) - 1)

93 94 95 96
#define SCI_SR_SCIFAB		SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
				SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
				SCI_SR(19) | SCI_SR(27)

97 98 99 100 101 102 103 104
#define min_sr(_port)		ffs((_port)->sampling_rate_mask)
#define max_sr(_port)		fls((_port)->sampling_rate_mask)

/* Iterate over all supported sampling rates, from high to low */
#define for_each_sr(_sr, _port)						\
	for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--)	\
		if ((_port)->sampling_rate_mask & SCI_SR((_sr)))

105 106 107 108 109 110
struct plat_sci_reg {
	u8 offset, size;
};

struct sci_port_params {
	const struct plat_sci_reg regs[SCIx_NR_REGS];
111 112 113 114 115 116
	unsigned int fifosize;
	unsigned int overrun_reg;
	unsigned int overrun_mask;
	unsigned int sampling_rate_mask;
	unsigned int error_mask;
	unsigned int error_clear;
117 118
};

119 120 121
struct sci_port {
	struct uart_port	port;

122
	/* Platform configuration */
123
	const struct sci_port_params *params;
124
	const struct plat_sci_port *cfg;
125
	unsigned int		sampling_rate_mask;
126
	resource_size_t		reg_size;
127
	struct mctrl_gpios	*gpios;
128

129 130 131
	/* Clocks */
	struct clk		*clks[SCI_NUM_CLKS];
	unsigned long		clk_rates[SCI_NUM_CLKS];
132

133
	int			irqs[SCIx_NR_IRQS];
134 135
	char			*irqstr[SCIx_NR_IRQS];

136 137
	struct dma_chan			*chan_tx;
	struct dma_chan			*chan_rx;
P
Paul Mundt 已提交
138

139
#ifdef CONFIG_SERIAL_SH_SCI_DMA
140 141
	struct dma_chan			*chan_tx_saved;
	struct dma_chan			*chan_rx_saved;
142 143 144
	dma_cookie_t			cookie_tx;
	dma_cookie_t			cookie_rx[2];
	dma_cookie_t			active_rx;
145 146
	dma_addr_t			tx_dma_addr;
	unsigned int			tx_dma_len;
147
	struct scatterlist		sg_rx[2];
148
	void				*rx_buf[2];
149 150
	size_t				buf_len_rx;
	struct work_struct		work_tx;
151 152
	struct hrtimer			rx_timer;
	unsigned int			rx_timeout;	/* microseconds */
153
#endif
154
	unsigned int			rx_frame;
155
	int				rx_trigger;
156 157
	struct timer_list		rx_fifo_timer;
	int				rx_fifo_timeout;
158
	u16				hscif_tot;
159

160
	bool has_rtscts;
161
	bool autorts;
162 163 164
};

#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
165

166
static struct sci_port sci_ports[SCI_NPORTS];
167
static unsigned long sci_ports_in_use;
168
static struct uart_driver sci_uart_driver;
L
Linus Torvalds 已提交
169

170 171 172 173 174 175
static inline struct sci_port *
to_sci_port(struct uart_port *uart)
{
	return container_of(uart, struct sci_port, port);
}

176
static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
177 178 179 180 181
	/*
	 * Common SCI definitions, dependent on the port's regshift
	 * value.
	 */
	[SCIx_SCI_REGTYPE] = {
182 183 184 185 186 187 188 189
		.regs = {
			[SCSMR]		= { 0x00,  8 },
			[SCBRR]		= { 0x01,  8 },
			[SCSCR]		= { 0x02,  8 },
			[SCxTDR]	= { 0x03,  8 },
			[SCxSR]		= { 0x04,  8 },
			[SCxRDR]	= { 0x05,  8 },
		},
190 191 192 193 194 195
		.fifosize = 1,
		.overrun_reg = SCxSR,
		.overrun_mask = SCI_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
		.error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
196 197 198
	},

	/*
199
	 * Common definitions for legacy IrDA ports.
200 201
	 */
	[SCIx_IRDA_REGTYPE] = {
202 203 204 205 206 207 208 209 210 211
		.regs = {
			[SCSMR]		= { 0x00,  8 },
			[SCBRR]		= { 0x02,  8 },
			[SCSCR]		= { 0x04,  8 },
			[SCxTDR]	= { 0x06,  8 },
			[SCxSR]		= { 0x08, 16 },
			[SCxRDR]	= { 0x0a,  8 },
			[SCFCR]		= { 0x0c,  8 },
			[SCFDR]		= { 0x0e, 16 },
		},
212 213 214 215 216 217
		.fifosize = 1,
		.overrun_reg = SCxSR,
		.overrun_mask = SCI_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
		.error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
218 219 220 221 222 223
	},

	/*
	 * Common SCIFA definitions.
	 */
	[SCIx_SCIFA_REGTYPE] = {
224 225 226 227 228 229 230 231 232 233 234 235
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x20,  8 },
			[SCxSR]		= { 0x14, 16 },
			[SCxRDR]	= { 0x24,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCPCR]		= { 0x30, 16 },
			[SCPDR]		= { 0x34, 16 },
		},
236 237 238 239 240 241
		.fifosize = 64,
		.overrun_reg = SCxSR,
		.overrun_mask = SCIFA_ORER,
		.sampling_rate_mask = SCI_SR_SCIFAB,
		.error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
		.error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
242 243 244 245 246 247
	},

	/*
	 * Common SCIFB definitions.
	 */
	[SCIx_SCIFB_REGTYPE] = {
248 249 250 251 252 253 254 255 256 257 258 259 260
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x40,  8 },
			[SCxSR]		= { 0x14, 16 },
			[SCxRDR]	= { 0x60,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCTFDR]	= { 0x38, 16 },
			[SCRFDR]	= { 0x3c, 16 },
			[SCPCR]		= { 0x30, 16 },
			[SCPDR]		= { 0x34, 16 },
		},
261 262 263 264 265 266
		.fifosize = 256,
		.overrun_reg = SCxSR,
		.overrun_mask = SCIFA_ORER,
		.sampling_rate_mask = SCI_SR_SCIFAB,
		.error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
		.error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
267 268
	},

269 270 271 272 273
	/*
	 * Common SH-2(A) SCIF definitions for ports with FIFO data
	 * count registers.
	 */
	[SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
274 275 276 277 278 279 280 281 282 283 284 285
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
		},
286 287 288 289 290 291
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
292 293
	},

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	/*
	 * The "SCIFA" that is in RZ/T and RZ/A2.
	 * It looks like a normal SCIF with FIFO data, but with a
	 * compressed address space. Also, the break out of interrupts
	 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
	 */
	[SCIx_RZ_SCIFA_REGTYPE] = {
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x02,  8 },
			[SCSCR]		= { 0x04, 16 },
			[SCxTDR]	= { 0x06,  8 },
			[SCxSR]		= { 0x08, 16 },
			[SCxRDR]	= { 0x0A,  8 },
			[SCFCR]		= { 0x0C, 16 },
			[SCFDR]		= { 0x0E, 16 },
			[SCSPTR]	= { 0x10, 16 },
			[SCLSR]		= { 0x12, 16 },
		},
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
	},

321 322 323 324
	/*
	 * Common SH-3 SCIF definitions.
	 */
	[SCIx_SH3_SCIF_REGTYPE] = {
325 326 327 328 329 330 331 332 333 334
		.regs = {
			[SCSMR]		= { 0x00,  8 },
			[SCBRR]		= { 0x02,  8 },
			[SCSCR]		= { 0x04,  8 },
			[SCxTDR]	= { 0x06,  8 },
			[SCxSR]		= { 0x08, 16 },
			[SCxRDR]	= { 0x0a,  8 },
			[SCFCR]		= { 0x0c,  8 },
			[SCFDR]		= { 0x0e, 16 },
		},
335 336 337 338 339 340
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
341 342 343 344 345 346
	},

	/*
	 * Common SH-4(A) SCIF(B) definitions.
	 */
	[SCIx_SH4_SCIF_REGTYPE] = {
347 348
		.regs = {
			[SCSMR]		= { 0x00, 16 },
349 350 351 352 353 354 355 356 357
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
358
		},
359 360 361 362 363 364
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
365 366 367 368 369 370 371
	},

	/*
	 * Common SCIF definitions for ports with a Baud Rate Generator for
	 * External Clock (BRG).
	 */
	[SCIx_SH4_SCIF_BRG_REGTYPE] = {
372 373 374 375 376 377 378 379 380 381 382 383 384 385
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
			[SCDL]		= { 0x30, 16 },
			[SCCKS]		= { 0x34, 16 },
		},
386 387 388 389 390 391
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
U
Ulrich Hecht 已提交
392 393 394 395 396 397
	},

	/*
	 * Common HSCIF definitions.
	 */
	[SCIx_HSCIF_REGTYPE] = {
398 399 400 401 402 403 404 405 406 407 408 409 410 411
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
			[HSSRR]		= { 0x40, 16 },
			[SCDL]		= { 0x30, 16 },
			[SCCKS]		= { 0x34, 16 },
412 413
			[HSRTRGR]	= { 0x54, 16 },
			[HSTTRGR]	= { 0x58, 16 },
414
		},
415 416 417 418 419 420
		.fifosize = 128,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR_RANGE(8, 32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
421 422 423 424 425 426 427
	},

	/*
	 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
	 * register.
	 */
	[SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
428 429 430 431 432 433 434 435 436 437 438
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCLSR]		= { 0x24, 16 },
		},
439 440 441 442 443 444
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
445 446 447 448 449 450 451
	},

	/*
	 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
	 * count registers.
	 */
	[SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
452 453 454 455 456 457 458 459 460 461 462 463 464 465
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCTFDR]	= { 0x1c, 16 },	/* aliased to SCFDR */
			[SCRFDR]	= { 0x20, 16 },
			[SCSPTR]	= { 0x24, 16 },
			[SCLSR]		= { 0x28, 16 },
		},
466 467 468 469 470 471
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
472 473 474 475 476 477 478
	},

	/*
	 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
	 * registers.
	 */
	[SCIx_SH7705_SCIF_REGTYPE] = {
479 480 481 482 483 484 485 486 487 488
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x20,  8 },
			[SCxSR]		= { 0x14, 16 },
			[SCxRDR]	= { 0x24,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
		},
489
		.fifosize = 64,
490 491 492 493 494
		.overrun_reg = SCxSR,
		.overrun_mask = SCIFA_ORER,
		.sampling_rate_mask = SCI_SR(16),
		.error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
		.error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
495 496 497
	},
};

498
#define sci_getreg(up, offset)		(&to_sci_port(up)->params->regs[offset])
499

500 501 502 503 504 505 506 507
/*
 * The "offset" here is rather misleading, in that it refers to an enum
 * value relative to the port mapping rather than the fixed offset
 * itself, which needs to be manually retrieved from the platform's
 * register map for the given port.
 */
static unsigned int sci_serial_in(struct uart_port *p, int offset)
{
508
	const struct plat_sci_reg *reg = sci_getreg(p, offset);
509 510 511 512 513 514 515 516 517 518 519 520 521

	if (reg->size == 8)
		return ioread8(p->membase + (reg->offset << p->regshift));
	else if (reg->size == 16)
		return ioread16(p->membase + (reg->offset << p->regshift));
	else
		WARN(1, "Invalid register access\n");

	return 0;
}

static void sci_serial_out(struct uart_port *p, int offset, int value)
{
522
	const struct plat_sci_reg *reg = sci_getreg(p, offset);
523 524 525 526 527 528 529 530 531

	if (reg->size == 8)
		iowrite8(value, p->membase + (reg->offset << p->regshift));
	else if (reg->size == 16)
		iowrite16(value, p->membase + (reg->offset << p->regshift));
	else
		WARN(1, "Invalid register access\n");
}

532 533
static void sci_port_enable(struct sci_port *sci_port)
{
534 535
	unsigned int i;

536 537 538 539 540
	if (!sci_port->port.dev)
		return;

	pm_runtime_get_sync(sci_port->port.dev);

541 542 543 544 545
	for (i = 0; i < SCI_NUM_CLKS; i++) {
		clk_prepare_enable(sci_port->clks[i]);
		sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
	}
	sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
546 547 548 549
}

static void sci_port_disable(struct sci_port *sci_port)
{
550 551
	unsigned int i;

552 553 554
	if (!sci_port->port.dev)
		return;

555 556
	for (i = SCI_NUM_CLKS; i-- > 0; )
		clk_disable_unprepare(sci_port->clks[i]);
557 558 559 560

	pm_runtime_put_sync(sci_port->port.dev);
}

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
static inline unsigned long port_rx_irq_mask(struct uart_port *port)
{
	/*
	 * Not all ports (such as SCIFA) will support REIE. Rather than
	 * special-casing the port type, we check the port initialization
	 * IRQ enable mask to see whether the IRQ is desired at all. If
	 * it's unset, it's logically inferred that there's no point in
	 * testing for it.
	 */
	return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
}

static void sci_start_tx(struct uart_port *port)
{
	struct sci_port *s = to_sci_port(port);
	unsigned short ctrl;

#ifdef CONFIG_SERIAL_SH_SCI_DMA
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		u16 new, scr = serial_port_in(port, SCSCR);
		if (s->chan_tx)
			new = scr | SCSCR_TDRQE;
		else
			new = scr & ~SCSCR_TDRQE;
		if (new != scr)
			serial_port_out(port, SCSCR, new);
	}

	if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
	    dma_submit_error(s->cookie_tx)) {
		s->cookie_tx = 0;
		schedule_work(&s->work_tx);
	}
#endif

	if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		/* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
		ctrl = serial_port_in(port, SCSCR);
		serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
	}
}

static void sci_stop_tx(struct uart_port *port)
{
	unsigned short ctrl;

	/* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
	ctrl = serial_port_in(port, SCSCR);

	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		ctrl &= ~SCSCR_TDRQE;

	ctrl &= ~SCSCR_TIE;

	serial_port_out(port, SCSCR, ctrl);
}

static void sci_start_rx(struct uart_port *port)
{
	unsigned short ctrl;

	ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);

	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		ctrl &= ~SCSCR_RDRQE;

	serial_port_out(port, SCSCR, ctrl);
}

static void sci_stop_rx(struct uart_port *port)
{
	unsigned short ctrl;

	ctrl = serial_port_in(port, SCSCR);

	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		ctrl &= ~SCSCR_RDRQE;

	ctrl &= ~port_rx_irq_mask(port);

	serial_port_out(port, SCSCR, ctrl);
}

644 645 646 647 648
static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
{
	if (port->type == PORT_SCI) {
		/* Just store the mask */
		serial_port_out(port, SCxSR, mask);
649
	} else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
650 651 652 653 654 655 656 657 658 659
		/* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
		/* Only clear the status bits we want to clear */
		serial_port_out(port, SCxSR,
				serial_port_in(port, SCxSR) & mask);
	} else {
		/* Store the mask, clear parity/framing errors */
		serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
	}
}

660 661
#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
    defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
662 663

#ifdef CONFIG_CONSOLE_POLL
664
static int sci_poll_get_char(struct uart_port *port)
L
Linus Torvalds 已提交
665 666 667 668
{
	unsigned short status;
	int c;

669
	do {
670
		status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
671
		if (status & SCxSR_ERRORS(port)) {
672
			sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
L
Linus Torvalds 已提交
673 674
			continue;
		}
675 676 677 678 679
		break;
	} while (1);

	if (!(status & SCxSR_RDxF(port)))
		return NO_POLL_CHAR;
680

681
	c = serial_port_in(port, SCxRDR);
682

683
	/* Dummy read */
684
	serial_port_in(port, SCxSR);
685
	sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
L
Linus Torvalds 已提交
686 687 688

	return c;
}
689
#endif
L
Linus Torvalds 已提交
690

691
static void sci_poll_put_char(struct uart_port *port, unsigned char c)
L
Linus Torvalds 已提交
692 693 694 695
{
	unsigned short status;

	do {
696
		status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
697 698
	} while (!(status & SCxSR_TDxE(port)));

699
	serial_port_out(port, SCxTDR, c);
700
	sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
L
Linus Torvalds 已提交
701
}
702 703
#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
	  CONFIG_SERIAL_SH_SCI_EARLYCON */
L
Linus Torvalds 已提交
704

705
static void sci_init_pins(struct uart_port *port, unsigned int cflag)
L
Linus Torvalds 已提交
706
{
707
	struct sci_port *s = to_sci_port(port);
L
Linus Torvalds 已提交
708

709 710 711 712 713 714
	/*
	 * Use port-specific handler if provided.
	 */
	if (s->cfg->ops && s->cfg->ops->init_pins) {
		s->cfg->ops->init_pins(port, cflag);
		return;
L
Linus Torvalds 已提交
715
	}
P
Paul Mundt 已提交
716

717
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
718
		u16 data = serial_port_in(port, SCPDR);
719 720 721 722
		u16 ctrl = serial_port_in(port, SCPCR);

		/* Enable RXD and TXD pin functions */
		ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
723
		if (to_sci_port(port)->has_rtscts) {
724 725 726 727 728 729 730 731 732 733 734
			/* RTS# is output, active low, unless autorts */
			if (!(port->mctrl & TIOCM_RTS)) {
				ctrl |= SCPCR_RTSC;
				data |= SCPDR_RTSD;
			} else if (!s->autorts) {
				ctrl |= SCPCR_RTSC;
				data &= ~SCPDR_RTSD;
			} else {
				/* Enable RTS# pin function */
				ctrl &= ~SCPCR_RTSC;
			}
735 736 737
			/* Enable CTS# pin function */
			ctrl &= ~SCPCR_CTSC;
		}
738
		serial_port_out(port, SCPDR, data);
739 740
		serial_port_out(port, SCPCR, ctrl);
	} else if (sci_getreg(port, SCSPTR)->size) {
741 742
		u16 status = serial_port_in(port, SCSPTR);

743 744 745 746 747 748
		/* RTS# is always output; and active low, unless autorts */
		status |= SCSPTR_RTSIO;
		if (!(port->mctrl & TIOCM_RTS))
			status |= SCSPTR_RTSDT;
		else if (!s->autorts)
			status &= ~SCSPTR_RTSDT;
749 750 751
		/* CTS# and SCK are inputs */
		status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
		serial_port_out(port, SCSPTR, status);
752
	}
753
}
754

755
static int sci_txfill(struct uart_port *port)
756
{
757 758
	struct sci_port *s = to_sci_port(port);
	unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
759
	const struct plat_sci_reg *reg;
760

761 762
	reg = sci_getreg(port, SCTFDR);
	if (reg->size)
763
		return serial_port_in(port, SCTFDR) & fifo_mask;
764

765 766
	reg = sci_getreg(port, SCFDR);
	if (reg->size)
767
		return serial_port_in(port, SCFDR) >> 8;
768

769
	return !(serial_port_in(port, SCxSR) & SCI_TDRE);
770 771
}

772 773
static int sci_txroom(struct uart_port *port)
{
774
	return port->fifosize - sci_txfill(port);
775 776 777
}

static int sci_rxfill(struct uart_port *port)
778
{
779 780
	struct sci_port *s = to_sci_port(port);
	unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
781
	const struct plat_sci_reg *reg;
782 783 784

	reg = sci_getreg(port, SCRFDR);
	if (reg->size)
785
		return serial_port_in(port, SCRFDR) & fifo_mask;
786 787 788

	reg = sci_getreg(port, SCFDR);
	if (reg->size)
789
		return serial_port_in(port, SCFDR) & fifo_mask;
790

791
	return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
792 793
}

L
Linus Torvalds 已提交
794 795 796 797 798 799
/* ********************************************************************** *
 *                   the interrupt related routines                       *
 * ********************************************************************** */

static void sci_transmit_chars(struct uart_port *port)
{
A
Alan Cox 已提交
800
	struct circ_buf *xmit = &port->state->xmit;
L
Linus Torvalds 已提交
801 802 803
	unsigned int stopped = uart_tx_stopped(port);
	unsigned short status;
	unsigned short ctrl;
804
	int count;
L
Linus Torvalds 已提交
805

806
	status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
807
	if (!(status & SCxSR_TDxE(port))) {
808
		ctrl = serial_port_in(port, SCSCR);
809
		if (uart_circ_empty(xmit))
810
			ctrl &= ~SCSCR_TIE;
811
		else
812
			ctrl |= SCSCR_TIE;
813
		serial_port_out(port, SCSCR, ctrl);
L
Linus Torvalds 已提交
814 815 816
		return;
	}

817
	count = sci_txroom(port);
L
Linus Torvalds 已提交
818 819 820 821 822 823 824 825 826 827 828 829 830 831

	do {
		unsigned char c;

		if (port->x_char) {
			c = port->x_char;
			port->x_char = 0;
		} else if (!uart_circ_empty(xmit) && !stopped) {
			c = xmit->buf[xmit->tail];
			xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		} else {
			break;
		}

832
		serial_port_out(port, SCxTDR, c);
L
Linus Torvalds 已提交
833 834 835 836

		port->icount.tx++;
	} while (--count > 0);

837
	sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
L
Linus Torvalds 已提交
838 839 840

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);
841
	if (uart_circ_empty(xmit))
842
		sci_stop_tx(port);
L
Linus Torvalds 已提交
843 844 845 846

}

/* On SH3, SCIF may read end-of-break as a space->mark char */
847
#define STEPFN(c)  ({int __c = (c); (((__c-1)|(__c)) == -1); })
L
Linus Torvalds 已提交
848

849
static void sci_receive_chars(struct uart_port *port)
L
Linus Torvalds 已提交
850
{
851
	struct tty_port *tport = &port->state->port;
L
Linus Torvalds 已提交
852 853
	int i, count, copied = 0;
	unsigned short status;
A
Alan Cox 已提交
854
	unsigned char flag;
L
Linus Torvalds 已提交
855

856
	status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
857 858 859 860 861
	if (!(status & SCxSR_RDxF(port)))
		return;

	while (1) {
		/* Don't copy more bytes than there is room for in the buffer */
862
		count = tty_buffer_request_room(tport, sci_rxfill(port));
L
Linus Torvalds 已提交
863 864 865 866 867 868

		/* If for any reason we can't copy more data, we're done! */
		if (count == 0)
			break;

		if (port->type == PORT_SCI) {
869
			char c = serial_port_in(port, SCxRDR);
870
			if (uart_handle_sysrq_char(port, c))
L
Linus Torvalds 已提交
871
				count = 0;
872
			else
J
Jiri Slaby 已提交
873
				tty_insert_flip_char(tport, c, TTY_NORMAL);
L
Linus Torvalds 已提交
874
		} else {
875
			for (i = 0; i < count; i++) {
876
				char c = serial_port_in(port, SCxRDR);
877

878
				status = serial_port_in(port, SCxSR);
879
				if (uart_handle_sysrq_char(port, c)) {
L
Linus Torvalds 已提交
880 881 882 883 884
					count--; i--;
					continue;
				}

				/* Store data and status */
885
				if (status & SCxSR_FER(port)) {
A
Alan Cox 已提交
886
					flag = TTY_FRAME;
887
					port->icount.frame++;
888
					dev_notice(port->dev, "frame error\n");
889
				} else if (status & SCxSR_PER(port)) {
A
Alan Cox 已提交
890
					flag = TTY_PARITY;
891
					port->icount.parity++;
892
					dev_notice(port->dev, "parity error\n");
A
Alan Cox 已提交
893 894
				} else
					flag = TTY_NORMAL;
895

J
Jiri Slaby 已提交
896
				tty_insert_flip_char(tport, c, flag);
L
Linus Torvalds 已提交
897 898 899
			}
		}

900
		serial_port_in(port, SCxSR); /* dummy read */
901
		sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
L
Linus Torvalds 已提交
902 903 904 905 906 907 908

		copied += count;
		port->icount.rx += count;
	}

	if (copied) {
		/* Tell the rest of the system the news. New characters! */
J
Jiri Slaby 已提交
909
		tty_flip_buffer_push(tport);
L
Linus Torvalds 已提交
910
	} else {
911 912
		/* TTY buffers full; read from RX reg to prevent lockup */
		serial_port_in(port, SCxRDR);
913
		serial_port_in(port, SCxSR); /* dummy read */
914
		sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
L
Linus Torvalds 已提交
915 916 917
	}
}

918
static int sci_handle_errors(struct uart_port *port)
L
Linus Torvalds 已提交
919 920
{
	int copied = 0;
921
	unsigned short status = serial_port_in(port, SCxSR);
J
Jiri Slaby 已提交
922
	struct tty_port *tport = &port->state->port;
923
	struct sci_port *s = to_sci_port(port);
L
Linus Torvalds 已提交
924

925
	/* Handle overruns */
926
	if (status & s->params->overrun_mask) {
927
		port->icount.overrun++;
928

929 930 931
		/* overrun error */
		if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
			copied++;
932

933
		dev_notice(port->dev, "overrun error\n");
L
Linus Torvalds 已提交
934 935
	}

936
	if (status & SCxSR_FER(port)) {
937 938
		/* frame error */
		port->icount.frame++;
939

940 941
		if (tty_insert_flip_char(tport, 0, TTY_FRAME))
			copied++;
942

943
		dev_notice(port->dev, "frame error\n");
L
Linus Torvalds 已提交
944 945
	}

946
	if (status & SCxSR_PER(port)) {
L
Linus Torvalds 已提交
947
		/* parity error */
948 949
		port->icount.parity++;

J
Jiri Slaby 已提交
950
		if (tty_insert_flip_char(tport, 0, TTY_PARITY))
951
			copied++;
952

953
		dev_notice(port->dev, "parity error\n");
L
Linus Torvalds 已提交
954 955
	}

A
Alan Cox 已提交
956
	if (copied)
J
Jiri Slaby 已提交
957
		tty_flip_buffer_push(tport);
L
Linus Torvalds 已提交
958 959 960 961

	return copied;
}

962
static int sci_handle_fifo_overrun(struct uart_port *port)
963
{
J
Jiri Slaby 已提交
964
	struct tty_port *tport = &port->state->port;
965
	struct sci_port *s = to_sci_port(port);
966
	const struct plat_sci_reg *reg;
967
	int copied = 0;
968
	u16 status;
969

970
	reg = sci_getreg(port, s->params->overrun_reg);
971
	if (!reg->size)
972 973
		return 0;

974 975 976 977
	status = serial_port_in(port, s->params->overrun_reg);
	if (status & s->params->overrun_mask) {
		status &= ~s->params->overrun_mask;
		serial_port_out(port, s->params->overrun_reg, status);
978

979 980
		port->icount.overrun++;

J
Jiri Slaby 已提交
981
		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
J
Jiri Slaby 已提交
982
		tty_flip_buffer_push(tport);
983

984
		dev_dbg(port->dev, "overrun error\n");
985 986 987 988 989 990
		copied++;
	}

	return copied;
}

991
static int sci_handle_breaks(struct uart_port *port)
L
Linus Torvalds 已提交
992 993
{
	int copied = 0;
994
	unsigned short status = serial_port_in(port, SCxSR);
J
Jiri Slaby 已提交
995
	struct tty_port *tport = &port->state->port;
L
Linus Torvalds 已提交
996

997 998 999
	if (uart_handle_break(port))
		return 0;

1000
	if (status & SCxSR_BRK(port)) {
1001 1002
		port->icount.brk++;

L
Linus Torvalds 已提交
1003
		/* Notify of BREAK */
J
Jiri Slaby 已提交
1004
		if (tty_insert_flip_char(tport, 0, TTY_BREAK))
A
Alan Cox 已提交
1005
			copied++;
1006 1007

		dev_dbg(port->dev, "BREAK detected\n");
L
Linus Torvalds 已提交
1008 1009
	}

A
Alan Cox 已提交
1010
	if (copied)
J
Jiri Slaby 已提交
1011
		tty_flip_buffer_push(tport);
1012

1013 1014
	copied += sci_handle_fifo_overrun(port);

L
Linus Torvalds 已提交
1015 1016 1017
	return copied;
}

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
static int scif_set_rtrg(struct uart_port *port, int rx_trig)
{
	unsigned int bits;

	if (rx_trig < 1)
		rx_trig = 1;
	if (rx_trig >= port->fifosize)
		rx_trig = port->fifosize;

	/* HSCIF can be set to an arbitrary level. */
	if (sci_getreg(port, HSRTRGR)->size) {
		serial_port_out(port, HSRTRGR, rx_trig);
		return rx_trig;
	}

	switch (port->type) {
	case PORT_SCIF:
		if (rx_trig < 4) {
			bits = 0;
			rx_trig = 1;
		} else if (rx_trig < 8) {
			bits = SCFCR_RTRG0;
			rx_trig = 4;
		} else if (rx_trig < 14) {
			bits = SCFCR_RTRG1;
			rx_trig = 8;
		} else {
			bits = SCFCR_RTRG0 | SCFCR_RTRG1;
			rx_trig = 14;
		}
		break;
	case PORT_SCIFA:
	case PORT_SCIFB:
		if (rx_trig < 16) {
			bits = 0;
			rx_trig = 1;
		} else if (rx_trig < 32) {
			bits = SCFCR_RTRG0;
			rx_trig = 16;
		} else if (rx_trig < 48) {
			bits = SCFCR_RTRG1;
			rx_trig = 32;
		} else {
			bits = SCFCR_RTRG0 | SCFCR_RTRG1;
			rx_trig = 48;
		}
		break;
	default:
		WARN(1, "unknown FIFO configuration");
		return 1;
	}

	serial_port_out(port, SCFCR,
		(serial_port_in(port, SCFCR) &
		~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);

	return rx_trig;
}

1077 1078 1079 1080 1081 1082 1083 1084 1085
static int scif_rtrg_enabled(struct uart_port *port)
{
	if (sci_getreg(port, HSRTRGR)->size)
		return serial_port_in(port, HSRTRGR) != 0;
	else
		return (serial_port_in(port, SCFCR) &
			(SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
}

1086
static void rx_fifo_timer_fn(struct timer_list *t)
1087
{
1088
	struct sci_port *s = from_timer(s, t, rx_fifo_timer);
1089 1090 1091 1092 1093 1094
	struct uart_port *port = &s->port;

	dev_dbg(port->dev, "Rx timed out\n");
	scif_set_rtrg(port, 1);
}

1095 1096
static ssize_t rx_fifo_trigger_show(struct device *dev,
				    struct device_attribute *attr, char *buf)
1097 1098 1099 1100 1101 1102 1103
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);

	return sprintf(buf, "%d\n", sci->rx_trigger);
}

1104 1105 1106
static ssize_t rx_fifo_trigger_store(struct device *dev,
				     struct device_attribute *attr,
				     const char *buf, size_t count)
1107 1108 1109
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);
1110
	int ret;
1111 1112
	long r;

1113 1114 1115
	ret = kstrtol(buf, 0, &r);
	if (ret)
		return ret;
1116

1117
	sci->rx_trigger = scif_set_rtrg(port, r);
1118 1119 1120
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		scif_set_rtrg(port, 1);

1121 1122 1123
	return count;
}

1124
static DEVICE_ATTR_RW(rx_fifo_trigger);
1125 1126 1127 1128 1129 1130 1131

static ssize_t rx_fifo_timeout_show(struct device *dev,
			       struct device_attribute *attr,
			       char *buf)
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);
1132
	int v;
1133

1134 1135 1136 1137 1138 1139
	if (port->type == PORT_HSCIF)
		v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
	else
		v = sci->rx_fifo_timeout;

	return sprintf(buf, "%d\n", v);
1140 1141 1142 1143 1144 1145 1146 1147 1148
}

static ssize_t rx_fifo_timeout_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf,
				size_t count)
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);
1149
	int ret;
1150 1151
	long r;

1152 1153 1154
	ret = kstrtol(buf, 0, &r);
	if (ret)
		return ret;
1155 1156 1157 1158 1159 1160 1161 1162 1163

	if (port->type == PORT_HSCIF) {
		if (r < 0 || r > 3)
			return -EINVAL;
		sci->hscif_tot = r << HSSCR_TOT_SHIFT;
	} else {
		sci->rx_fifo_timeout = r;
		scif_set_rtrg(port, 1);
		if (r > 0)
1164
			timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
1165 1166
	}

1167 1168 1169
	return count;
}

J
Joe Perches 已提交
1170
static DEVICE_ATTR_RW(rx_fifo_timeout);
1171 1172


1173
#ifdef CONFIG_SERIAL_SH_SCI_DMA
1174 1175 1176 1177 1178 1179
static void sci_dma_tx_complete(void *arg)
{
	struct sci_port *s = arg;
	struct uart_port *port = &s->port;
	struct circ_buf *xmit = &port->state->xmit;
	unsigned long flags;
1180

1181
	dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1182

1183
	spin_lock_irqsave(&port->lock, flags);
1184

1185 1186
	xmit->tail += s->tx_dma_len;
	xmit->tail &= UART_XMIT_SIZE - 1;
1187

1188
	port->icount.tx += s->tx_dma_len;
L
Linus Torvalds 已提交
1189

1190 1191
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);
L
Linus Torvalds 已提交
1192

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	if (!uart_circ_empty(xmit)) {
		s->cookie_tx = 0;
		schedule_work(&s->work_tx);
	} else {
		s->cookie_tx = -EINVAL;
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
			u16 ctrl = serial_port_in(port, SCSCR);
			serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
		}
	}
L
Linus Torvalds 已提交
1203

1204
	spin_unlock_irqrestore(&port->lock, flags);
L
Linus Torvalds 已提交
1205 1206
}

1207 1208
/* Locking: called with port lock held */
static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
L
Linus Torvalds 已提交
1209
{
1210 1211 1212
	struct uart_port *port = &s->port;
	struct tty_port *tport = &port->state->port;
	int copied;
L
Linus Torvalds 已提交
1213

1214
	copied = tty_insert_flip_string(tport, buf, count);
1215
	if (copied < count)
1216
		port->icount.buf_overrun++;
L
Linus Torvalds 已提交
1217

1218
	port->icount.rx += copied;
L
Linus Torvalds 已提交
1219

1220
	return copied;
L
Linus Torvalds 已提交
1221 1222
}

1223
static int sci_dma_rx_find_active(struct sci_port *s)
L
Linus Torvalds 已提交
1224
{
1225
	unsigned int i;
L
Linus Torvalds 已提交
1226

1227 1228 1229
	for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
		if (s->active_rx == s->cookie_rx[i])
			return i;
L
Linus Torvalds 已提交
1230

1231
	return -1;
L
Linus Torvalds 已提交
1232 1233
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
static void sci_dma_rx_chan_invalidate(struct sci_port *s)
{
	unsigned int i;

	s->chan_rx = NULL;
	for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
		s->cookie_rx[i] = -EINVAL;
	s->active_rx = 0;
}

1244
static void sci_dma_rx_release(struct sci_port *s)
P
Paul Mundt 已提交
1245
{
1246
	struct dma_chan *chan = s->chan_rx_saved;
1247

1248 1249
	s->chan_rx_saved = NULL;
	sci_dma_rx_chan_invalidate(s);
1250
	dmaengine_terminate_sync(chan);
1251 1252 1253
	dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
			  sg_dma_address(&s->sg_rx[0]));
	dma_release_channel(chan);
P
Paul Mundt 已提交
1254 1255
}

1256 1257 1258 1259 1260 1261 1262 1263 1264
static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
{
	long sec = usec / 1000000;
	long nsec = (usec % 1000000) * 1000;
	ktime_t t = ktime_set(sec, nsec);

	hrtimer_start(hrt, t, HRTIMER_MODE_REL);
}

1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
static void sci_dma_rx_reenable_irq(struct sci_port *s)
{
	struct uart_port *port = &s->port;
	u16 scr;

	/* Direct new serial port interrupts back to CPU */
	scr = serial_port_in(port, SCSCR);
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		scr &= ~SCSCR_RDRQE;
		enable_irq(s->irqs[SCIx_RXI_IRQ]);
	}
	serial_port_out(port, SCSCR, scr | SCSCR_RIE);
}

1279
static void sci_dma_rx_complete(void *arg)
L
Linus Torvalds 已提交
1280
{
1281
	struct sci_port *s = arg;
1282
	struct dma_chan *chan = s->chan_rx;
1283
	struct uart_port *port = &s->port;
1284
	struct dma_async_tx_descriptor *desc;
1285 1286
	unsigned long flags;
	int active, count = 0;
L
Linus Torvalds 已提交
1287

1288 1289
	dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
		s->active_rx);
1290

1291
	spin_lock_irqsave(&port->lock, flags);
L
Linus Torvalds 已提交
1292

1293 1294 1295
	active = sci_dma_rx_find_active(s);
	if (active >= 0)
		count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
P
Paul Mundt 已提交
1296

1297
	start_hrtimer_us(&s->rx_timer, s->rx_timeout);
P
Paul Mundt 已提交
1298

1299 1300
	if (count)
		tty_flip_buffer_push(&port->state->port);
1301

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
				       DMA_DEV_TO_MEM,
				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc)
		goto fail;

	desc->callback = sci_dma_rx_complete;
	desc->callback_param = s;
	s->cookie_rx[active] = dmaengine_submit(desc);
	if (dma_submit_error(s->cookie_rx[active]))
		goto fail;

	s->active_rx = s->cookie_rx[!active];

1316 1317
	dma_async_issue_pending(chan);

1318
	spin_unlock_irqrestore(&port->lock, flags);
1319 1320 1321 1322 1323 1324 1325
	dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
		__func__, s->cookie_rx[active], active, s->active_rx);
	return;

fail:
	spin_unlock_irqrestore(&port->lock, flags);
	dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1326 1327
	/* Switch to PIO */
	spin_lock_irqsave(&port->lock, flags);
1328 1329 1330
	dmaengine_terminate_async(chan);
	sci_dma_rx_chan_invalidate(s);
	sci_dma_rx_reenable_irq(s);
1331
	spin_unlock_irqrestore(&port->lock, flags);
L
Linus Torvalds 已提交
1332 1333
}

1334
static void sci_dma_tx_release(struct sci_port *s)
L
Linus Torvalds 已提交
1335
{
1336
	struct dma_chan *chan = s->chan_tx_saved;
L
Linus Torvalds 已提交
1337

1338
	cancel_work_sync(&s->work_tx);
1339
	s->chan_tx_saved = s->chan_tx = NULL;
1340
	s->cookie_tx = -EINVAL;
1341
	dmaengine_terminate_sync(chan);
1342 1343 1344 1345
	dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
			 DMA_TO_DEVICE);
	dma_release_channel(chan);
}
1346

1347
static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
1348 1349
{
	struct dma_chan *chan = s->chan_rx;
1350 1351
	struct uart_port *port = &s->port;
	unsigned long flags;
1352
	int i;
1353

1354 1355 1356
	for (i = 0; i < 2; i++) {
		struct scatterlist *sg = &s->sg_rx[i];
		struct dma_async_tx_descriptor *desc;
L
Linus Torvalds 已提交
1357

1358 1359 1360 1361 1362
		desc = dmaengine_prep_slave_sg(chan,
			sg, 1, DMA_DEV_TO_MEM,
			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!desc)
			goto fail;
1363

1364 1365 1366 1367 1368
		desc->callback = sci_dma_rx_complete;
		desc->callback_param = s;
		s->cookie_rx[i] = dmaengine_submit(desc);
		if (dma_submit_error(s->cookie_rx[i]))
			goto fail;
1369

1370
	}
1371

1372
	s->active_rx = s->cookie_rx[0];
1373

1374
	dma_async_issue_pending(chan);
1375
	return 0;
1376

1377
fail:
1378 1379 1380
	/* Switch to PIO */
	if (!port_lock_held)
		spin_lock_irqsave(&port->lock, flags);
1381
	if (i)
1382
		dmaengine_terminate_async(chan);
1383
	sci_dma_rx_chan_invalidate(s);
1384
	sci_start_rx(port);
1385 1386
	if (!port_lock_held)
		spin_unlock_irqrestore(&port->lock, flags);
1387
	return -EAGAIN;
1388
}
1389

1390
static void sci_dma_tx_work_fn(struct work_struct *work)
L
Linus Torvalds 已提交
1391
{
1392 1393 1394 1395 1396
	struct sci_port *s = container_of(work, struct sci_port, work_tx);
	struct dma_async_tx_descriptor *desc;
	struct dma_chan *chan = s->chan_tx;
	struct uart_port *port = &s->port;
	struct circ_buf *xmit = &port->state->xmit;
1397
	unsigned long flags;
1398
	dma_addr_t buf;
1399
	int head, tail;
L
Linus Torvalds 已提交
1400

1401
	/*
1402 1403 1404 1405 1406
	 * DMA is idle now.
	 * Port xmit buffer is already mapped, and it is one page... Just adjust
	 * offsets and lengths. Since it is a circular buffer, we have to
	 * transmit till the end, and then the rest. Take the port lock to get a
	 * consistent xmit buffer state.
1407
	 */
1408
	spin_lock_irq(&port->lock);
1409 1410 1411
	head = xmit->head;
	tail = xmit->tail;
	buf = s->tx_dma_addr + (tail & (UART_XMIT_SIZE - 1));
1412
	s->tx_dma_len = min_t(unsigned int,
1413 1414 1415 1416 1417 1418 1419
		CIRC_CNT(head, tail, UART_XMIT_SIZE),
		CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE));
	if (!s->tx_dma_len) {
		/* Transmit buffer has been flushed */
		spin_unlock_irq(&port->lock);
		return;
	}
1420

1421 1422 1423 1424
	desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
					   DMA_MEM_TO_DEV,
					   DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
1425
		spin_unlock_irq(&port->lock);
1426
		dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1427
		goto switch_to_pio;
1428
	}
1429

1430 1431
	dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
				   DMA_TO_DEVICE);
L
Linus Torvalds 已提交
1432

1433 1434 1435 1436
	desc->callback = sci_dma_tx_complete;
	desc->callback_param = s;
	s->cookie_tx = dmaengine_submit(desc);
	if (dma_submit_error(s->cookie_tx)) {
1437
		spin_unlock_irq(&port->lock);
1438
		dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1439
		goto switch_to_pio;
L
Linus Torvalds 已提交
1440 1441
	}

1442
	spin_unlock_irq(&port->lock);
1443
	dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1444
		__func__, xmit->buf, tail, head, s->cookie_tx);
1445

1446
	dma_async_issue_pending(chan);
1447 1448 1449 1450 1451 1452 1453 1454
	return;

switch_to_pio:
	spin_lock_irqsave(&port->lock, flags);
	s->chan_tx = NULL;
	sci_start_tx(port);
	spin_unlock_irqrestore(&port->lock, flags);
	return;
L
Linus Torvalds 已提交
1455 1456
}

1457
static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
L
Linus Torvalds 已提交
1458
{
1459
	struct sci_port *s = container_of(t, struct sci_port, rx_timer);
1460
	struct dma_chan *chan = s->chan_rx;
1461
	struct uart_port *port = &s->port;
1462 1463 1464 1465 1466 1467 1468 1469
	struct dma_tx_state state;
	enum dma_status status;
	unsigned long flags;
	unsigned int read;
	int active, count;

	dev_dbg(port->dev, "DMA Rx timed out\n");

1470 1471
	spin_lock_irqsave(&port->lock, flags);

1472 1473 1474
	active = sci_dma_rx_find_active(s);
	if (active < 0) {
		spin_unlock_irqrestore(&port->lock, flags);
1475
		return HRTIMER_NORESTART;
1476 1477 1478
	}

	status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1479
	if (status == DMA_COMPLETE) {
1480
		spin_unlock_irqrestore(&port->lock, flags);
1481 1482
		dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
			s->active_rx, active);
1483 1484

		/* Let packet complete handler take care of the packet */
1485
		return HRTIMER_NORESTART;
1486
	}
1487

1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
	dmaengine_pause(chan);

	/*
	 * sometimes DMA transfer doesn't stop even if it is stopped and
	 * data keeps on coming until transaction is complete so check
	 * for DMA_COMPLETE again
	 * Let packet complete handler take care of the packet
	 */
	status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
	if (status == DMA_COMPLETE) {
		spin_unlock_irqrestore(&port->lock, flags);
		dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1500
		return HRTIMER_NORESTART;
1501 1502
	}

1503
	/* Handle incomplete DMA receive */
1504
	dmaengine_terminate_async(s->chan_rx);
1505 1506 1507 1508 1509 1510 1511 1512
	read = sg_dma_len(&s->sg_rx[active]) - state.residue;

	if (read) {
		count = sci_dma_rx_push(s, s->rx_buf[active], read);
		if (count)
			tty_flip_buffer_push(&port->state->port);
	}

1513
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1514
		sci_dma_rx_submit(s, true);
1515

1516
	sci_dma_rx_reenable_irq(s);
1517 1518

	spin_unlock_irqrestore(&port->lock, flags);
1519 1520

	return HRTIMER_NORESTART;
L
Linus Torvalds 已提交
1521 1522
}

1523
static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1524
					     enum dma_transfer_direction dir)
1525 1526 1527 1528 1529
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	int ret;

1530 1531
	chan = dma_request_slave_channel(port->dev,
					 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1532
	if (!chan) {
1533
		dev_dbg(port->dev, "dma_request_slave_channel failed\n");
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
		return NULL;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port->mapbase +
			(sci_getreg(port, SCxTDR)->offset << port->regshift);
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port->mapbase +
			(sci_getreg(port, SCxRDR)->offset << port->regshift);
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
		dma_release_channel(chan);
		return NULL;
	}

	return chan;
}

1559
static void sci_request_dma(struct uart_port *port)
1560
{
1561 1562
	struct sci_port *s = to_sci_port(port);
	struct dma_chan *chan;
1563

1564
	dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1565

1566 1567 1568 1569 1570 1571 1572
	/*
	 * DMA on console may interfere with Kernel log messages which use
	 * plain putchar(). So, simply don't use it with a console.
	 */
	if (uart_console(port))
		return;

1573
	if (!port->dev->of_node)
1574
		return;
1575

1576
	s->cookie_tx = -EINVAL;
1577 1578 1579 1580 1581 1582 1583 1584

	/*
	 * Don't request a dma channel if no channel was specified
	 * in the device tree.
	 */
	if (!of_find_property(port->dev->of_node, "dmas", NULL))
		return;

1585
	chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
	if (chan) {
		/* UART circular tx buffer is an aligned page. */
		s->tx_dma_addr = dma_map_single(chan->device->dev,
						port->state->xmit.buf,
						UART_XMIT_SIZE,
						DMA_TO_DEVICE);
		if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
			dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
			dma_release_channel(chan);
		} else {
			dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
				__func__, UART_XMIT_SIZE,
				port->state->xmit.buf, &s->tx_dma_addr);
1600

1601
			INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
1602
			s->chan_tx_saved = s->chan_tx = chan;
1603
		}
1604 1605
	}

1606
	chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
1607 1608 1609 1610 1611
	dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
	if (chan) {
		unsigned int i;
		dma_addr_t dma;
		void *buf;
1612

1613 1614 1615 1616 1617 1618 1619 1620 1621
		s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
		buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
					 &dma, GFP_KERNEL);
		if (!buf) {
			dev_warn(port->dev,
				 "Failed to allocate Rx dma buffer, using PIO\n");
			dma_release_channel(chan);
			return;
		}
1622

1623 1624
		for (i = 0; i < 2; i++) {
			struct scatterlist *sg = &s->sg_rx[i];
1625

1626 1627 1628
			sg_init_table(sg, 1);
			s->rx_buf[i] = buf;
			sg_dma_address(sg) = dma;
1629
			sg_dma_len(sg) = s->buf_len_rx;
1630

1631 1632 1633 1634
			buf += s->buf_len_rx;
			dma += s->buf_len_rx;
		}

1635
		hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1636
		s->rx_timer.function = sci_dma_rx_timer_fn;
1637

1638 1639
		s->chan_rx_saved = s->chan_rx = chan;

1640
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1641
			sci_dma_rx_submit(s, false);
1642
	}
1643 1644
}

1645
static void sci_free_dma(struct uart_port *port)
1646
{
1647
	struct sci_port *s = to_sci_port(port);
1648

1649
	if (s->chan_tx_saved)
1650
		sci_dma_tx_release(s);
1651
	if (s->chan_rx_saved)
1652
		sci_dma_rx_release(s);
1653
}
1654 1655 1656

static void sci_flush_buffer(struct uart_port *port)
{
1657 1658
	struct sci_port *s = to_sci_port(port);

1659 1660
	/*
	 * In uart_flush_buffer(), the xmit circular buffer has just been
1661 1662
	 * cleared, so we have to reset tx_dma_len accordingly, and stop any
	 * pending transfers
1663
	 */
1664 1665 1666 1667 1668
	s->tx_dma_len = 0;
	if (s->chan_tx) {
		dmaengine_terminate_async(s->chan_tx);
		s->cookie_tx = -EINVAL;
	}
1669 1670
}
#else /* !CONFIG_SERIAL_SH_SCI_DMA */
1671 1672 1673
static inline void sci_request_dma(struct uart_port *port)
{
}
1674

1675 1676 1677
static inline void sci_free_dma(struct uart_port *port)
{
}
1678 1679 1680

#define sci_flush_buffer	NULL
#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
1681

1682 1683 1684 1685
static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
{
	struct uart_port *port = ptr;
	struct sci_port *s = to_sci_port(port);
1686

1687
#ifdef CONFIG_SERIAL_SH_SCI_DMA
1688 1689 1690
	if (s->chan_rx) {
		u16 scr = serial_port_in(port, SCSCR);
		u16 ssr = serial_port_in(port, SCxSR);
1691

1692 1693 1694 1695 1696
		/* Disable future Rx interrupts */
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
			disable_irq_nosync(irq);
			scr |= SCSCR_RDRQE;
		} else {
1697
			if (sci_dma_rx_submit(s, false) < 0)
1698 1699
				goto handle_pio;

1700 1701 1702 1703 1704 1705
			scr &= ~SCSCR_RIE;
		}
		serial_port_out(port, SCSCR, scr);
		/* Clear current interrupt */
		serial_port_out(port, SCxSR,
				ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
1706
		dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
1707
			jiffies, s->rx_timeout);
1708
		start_hrtimer_us(&s->rx_timer, s->rx_timeout);
1709

1710 1711
		return IRQ_HANDLED;
	}
1712 1713

handle_pio:
1714
#endif
1715

1716 1717 1718 1719 1720
	if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
		if (!scif_rtrg_enabled(port))
			scif_set_rtrg(port, s->rx_trigger);

		mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
1721
			  s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
1722 1723
	}

1724 1725 1726 1727
	/* I think sci_receive_chars has to be called irrespective
	 * of whether the I_IXOFF is set, otherwise, how is the interrupt
	 * to be disabled?
	 */
1728
	sci_receive_chars(port);
1729 1730

	return IRQ_HANDLED;
1731 1732
}

1733
static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
1734
{
1735
	struct uart_port *port = ptr;
1736
	unsigned long flags;
1737

1738
	spin_lock_irqsave(&port->lock, flags);
1739
	sci_transmit_chars(port);
1740
	spin_unlock_irqrestore(&port->lock, flags);
1741 1742

	return IRQ_HANDLED;
1743 1744
}

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
static irqreturn_t sci_br_interrupt(int irq, void *ptr)
{
	struct uart_port *port = ptr;

	/* Handle BREAKs */
	sci_handle_breaks(port);
	sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));

	return IRQ_HANDLED;
}
1755

1756
static irqreturn_t sci_er_interrupt(int irq, void *ptr)
1757
{
1758 1759
	struct uart_port *port = ptr;
	struct sci_port *s = to_sci_port(port);
1760

1761
	if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
		/* Break and Error interrupts are muxed */
		unsigned short ssr_status = serial_port_in(port, SCxSR);

		/* Break Interrupt */
		if (ssr_status & SCxSR_BRK(port))
			sci_br_interrupt(irq, ptr);

		/* Break only? */
		if (!(ssr_status & SCxSR_ERRORS(port)))
			return IRQ_HANDLED;
	}

1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
	/* Handle errors */
	if (port->type == PORT_SCI) {
		if (sci_handle_errors(port)) {
			/* discard character in rx buffer */
			serial_port_in(port, SCxSR);
			sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
		}
	} else {
		sci_handle_fifo_overrun(port);
		if (!s->chan_rx)
1784
			sci_receive_chars(port);
1785 1786 1787 1788 1789 1790 1791 1792 1793
	}

	sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));

	/* Kick the transmission */
	if (!s->chan_tx)
		sci_tx_interrupt(irq, ptr);

	return IRQ_HANDLED;
1794 1795
}

1796 1797 1798 1799 1800 1801
static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
{
	unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
	struct uart_port *port = ptr;
	struct sci_port *s = to_sci_port(port);
	irqreturn_t ret = IRQ_NONE;
1802

1803 1804
	ssr_status = serial_port_in(port, SCxSR);
	scr_status = serial_port_in(port, SCSCR);
1805
	if (s->params->overrun_reg == SCxSR)
1806
		orer_status = ssr_status;
1807 1808
	else if (sci_getreg(port, s->params->overrun_reg)->size)
		orer_status = serial_port_in(port, s->params->overrun_reg);
1809

1810
	err_enabled = scr_status & port_rx_irq_mask(port);
1811

1812 1813 1814 1815
	/* Tx Interrupt */
	if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
	    !s->chan_tx)
		ret = sci_tx_interrupt(irq, ptr);
1816

1817 1818 1819 1820 1821 1822 1823
	/*
	 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
	 * DR flags
	 */
	if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
	    (scr_status & SCSCR_RIE))
		ret = sci_rx_interrupt(irq, ptr);
1824

1825 1826 1827
	/* Error Interrupt */
	if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
		ret = sci_er_interrupt(irq, ptr);
1828

1829 1830 1831 1832 1833
	/* Break Interrupt */
	if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
		ret = sci_br_interrupt(irq, ptr);

	/* Overrun Interrupt */
1834
	if (orer_status & s->params->overrun_mask) {
1835 1836
		sci_handle_fifo_overrun(port);
		ret = IRQ_HANDLED;
1837 1838
	}

1839 1840
	return ret;
}
1841

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
static const struct sci_irq_desc {
	const char	*desc;
	irq_handler_t	handler;
} sci_irq_desc[] = {
	/*
	 * Split out handlers, the default case.
	 */
	[SCIx_ERI_IRQ] = {
		.desc = "rx err",
		.handler = sci_er_interrupt,
	},
1853

1854 1855 1856 1857
	[SCIx_RXI_IRQ] = {
		.desc = "rx full",
		.handler = sci_rx_interrupt,
	},
1858

1859 1860 1861 1862
	[SCIx_TXI_IRQ] = {
		.desc = "tx empty",
		.handler = sci_tx_interrupt,
	},
1863

1864 1865 1866 1867
	[SCIx_BRI_IRQ] = {
		.desc = "break",
		.handler = sci_br_interrupt,
	},
1868

1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	[SCIx_DRI_IRQ] = {
		.desc = "rx ready",
		.handler = sci_rx_interrupt,
	},

	[SCIx_TEI_IRQ] = {
		.desc = "tx end",
		.handler = sci_tx_interrupt,
	},

1879
	/*
1880
	 * Special muxed handler.
1881
	 */
1882 1883 1884 1885 1886
	[SCIx_MUX_IRQ] = {
		.desc = "mux",
		.handler = sci_mpxed_interrupt,
	},
};
1887

1888 1889 1890
static int sci_request_irq(struct sci_port *port)
{
	struct uart_port *up = &port->port;
1891
	int i, j, w, ret = 0;
1892

1893 1894 1895
	for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
		const struct sci_irq_desc *desc;
		int irq;
1896

1897 1898 1899 1900 1901 1902 1903
		/* Check if already registered (muxed) */
		for (w = 0; w < i; w++)
			if (port->irqs[w] == port->irqs[i])
				w = i + 1;
		if (w > i)
			continue;

1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
		if (SCIx_IRQ_IS_MUXED(port)) {
			i = SCIx_MUX_IRQ;
			irq = up->irq;
		} else {
			irq = port->irqs[i];

			/*
			 * Certain port types won't support all of the
			 * available interrupt sources.
			 */
			if (unlikely(irq < 0))
				continue;
		}

		desc = sci_irq_desc + i;
1919 1920
		port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
					    dev_name(up->dev), desc->desc);
1921 1922
		if (!port->irqstr[j]) {
			ret = -ENOMEM;
1923
			goto out_nomem;
1924
		}
1925 1926 1927 1928 1929 1930 1931

		ret = request_irq(irq, desc->handler, up->irqflags,
				  port->irqstr[j], port);
		if (unlikely(ret)) {
			dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
			goto out_noirq;
		}
1932 1933
	}

1934
	return 0;
L
Linus Torvalds 已提交
1935

1936 1937 1938
out_noirq:
	while (--i >= 0)
		free_irq(port->irqs[i], port);
P
Paul Mundt 已提交
1939

1940 1941 1942
out_nomem:
	while (--j >= 0)
		kfree(port->irqstr[j]);
P
Paul Mundt 已提交
1943

1944
	return ret;
L
Linus Torvalds 已提交
1945 1946
}

1947
static void sci_free_irq(struct sci_port *port)
L
Linus Torvalds 已提交
1948
{
1949
	int i, j;
L
Linus Torvalds 已提交
1950

1951 1952 1953 1954 1955 1956
	/*
	 * Intentionally in reverse order so we iterate over the muxed
	 * IRQ first.
	 */
	for (i = 0; i < SCIx_NR_IRQS; i++) {
		int irq = port->irqs[i];
P
Paul Mundt 已提交
1957

1958 1959 1960 1961 1962 1963
		/*
		 * Certain port types won't support all of the available
		 * interrupt sources.
		 */
		if (unlikely(irq < 0))
			continue;
P
Paul Mundt 已提交
1964

1965 1966 1967 1968 1969 1970 1971
		/* Check if already freed (irq was muxed) */
		for (j = 0; j < i; j++)
			if (port->irqs[j] == irq)
				j = i + 1;
		if (j > i)
			continue;

1972 1973
		free_irq(port->irqs[i], port);
		kfree(port->irqstr[i]);
P
Paul Mundt 已提交
1974

1975 1976 1977 1978 1979
		if (SCIx_IRQ_IS_MUXED(port)) {
			/* If there's only one IRQ, we're done. */
			return;
		}
	}
L
Linus Torvalds 已提交
1980 1981
}

1982
static unsigned int sci_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1983
{
1984 1985
	unsigned short status = serial_port_in(port, SCxSR);
	unsigned short in_tx_fifo = sci_txfill(port);
P
Paul Mundt 已提交
1986

1987
	return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
L
Linus Torvalds 已提交
1988 1989
}

1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
static void sci_set_rts(struct uart_port *port, bool state)
{
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		u16 data = serial_port_in(port, SCPDR);

		/* Active low */
		if (state)
			data &= ~SCPDR_RTSD;
		else
			data |= SCPDR_RTSD;
		serial_port_out(port, SCPDR, data);

		/* RTS# is output */
		serial_port_out(port, SCPCR,
				serial_port_in(port, SCPCR) | SCPCR_RTSC);
	} else if (sci_getreg(port, SCSPTR)->size) {
		u16 ctrl = serial_port_in(port, SCSPTR);

		/* Active low */
		if (state)
			ctrl &= ~SCSPTR_RTSDT;
		else
			ctrl |= SCSPTR_RTSDT;
		serial_port_out(port, SCSPTR, ctrl);
	}
}

static bool sci_get_cts(struct uart_port *port)
{
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		/* Active low */
		return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
	} else if (sci_getreg(port, SCSPTR)->size) {
		/* Active low */
		return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
	}

	return true;
}

2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
/*
 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
 * CTS/RTS is supported in hardware by at least one port and controlled
 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
 * handled via the ->init_pins() op, which is a bit of a one-way street,
 * lacking any ability to defer pin control -- this will later be
 * converted over to the GPIO framework).
 *
 * Other modes (such as loopback) are supported generically on certain
 * port types, but not others. For these it's sufficient to test for the
 * existence of the support register and simply ignore the port type.
 */
static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
L
Linus Torvalds 已提交
2043
{
2044 2045
	struct sci_port *s = to_sci_port(port);

2046 2047
	if (mctrl & TIOCM_LOOP) {
		const struct plat_sci_reg *reg;
P
Paul Mundt 已提交
2048

2049 2050 2051 2052 2053 2054 2055 2056 2057
		/*
		 * Standard loopback mode for SCFCR ports.
		 */
		reg = sci_getreg(port, SCFCR);
		if (reg->size)
			serial_port_out(port, SCFCR,
					serial_port_in(port, SCFCR) |
					SCFCR_LOOP);
	}
2058 2059

	mctrl_gpio_set(s->gpios, mctrl);
2060

2061
	if (!s->has_rtscts)
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
		return;

	if (!(mctrl & TIOCM_RTS)) {
		/* Disable Auto RTS */
		serial_port_out(port, SCFCR,
				serial_port_in(port, SCFCR) & ~SCFCR_MCE);

		/* Clear RTS */
		sci_set_rts(port, 0);
	} else if (s->autorts) {
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
			/* Enable RTS# pin function */
			serial_port_out(port, SCPCR,
				serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
		}

		/* Enable Auto RTS */
		serial_port_out(port, SCFCR,
				serial_port_in(port, SCFCR) | SCFCR_MCE);
	} else {
		/* Set RTS */
		sci_set_rts(port, 1);
	}
2085
}
P
Paul Mundt 已提交
2086

2087 2088
static unsigned int sci_get_mctrl(struct uart_port *port)
{
2089 2090 2091 2092 2093 2094
	struct sci_port *s = to_sci_port(port);
	struct mctrl_gpios *gpios = s->gpios;
	unsigned int mctrl = 0;

	mctrl_gpio_get(gpios, &mctrl);

2095 2096
	/*
	 * CTS/RTS is handled in hardware when supported, while nothing
2097
	 * else is wired up.
2098
	 */
2099 2100 2101
	if (s->autorts) {
		if (sci_get_cts(port))
			mctrl |= TIOCM_CTS;
2102
	} else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
2103
		mctrl |= TIOCM_CTS;
2104
	}
2105
	if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
2106
		mctrl |= TIOCM_DSR;
2107
	if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
2108 2109 2110 2111 2112 2113 2114 2115
		mctrl |= TIOCM_CAR;

	return mctrl;
}

static void sci_enable_ms(struct uart_port *port)
{
	mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
L
Linus Torvalds 已提交
2116 2117 2118 2119
}

static void sci_break_ctl(struct uart_port *port, int break_state)
{
2120
	unsigned short scscr, scsptr;
2121
	unsigned long flags;
2122

2123
	/* check wheter the port has SCSPTR */
2124
	if (!sci_getreg(port, SCSPTR)->size) {
2125 2126 2127 2128
		/*
		 * Not supported by hardware. Most parts couple break and rx
		 * interrupts together, with break detection always enabled.
		 */
2129
		return;
2130
	}
2131

2132
	spin_lock_irqsave(&port->lock, flags);
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	scsptr = serial_port_in(port, SCSPTR);
	scscr = serial_port_in(port, SCSCR);

	if (break_state == -1) {
		scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
		scscr &= ~SCSCR_TE;
	} else {
		scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
		scscr |= SCSCR_TE;
	}

	serial_port_out(port, SCSPTR, scsptr);
	serial_port_out(port, SCSCR, scscr);
2146
	spin_unlock_irqrestore(&port->lock, flags);
L
Linus Torvalds 已提交
2147 2148 2149 2150
}

static int sci_startup(struct uart_port *port)
{
2151
	struct sci_port *s = to_sci_port(port);
2152
	int ret;
L
Linus Torvalds 已提交
2153

2154 2155
	dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);

2156 2157
	sci_request_dma(port);

2158
	ret = sci_request_irq(s);
2159 2160
	if (unlikely(ret < 0)) {
		sci_free_dma(port);
2161
		return ret;
2162
	}
2163

L
Linus Torvalds 已提交
2164 2165 2166 2167 2168
	return 0;
}

static void sci_shutdown(struct uart_port *port)
{
2169
	struct sci_port *s = to_sci_port(port);
2170
	unsigned long flags;
2171
	u16 scr;
L
Linus Torvalds 已提交
2172

2173 2174
	dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);

2175
	s->autorts = false;
2176 2177
	mctrl_gpio_disable_ms(to_sci_port(port)->gpios);

2178
	spin_lock_irqsave(&port->lock, flags);
L
Linus Torvalds 已提交
2179
	sci_stop_rx(port);
2180
	sci_stop_tx(port);
2181 2182 2183 2184
	/*
	 * Stop RX and TX, disable related interrupts, keep clock source
	 * and HSCIF TOT bits
	 */
2185
	scr = serial_port_in(port, SCSCR);
2186 2187
	serial_port_out(port, SCSCR, scr &
			(SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
2188
	spin_unlock_irqrestore(&port->lock, flags);
2189

2190
#ifdef CONFIG_SERIAL_SH_SCI_DMA
2191
	if (s->chan_rx_saved) {
2192 2193
		dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
			port->line);
2194
		hrtimer_cancel(&s->rx_timer);
2195 2196 2197
	}
#endif

2198 2199
	if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
		del_timer_sync(&s->rx_fifo_timer);
L
Linus Torvalds 已提交
2200
	sci_free_irq(s);
2201
	sci_free_dma(port);
L
Linus Torvalds 已提交
2202 2203
}

2204 2205
static int sci_sck_calc(struct sci_port *s, unsigned int bps,
			unsigned int *srr)
2206
{
2207 2208
	unsigned long freq = s->clk_rates[SCI_SCK];
	int err, min_err = INT_MAX;
2209
	unsigned int sr;
2210

2211 2212
	if (s->port.type != PORT_HSCIF)
		freq *= 2;
2213

2214
	for_each_sr(sr, s) {
2215 2216 2217 2218 2219 2220
		err = DIV_ROUND_CLOSEST(freq, sr) - bps;
		if (abs(err) >= abs(min_err))
			continue;

		min_err = err;
		*srr = sr - 1;
2221

2222 2223 2224
		if (!err)
			break;
	}
2225

2226 2227 2228
	dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
		*srr + 1);
	return min_err;
2229 2230
}

2231 2232 2233
static int sci_brg_calc(struct sci_port *s, unsigned int bps,
			unsigned long freq, unsigned int *dlr,
			unsigned int *srr)
2234
{
2235
	int err, min_err = INT_MAX;
2236
	unsigned int sr, dl;
2237

2238 2239
	if (s->port.type != PORT_HSCIF)
		freq *= 2;
2240

2241
	for_each_sr(sr, s) {
2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
		dl = DIV_ROUND_CLOSEST(freq, sr * bps);
		dl = clamp(dl, 1U, 65535U);

		err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
		if (abs(err) >= abs(min_err))
			continue;

		min_err = err;
		*dlr = dl;
		*srr = sr - 1;

		if (!err)
			break;
	}
2256

2257 2258 2259 2260
	dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
		min_err, *dlr, *srr + 1);
	return min_err;
}
2261

2262
/* calculate sample rate, BRR, and clock select */
2263 2264 2265
static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
			  unsigned int *brr, unsigned int *srr,
			  unsigned int *cks)
U
Ulrich Hecht 已提交
2266
{
2267
	unsigned long freq = s->clk_rates[SCI_FCK];
2268
	unsigned int sr, br, prediv, scrate, c;
2269
	int err, min_err = INT_MAX;
U
Ulrich Hecht 已提交
2270

2271 2272
	if (s->port.type != PORT_HSCIF)
		freq *= 2;
2273

2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
	/*
	 * Find the combination of sample rate and clock select with the
	 * smallest deviation from the desired baud rate.
	 * Prefer high sample rates to maximise the receive margin.
	 *
	 * M: Receive margin (%)
	 * N: Ratio of bit rate to clock (N = sampling rate)
	 * D: Clock duty (D = 0 to 1.0)
	 * L: Frame length (L = 9 to 12)
	 * F: Absolute value of clock frequency deviation
	 *
	 *  M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
	 *      (|D - 0.5| / N * (1 + F))|
	 *  NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
	 */
2289
	for_each_sr(sr, s) {
U
Ulrich Hecht 已提交
2290 2291
		for (c = 0; c <= 3; c++) {
			/* integerized formulas from HSCIF documentation */
2292
			prediv = sr * (1 << (2 * c + 1));
2293 2294 2295 2296 2297

			/*
			 * We need to calculate:
			 *
			 *     br = freq / (prediv * bps) clamped to [1..256]
2298
			 *     err = freq / (br * prediv) - bps
2299
			 *
2300 2301
			 * Watch out for overflow when calculating the desired
			 * sampling clock rate!
2302
			 */
2303 2304 2305 2306 2307
			if (bps > UINT_MAX / prediv)
				break;

			scrate = prediv * bps;
			br = DIV_ROUND_CLOSEST(freq, scrate);
2308
			br = clamp(br, 1U, 256U);
2309

2310
			err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
2311
			if (abs(err) >= abs(min_err))
2312 2313
				continue;

2314
			min_err = err;
2315
			*brr = br - 1;
2316 2317
			*srr = sr - 1;
			*cks = c;
2318 2319 2320

			if (!err)
				goto found;
U
Ulrich Hecht 已提交
2321 2322 2323
		}
	}

2324
found:
2325 2326
	dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
		min_err, *brr, *srr + 1, *cks);
2327
	return min_err;
U
Ulrich Hecht 已提交
2328 2329
}

2330 2331
static void sci_reset(struct uart_port *port)
{
2332
	const struct plat_sci_reg *reg;
2333
	unsigned int status;
2334
	struct sci_port *s = to_sci_port(port);
2335

2336
	serial_port_out(port, SCSCR, s->hscif_tot);	/* TE=0, RE=0, CKE1=0 */
2337

2338 2339
	reg = sci_getreg(port, SCFCR);
	if (reg->size)
2340
		serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
2341 2342 2343 2344

	sci_clear_SCxSR(port,
			SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
			SCxSR_BREAK_CLEAR(port));
2345 2346 2347 2348 2349
	if (sci_getreg(port, SCLSR)->size) {
		status = serial_port_in(port, SCLSR);
		status &= ~(SCLSR_TO | SCLSR_ORER);
		serial_port_out(port, SCLSR, status);
	}
2350

2351 2352 2353
	if (s->rx_trigger > 1) {
		if (s->rx_fifo_timeout) {
			scif_set_rtrg(port, 1);
2354
			timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
2355
		} else {
2356 2357 2358 2359 2360
			if (port->type == PORT_SCIFA ||
			    port->type == PORT_SCIFB)
				scif_set_rtrg(port, 1);
			else
				scif_set_rtrg(port, s->rx_trigger);
2361 2362
		}
	}
2363 2364
}

A
Alan Cox 已提交
2365 2366
static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
			    struct ktermios *old)
L
Linus Torvalds 已提交
2367
{
2368
	unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
2369 2370
	unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
	unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
2371
	struct sci_port *s = to_sci_port(port);
2372
	const struct plat_sci_reg *reg;
2373 2374 2375
	int min_err = INT_MAX, err;
	unsigned long max_freq = 0;
	int best_clk = -1;
2376
	unsigned long flags;
L
Linus Torvalds 已提交
2377

2378 2379 2380 2381 2382 2383 2384 2385 2386
	if ((termios->c_cflag & CSIZE) == CS7)
		smr_val |= SCSMR_CHR;
	if (termios->c_cflag & PARENB)
		smr_val |= SCSMR_PE;
	if (termios->c_cflag & PARODD)
		smr_val |= SCSMR_PE | SCSMR_ODD;
	if (termios->c_cflag & CSTOPB)
		smr_val |= SCSMR_STOP;

2387 2388 2389 2390 2391 2392 2393 2394
	/*
	 * earlyprintk comes here early on with port->uartclk set to zero.
	 * the clock framework is not up and running at this point so here
	 * we assume that 115200 is the maximum baud rate. please note that
	 * the baud rate is not programmed during earlyprintk - it is assumed
	 * that the previous boot loader has enabled required clocks and
	 * setup the baud rate generator hardware for us already.
	 */
2395 2396 2397 2398
	if (!port->uartclk) {
		baud = uart_get_baud_rate(port, termios, old, 0, 115200);
		goto done;
	}
L
Linus Torvalds 已提交
2399

2400 2401 2402
	for (i = 0; i < SCI_NUM_CLKS; i++)
		max_freq = max(max_freq, s->clk_rates[i]);

2403
	baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
2404 2405 2406 2407 2408 2409 2410 2411
	if (!baud)
		goto done;

	/*
	 * There can be multiple sources for the sampling clock.  Find the one
	 * that gives us the smallest deviation from the desired baud rate.
	 */

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
	/* Optional Undivided External Clock */
	if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
	    port->type != PORT_SCIFB) {
		err = sci_sck_calc(s, baud, &srr1);
		if (abs(err) < abs(min_err)) {
			best_clk = SCI_SCK;
			scr_val = SCSCR_CKE1;
			sccks = SCCKS_CKS;
			min_err = err;
			srr = srr1;
			if (!err)
				goto done;
		}
	}

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	/* Optional BRG Frequency Divided External Clock */
	if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
		err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
				   &srr1);
		if (abs(err) < abs(min_err)) {
			best_clk = SCI_SCIF_CLK;
			scr_val = SCSCR_CKE1;
			sccks = 0;
			min_err = err;
			dl = dl1;
			srr = srr1;
			if (!err)
				goto done;
		}
	}

	/* Optional BRG Frequency Divided Internal Clock */
	if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
		err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
				   &srr1);
		if (abs(err) < abs(min_err)) {
			best_clk = SCI_BRG_INT;
			scr_val = SCSCR_CKE1;
			sccks = SCCKS_XIN;
			min_err = err;
			dl = dl1;
			srr = srr1;
			if (!min_err)
				goto done;
U
Ulrich Hecht 已提交
2456 2457
		}
	}
2458

2459 2460 2461 2462
	/* Divided Functional Clock using standard Bit Rate Register */
	err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
	if (abs(err) < abs(min_err)) {
		best_clk = SCI_FCK;
2463
		scr_val = 0;
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
		min_err = err;
		brr = brr1;
		srr = srr1;
		cks = cks1;
	}

done:
	if (best_clk >= 0)
		dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
			s->clks[best_clk], baud, min_err);
2474

2475
	sci_port_enable(s);
2476

2477 2478 2479 2480
	/*
	 * Program the optional External Baud Rate Generator (BRG) first.
	 * It controls the mux to select (H)SCK or frequency divided clock.
	 */
2481 2482
	if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
		serial_port_out(port, SCDL, dl);
2483
		serial_port_out(port, SCCKS, sccks);
2484
	}
L
Linus Torvalds 已提交
2485

2486 2487
	spin_lock_irqsave(&port->lock, flags);

2488
	sci_reset(port);
L
Linus Torvalds 已提交
2489 2490 2491

	uart_update_timeout(port, termios->c_cflag, baud);

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
	/* byte size and parity */
	switch (termios->c_cflag & CSIZE) {
	case CS5:
		bits = 7;
		break;
	case CS6:
		bits = 8;
		break;
	case CS7:
		bits = 9;
		break;
	default:
		bits = 10;
		break;
	}

	if (termios->c_cflag & CSTOPB)
		bits++;
	if (termios->c_cflag & PARENB)
		bits++;

2513
	if (best_clk >= 0) {
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
			switch (srr + 1) {
			case 5:  smr_val |= SCSMR_SRC_5;  break;
			case 7:  smr_val |= SCSMR_SRC_7;  break;
			case 11: smr_val |= SCSMR_SRC_11; break;
			case 13: smr_val |= SCSMR_SRC_13; break;
			case 16: smr_val |= SCSMR_SRC_16; break;
			case 17: smr_val |= SCSMR_SRC_17; break;
			case 19: smr_val |= SCSMR_SRC_19; break;
			case 27: smr_val |= SCSMR_SRC_27; break;
			}
2525
		smr_val |= cks;
2526
		serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2527 2528
		serial_port_out(port, SCSMR, smr_val);
		serial_port_out(port, SCBRR, brr);
2529 2530 2531 2532 2533 2534
		if (sci_getreg(port, HSSRR)->size) {
			unsigned int hssrr = srr | HSCIF_SRE;
			/* Calculate deviation from intended rate at the
			 * center of the last stop bit in sampling clocks.
			 */
			int last_stop = bits * 2 - 1;
2535 2536 2537
			int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
							  (int)(srr + 1),
							  2 * (int)baud);
2538 2539 2540 2541 2542 2543

			if (abs(deviation) >= 2) {
				/* At least two sampling clocks off at the
				 * last stop bit; we can increase the error
				 * margin by shifting the sampling point.
				 */
2544
				int shift = clamp(deviation / 2, -8, 7);
2545 2546 2547 2548 2549 2550 2551

				hssrr |= (shift << HSCIF_SRHP_SHIFT) &
					 HSCIF_SRHP_MASK;
				hssrr |= HSCIF_SRDE;
			}
			serial_port_out(port, HSSRR, hssrr);
		}
2552 2553 2554 2555 2556 2557

		/* Wait one bit interval */
		udelay((1000000 + (baud - 1)) / baud);
	} else {
		/* Don't touch the bit rate configuration */
		scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
2558 2559
		smr_val |= serial_port_in(port, SCSMR) &
			   (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
2560
		serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2561
		serial_port_out(port, SCSMR, smr_val);
2562
	}
L
Linus Torvalds 已提交
2563

2564
	sci_init_pins(port, termios->c_cflag);
2565

2566 2567
	port->status &= ~UPSTAT_AUTOCTS;
	s->autorts = false;
2568 2569
	reg = sci_getreg(port, SCFCR);
	if (reg->size) {
2570
		unsigned short ctrl = serial_port_in(port, SCFCR);
2571

2572 2573 2574 2575 2576 2577
		if ((port->flags & UPF_HARD_FLOW) &&
		    (termios->c_cflag & CRTSCTS)) {
			/* There is no CTS interrupt to restart the hardware */
			port->status |= UPSTAT_AUTOCTS;
			/* MCE is enabled when RTS is raised */
			s->autorts = true;
2578
		}
2579 2580 2581 2582 2583 2584 2585 2586

		/*
		 * As we've done a sci_reset() above, ensure we don't
		 * interfere with the FIFOs while toggling MCE. As the
		 * reset values could still be set, simply mask them out.
		 */
		ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);

2587
		serial_port_out(port, SCFCR, ctrl);
2588
	}
2589 2590 2591 2592
	if (port->flags & UPF_HARD_FLOW) {
		/* Refresh (Auto) RTS */
		sci_set_mctrl(port, port->mctrl);
	}
2593

2594 2595
	scr_val |= SCSCR_RE | SCSCR_TE |
		   (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
2596
	serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
	if ((srr + 1 == 5) &&
	    (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
		/*
		 * In asynchronous mode, when the sampling rate is 1/5, first
		 * received data may become invalid on some SCIFA and SCIFB.
		 * To avoid this problem wait more than 1 serial data time (1
		 * bit time x serial data number) after setting SCSCR.RE = 1.
		 */
		udelay(DIV_ROUND_UP(10 * 1000000, baud));
	}
L
Linus Torvalds 已提交
2607

2608
	/*
2609
	 * Calculate delay for 2 DMA buffers (4 FIFO).
2610 2611 2612 2613 2614 2615 2616
	 * See serial_core.c::uart_update_timeout().
	 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
	 * function calculates 1 jiffie for the data plus 5 jiffies for the
	 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
	 * buffers (4 FIFO sizes), but when performing a faster transfer, the
	 * value obtained by this formula is too small. Therefore, if the value
	 * is smaller than 20ms, use 20ms as the timeout value for DMA.
2617
	 */
2618
	s->rx_frame = (10000 * bits) / (baud / 100);
2619
#ifdef CONFIG_SERIAL_SH_SCI_DMA
2620 2621 2622
	s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
	if (s->rx_timeout < 20)
		s->rx_timeout = 20;
2623 2624
#endif

L
Linus Torvalds 已提交
2625
	if ((termios->c_cflag & CREAD) != 0)
2626
		sci_start_rx(port);
2627

2628 2629
	spin_unlock_irqrestore(&port->lock, flags);

2630
	sci_port_disable(s);
2631 2632 2633

	if (UART_ENABLE_MS(port, termios->c_cflag))
		sci_enable_ms(port);
L
Linus Torvalds 已提交
2634 2635
}

2636 2637 2638 2639 2640 2641
static void sci_pm(struct uart_port *port, unsigned int state,
		   unsigned int oldstate)
{
	struct sci_port *sci_port = to_sci_port(port);

	switch (state) {
2642
	case UART_PM_STATE_OFF:
2643 2644 2645 2646 2647 2648 2649 2650
		sci_port_disable(sci_port);
		break;
	default:
		sci_port_enable(sci_port);
		break;
	}
}

L
Linus Torvalds 已提交
2651 2652 2653
static const char *sci_type(struct uart_port *port)
{
	switch (port->type) {
2654 2655 2656 2657 2658 2659 2660 2661
	case PORT_IRDA:
		return "irda";
	case PORT_SCI:
		return "sci";
	case PORT_SCIF:
		return "scif";
	case PORT_SCIFA:
		return "scifa";
2662 2663
	case PORT_SCIFB:
		return "scifb";
U
Ulrich Hecht 已提交
2664 2665
	case PORT_HSCIF:
		return "hscif";
L
Linus Torvalds 已提交
2666 2667
	}

P
Paul Mundt 已提交
2668
	return NULL;
L
Linus Torvalds 已提交
2669 2670
}

2671 2672
static int sci_remap_port(struct uart_port *port)
{
2673
	struct sci_port *sport = to_sci_port(port);
2674 2675 2676 2677 2678 2679 2680

	/*
	 * Nothing to do if there's already an established membase.
	 */
	if (port->membase)
		return 0;

2681
	if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2682
		port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
		if (unlikely(!port->membase)) {
			dev_err(port->dev, "can't remap port#%d\n", port->line);
			return -ENXIO;
		}
	} else {
		/*
		 * For the simple (and majority of) cases where we don't
		 * need to do any remapping, just cast the cookie
		 * directly.
		 */
J
Jingoo Han 已提交
2693
		port->membase = (void __iomem *)(uintptr_t)port->mapbase;
2694 2695 2696 2697 2698
	}

	return 0;
}

2699
static void sci_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
2700
{
2701 2702
	struct sci_port *sport = to_sci_port(port);

2703
	if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2704 2705 2706 2707
		iounmap(port->membase);
		port->membase = NULL;
	}

2708
	release_mem_region(port->mapbase, sport->reg_size);
L
Linus Torvalds 已提交
2709 2710
}

2711
static int sci_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
2712
{
2713
	struct resource *res;
2714
	struct sci_port *sport = to_sci_port(port);
2715
	int ret;
L
Linus Torvalds 已提交
2716

2717 2718 2719 2720
	res = request_mem_region(port->mapbase, sport->reg_size,
				 dev_name(port->dev));
	if (unlikely(res == NULL)) {
		dev_err(port->dev, "request_mem_region failed.");
2721
		return -EBUSY;
2722
	}
L
Linus Torvalds 已提交
2723

2724 2725 2726 2727
	ret = sci_remap_port(port);
	if (unlikely(ret != 0)) {
		release_resource(res);
		return ret;
2728
	}
2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740

	return 0;
}

static void sci_config_port(struct uart_port *port, int flags)
{
	if (flags & UART_CONFIG_TYPE) {
		struct sci_port *sport = to_sci_port(port);

		port->type = sport->cfg->type;
		sci_request_port(port);
	}
L
Linus Torvalds 已提交
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
}

static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	if (ser->baud_base < 2400)
		/* No paper tape reader for Mitch.. */
		return -EINVAL;

	return 0;
}

2752
static const struct uart_ops sci_uart_ops = {
L
Linus Torvalds 已提交
2753 2754 2755 2756 2757 2758
	.tx_empty	= sci_tx_empty,
	.set_mctrl	= sci_set_mctrl,
	.get_mctrl	= sci_get_mctrl,
	.start_tx	= sci_start_tx,
	.stop_tx	= sci_stop_tx,
	.stop_rx	= sci_stop_rx,
2759
	.enable_ms	= sci_enable_ms,
L
Linus Torvalds 已提交
2760 2761 2762
	.break_ctl	= sci_break_ctl,
	.startup	= sci_startup,
	.shutdown	= sci_shutdown,
2763
	.flush_buffer	= sci_flush_buffer,
L
Linus Torvalds 已提交
2764
	.set_termios	= sci_set_termios,
2765
	.pm		= sci_pm,
L
Linus Torvalds 已提交
2766 2767 2768 2769 2770
	.type		= sci_type,
	.release_port	= sci_release_port,
	.request_port	= sci_request_port,
	.config_port	= sci_config_port,
	.verify_port	= sci_verify_port,
2771 2772 2773 2774
#ifdef CONFIG_CONSOLE_POLL
	.poll_get_char	= sci_poll_get_char,
	.poll_put_char	= sci_poll_put_char,
#endif
L
Linus Torvalds 已提交
2775 2776
};

2777 2778
static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
{
2779 2780
	const char *clk_names[] = {
		[SCI_FCK] = "fck",
2781
		[SCI_SCK] = "sck",
2782 2783
		[SCI_BRG_INT] = "brg_int",
		[SCI_SCIF_CLK] = "scif_clk",
2784 2785 2786
	};
	struct clk *clk;
	unsigned int i;
2787

2788 2789 2790
	if (sci_port->cfg->type == PORT_HSCIF)
		clk_names[SCI_SCK] = "hsck";

2791 2792 2793 2794
	for (i = 0; i < SCI_NUM_CLKS; i++) {
		clk = devm_clk_get(dev, clk_names[i]);
		if (PTR_ERR(clk) == -EPROBE_DEFER)
			return -EPROBE_DEFER;
2795

2796 2797 2798 2799 2800 2801 2802 2803
		if (IS_ERR(clk) && i == SCI_FCK) {
			/*
			 * "fck" used to be called "sci_ick", and we need to
			 * maintain DT backward compatibility.
			 */
			clk = devm_clk_get(dev, "sci_ick");
			if (PTR_ERR(clk) == -EPROBE_DEFER)
				return -EPROBE_DEFER;
2804

2805 2806
			if (!IS_ERR(clk))
				goto found;
2807

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
			/*
			 * Not all SH platforms declare a clock lookup entry
			 * for SCI devices, in which case we need to get the
			 * global "peripheral_clk" clock.
			 */
			clk = devm_clk_get(dev, "peripheral_clk");
			if (!IS_ERR(clk))
				goto found;

			dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
				PTR_ERR(clk));
			return PTR_ERR(clk);
		}

found:
		if (IS_ERR(clk))
			dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
				PTR_ERR(clk));
		else
2827 2828
			dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
				clk, clk_get_rate(clk));
2829 2830 2831
		sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
	}
	return 0;
2832 2833
}

2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
static const struct sci_port_params *
sci_probe_regmap(const struct plat_sci_port *cfg)
{
	unsigned int regtype;

	if (cfg->regtype != SCIx_PROBE_REGTYPE)
		return &sci_port_params[cfg->regtype];

	switch (cfg->type) {
	case PORT_SCI:
		regtype = SCIx_SCI_REGTYPE;
		break;
	case PORT_IRDA:
		regtype = SCIx_IRDA_REGTYPE;
		break;
	case PORT_SCIFA:
		regtype = SCIx_SCIFA_REGTYPE;
		break;
	case PORT_SCIFB:
		regtype = SCIx_SCIFB_REGTYPE;
		break;
	case PORT_SCIF:
		/*
		 * The SH-4 is a bit of a misnomer here, although that's
		 * where this particular port layout originated. This
		 * configuration (or some slight variation thereof)
		 * remains the dominant model for all SCIFs.
		 */
		regtype = SCIx_SH4_SCIF_REGTYPE;
		break;
	case PORT_HSCIF:
		regtype = SCIx_HSCIF_REGTYPE;
		break;
	default:
		pr_err("Can't probe register map for given port\n");
		return NULL;
	}

	return &sci_port_params[regtype];
}

B
Bill Pemberton 已提交
2875
static int sci_init_single(struct platform_device *dev,
2876
			   struct sci_port *sci_port, unsigned int index,
2877
			   const struct plat_sci_port *p, bool early)
2878
{
2879
	struct uart_port *port = &sci_port->port;
2880
	const struct resource *res;
2881
	unsigned int i;
2882
	int ret;
2883

2884 2885
	sci_port->cfg	= p;

2886 2887 2888
	port->ops	= &sci_uart_ops;
	port->iotype	= UPIO_MEM;
	port->line	= index;
2889

2890 2891 2892
	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -ENOMEM;
2893

2894
	port->mapbase = res->start;
2895
	sci_port->reg_size = resource_size(res);
2896

2897 2898 2899 2900 2901 2902
	for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) {
		if (i)
			sci_port->irqs[i] = platform_get_irq_optional(dev, i);
		else
			sci_port->irqs[i] = platform_get_irq(dev, i);
	}
2903

2904 2905
	/* The SCI generates several interrupts. They can be muxed together or
	 * connected to different interrupt lines. In the muxed case only one
2906 2907 2908 2909
	 * interrupt resource is specified as there is only one interrupt ID.
	 * In the non-muxed case, up to 6 interrupt signals might be generated
	 * from the SCI, however those signals might have their own individual
	 * interrupt ID numbers, or muxed together with another interrupt.
2910 2911 2912
	 */
	if (sci_port->irqs[0] < 0)
		return -ENXIO;
2913

2914 2915 2916
	if (sci_port->irqs[1] < 0)
		for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
			sci_port->irqs[i] = sci_port->irqs[0];
2917

2918 2919 2920
	sci_port->params = sci_probe_regmap(p);
	if (unlikely(sci_port->params == NULL))
		return -EINVAL;
2921

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
	switch (p->type) {
	case PORT_SCIFB:
		sci_port->rx_trigger = 48;
		break;
	case PORT_HSCIF:
		sci_port->rx_trigger = 64;
		break;
	case PORT_SCIFA:
		sci_port->rx_trigger = 32;
		break;
	case PORT_SCIF:
		if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
			/* RX triggering not implemented for this IP */
			sci_port->rx_trigger = 1;
		else
			sci_port->rx_trigger = 8;
		break;
	default:
		sci_port->rx_trigger = 1;
		break;
	}

2944
	sci_port->rx_fifo_timeout = 0;
2945
	sci_port->hscif_tot = 0;
2946

2947 2948 2949
	/* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
	 * match the SoC datasheet, this should be investigated. Let platform
	 * data override the sampling rate for now.
2950
	 */
2951 2952 2953
	sci_port->sampling_rate_mask = p->sampling_rate
				     ? SCI_SR(p->sampling_rate)
				     : sci_port->params->sampling_rate_mask;
2954

2955
	if (!early) {
2956 2957 2958
		ret = sci_init_clocks(sci_port, &dev->dev);
		if (ret < 0)
			return ret;
2959

2960
		port->dev = &dev->dev;
M
Magnus Damm 已提交
2961 2962

		pm_runtime_enable(&dev->dev);
2963
	}
2964

2965
	port->type		= p->type;
2966
	port->flags		= UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
2967
	port->fifosize		= sci_port->params->fifosize;
2968

2969 2970 2971 2972 2973 2974 2975
	if (port->type == PORT_SCI) {
		if (sci_port->reg_size >= 0x20)
			port->regshift = 2;
		else
			port->regshift = 1;
	}

2976
	/*
2977
	 * The UART port needs an IRQ value, so we peg this to the RX IRQ
2978 2979 2980 2981 2982
	 * for the multi-IRQ ports, which is where we are primarily
	 * concerned with the shutdown path synchronization.
	 *
	 * For the muxed case there's nothing more to do.
	 */
2983
	port->irq		= sci_port->irqs[SCIx_RXI_IRQ];
Y
Yong Zhang 已提交
2984
	port->irqflags		= 0;
2985

2986 2987 2988
	port->serial_in		= sci_serial_in;
	port->serial_out	= sci_serial_out;

2989
	return 0;
2990 2991
}

2992 2993 2994 2995 2996
static void sci_cleanup_single(struct sci_port *port)
{
	pm_runtime_disable(port->port.dev);
}

2997 2998
#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
    defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
2999 3000 3001 3002 3003
static void serial_console_putchar(struct uart_port *port, int ch)
{
	sci_poll_put_char(port, ch);
}

L
Linus Torvalds 已提交
3004 3005 3006 3007 3008 3009 3010
/*
 *	Print a string to the serial port trying not to disturb
 *	any possible real use of the port...
 */
static void serial_console_write(struct console *co, const char *s,
				 unsigned count)
{
3011 3012
	struct sci_port *sci_port = &sci_ports[co->index];
	struct uart_port *port = &sci_port->port;
3013
	unsigned short bits, ctrl, ctrl_temp;
3014 3015 3016
	unsigned long flags;
	int locked = 1;

3017
#if defined(SUPPORT_SYSRQ)
3018 3019
	if (port->sysrq)
		locked = 0;
3020 3021 3022
	else
#endif
	if (oops_in_progress)
3023
		locked = spin_trylock_irqsave(&port->lock, flags);
3024
	else
3025
		spin_lock_irqsave(&port->lock, flags);
3026

3027
	/* first save SCSCR then disable interrupts, keep clock source */
3028
	ctrl = serial_port_in(port, SCSCR);
3029 3030
	ctrl_temp = SCSCR_RE | SCSCR_TE |
		    (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
3031
		    (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
3032
	serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
3033

3034
	uart_console_write(port, s, count, serial_console_putchar);
M
Magnus Damm 已提交
3035 3036 3037

	/* wait until fifo is empty and last bit has been transmitted */
	bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
3038
	while ((serial_port_in(port, SCxSR) & bits) != bits)
M
Magnus Damm 已提交
3039
		cpu_relax();
3040 3041 3042 3043 3044

	/* restore the SCSCR */
	serial_port_out(port, SCSCR, ctrl);

	if (locked)
3045
		spin_unlock_irqrestore(&port->lock, flags);
L
Linus Torvalds 已提交
3046 3047
}

B
Bill Pemberton 已提交
3048
static int serial_console_setup(struct console *co, char *options)
L
Linus Torvalds 已提交
3049
{
3050
	struct sci_port *sci_port;
L
Linus Torvalds 已提交
3051 3052 3053 3054 3055 3056 3057
	struct uart_port *port;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
	int ret;

3058
	/*
3059
	 * Refuse to handle any bogus ports.
L
Linus Torvalds 已提交
3060
	 */
3061
	if (co->index < 0 || co->index >= SCI_NPORTS)
3062 3063
		return -ENODEV;

3064 3065 3066
	sci_port = &sci_ports[co->index];
	port = &sci_port->port;

3067 3068 3069 3070 3071 3072
	/*
	 * Refuse to handle uninitialized ports.
	 */
	if (!port->ops)
		return -ENODEV;

3073 3074 3075
	ret = sci_remap_port(port);
	if (unlikely(ret != 0))
		return ret;
3076

L
Linus Torvalds 已提交
3077 3078 3079
	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

3080
	return uart_set_options(port, co, baud, parity, bits, flow);
L
Linus Torvalds 已提交
3081 3082 3083 3084
}

static struct console serial_console = {
	.name		= "ttySC",
3085
	.device		= uart_console_device,
L
Linus Torvalds 已提交
3086 3087
	.write		= serial_console_write,
	.setup		= serial_console_setup,
P
Paul Mundt 已提交
3088
	.flags		= CON_PRINTBUFFER,
L
Linus Torvalds 已提交
3089
	.index		= -1,
3090
	.data		= &sci_uart_driver,
L
Linus Torvalds 已提交
3091 3092
};

3093 3094 3095 3096
static struct console early_serial_console = {
	.name           = "early_ttySC",
	.write          = serial_console_write,
	.flags          = CON_PRINTBUFFER,
3097
	.index		= -1,
3098
};
3099

3100 3101
static char early_serial_buf[32];

B
Bill Pemberton 已提交
3102
static int sci_probe_earlyprintk(struct platform_device *pdev)
3103
{
3104
	const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
3105 3106 3107 3108 3109 3110

	if (early_serial_console.data)
		return -EEXIST;

	early_serial_console.index = pdev->id;

3111
	sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
3112 3113 3114 3115 3116 3117 3118 3119 3120

	serial_console_setup(&early_serial_console, early_serial_buf);

	if (!strstr(early_serial_buf, "keep"))
		early_serial_console.flags |= CON_BOOT;

	register_console(&early_serial_console);
	return 0;
}
3121 3122 3123

#define SCI_CONSOLE	(&serial_console)

3124
#else
B
Bill Pemberton 已提交
3125
static inline int sci_probe_earlyprintk(struct platform_device *pdev)
3126 3127 3128
{
	return -EINVAL;
}
L
Linus Torvalds 已提交
3129

3130 3131
#define SCI_CONSOLE	NULL

3132
#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
L
Linus Torvalds 已提交
3133

3134
static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
L
Linus Torvalds 已提交
3135

3136
static DEFINE_MUTEX(sci_uart_registration_lock);
L
Linus Torvalds 已提交
3137 3138 3139 3140 3141 3142
static struct uart_driver sci_uart_driver = {
	.owner		= THIS_MODULE,
	.driver_name	= "sci",
	.dev_name	= "ttySC",
	.major		= SCI_MAJOR,
	.minor		= SCI_MINOR_START,
3143
	.nr		= SCI_NPORTS,
L
Linus Torvalds 已提交
3144 3145 3146
	.cons		= SCI_CONSOLE,
};

3147
static int sci_remove(struct platform_device *dev)
3148
{
3149
	struct sci_port *port = platform_get_drvdata(dev);
3150
	unsigned int type = port->port.type;	/* uart_remove_... clears it */
3151

3152
	sci_ports_in_use &= ~BIT(port->port.line);
3153 3154
	uart_remove_one_port(&sci_uart_driver, &port->port);

3155
	sci_cleanup_single(port);
3156

3157 3158 3159 3160
	if (port->port.fifosize > 1)
		device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
	if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
		device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
3161

3162 3163 3164
	return 0;
}

3165 3166 3167 3168

#define SCI_OF_DATA(type, regtype)	(void *)((type) << 16 | (regtype))
#define SCI_OF_TYPE(data)		((unsigned long)(data) >> 16)
#define SCI_OF_REGTYPE(data)		((unsigned long)(data) & 0xffff)
B
Bastian Hecht 已提交
3169 3170

static const struct of_device_id of_sci_match[] = {
3171 3172 3173 3174 3175
	/* SoC-specific types */
	{
		.compatible = "renesas,scif-r7s72100",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
	},
3176 3177 3178 3179
	{
		.compatible = "renesas,scif-r7s9210",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
	},
3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	/* Family-specific types */
	{
		.compatible = "renesas,rcar-gen1-scif",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
	}, {
		.compatible = "renesas,rcar-gen2-scif",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
	}, {
		.compatible = "renesas,rcar-gen3-scif",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
	},
3191
	/* Generic types */
B
Bastian Hecht 已提交
3192 3193
	{
		.compatible = "renesas,scif",
3194
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
B
Bastian Hecht 已提交
3195 3196
	}, {
		.compatible = "renesas,scifa",
3197
		.data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
B
Bastian Hecht 已提交
3198 3199
	}, {
		.compatible = "renesas,scifb",
3200
		.data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
B
Bastian Hecht 已提交
3201 3202
	}, {
		.compatible = "renesas,hscif",
3203
		.data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Y
Yoshinori Sato 已提交
3204 3205
	}, {
		.compatible = "renesas,sci",
3206
		.data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
B
Bastian Hecht 已提交
3207 3208 3209 3210 3211 3212
	}, {
		/* Terminator */
	},
};
MODULE_DEVICE_TABLE(of, of_sci_match);

3213 3214
static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
					  unsigned int *dev_id)
B
Bastian Hecht 已提交
3215 3216 3217
{
	struct device_node *np = pdev->dev.of_node;
	struct plat_sci_port *p;
3218
	struct sci_port *sp;
3219
	const void *data;
B
Bastian Hecht 已提交
3220 3221 3222 3223 3224
	int id;

	if (!IS_ENABLED(CONFIG_OF) || !np)
		return NULL;

3225
	data = of_device_get_match_data(&pdev->dev);
B
Bastian Hecht 已提交
3226 3227

	p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
3228
	if (!p)
B
Bastian Hecht 已提交
3229 3230
		return NULL;

3231
	/* Get the line number from the aliases node. */
B
Bastian Hecht 已提交
3232
	id = of_alias_get_id(np, "serial");
3233 3234
	if (id < 0 && ~sci_ports_in_use)
		id = ffz(sci_ports_in_use);
B
Bastian Hecht 已提交
3235 3236 3237 3238
	if (id < 0) {
		dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
		return NULL;
	}
3239 3240 3241 3242
	if (id >= ARRAY_SIZE(sci_ports)) {
		dev_err(&pdev->dev, "serial%d out of range\n", id);
		return NULL;
	}
B
Bastian Hecht 已提交
3243

3244
	sp = &sci_ports[id];
B
Bastian Hecht 已提交
3245 3246
	*dev_id = id;

3247 3248
	p->type = SCI_OF_TYPE(data);
	p->regtype = SCI_OF_REGTYPE(data);
B
Bastian Hecht 已提交
3249

3250
	sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
3251

B
Bastian Hecht 已提交
3252 3253 3254
	return p;
}

B
Bill Pemberton 已提交
3255
static int sci_probe_single(struct platform_device *dev,
3256 3257 3258 3259 3260 3261 3262 3263
				      unsigned int index,
				      struct plat_sci_port *p,
				      struct sci_port *sciport)
{
	int ret;

	/* Sanity check */
	if (unlikely(index >= SCI_NPORTS)) {
3264
		dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
3265
			   index+1, SCI_NPORTS);
3266
		dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
3267
		return -EINVAL;
3268
	}
3269 3270 3271
	BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
	if (sci_ports_in_use & BIT(index))
		return -EBUSY;
3272

3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
	mutex_lock(&sci_uart_registration_lock);
	if (!sci_uart_driver.state) {
		ret = uart_register_driver(&sci_uart_driver);
		if (ret) {
			mutex_unlock(&sci_uart_registration_lock);
			return ret;
		}
	}
	mutex_unlock(&sci_uart_registration_lock);

3283
	ret = sci_init_single(dev, sciport, index, p, false);
3284 3285
	if (ret)
		return ret;
3286

3287
	sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3288
	if (IS_ERR(sciport->gpios))
3289 3290
		return PTR_ERR(sciport->gpios);

3291
	if (sciport->has_rtscts) {
3292 3293
		if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
		    mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
3294 3295 3296
			dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
			return -EINVAL;
		}
3297
		sciport->port.flags |= UPF_HARD_FLOW;
3298 3299
	}

3300 3301 3302 3303 3304 3305 3306
	ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
	if (ret) {
		sci_cleanup_single(sciport);
		return ret;
	}

	return 0;
3307 3308
}

B
Bill Pemberton 已提交
3309
static int sci_probe(struct platform_device *dev)
L
Linus Torvalds 已提交
3310
{
B
Bastian Hecht 已提交
3311 3312 3313
	struct plat_sci_port *p;
	struct sci_port *sp;
	unsigned int dev_id;
3314
	int ret;
3315

3316 3317 3318 3319 3320 3321 3322
	/*
	 * If we've come here via earlyprintk initialization, head off to
	 * the special early probe. We don't have sufficient device state
	 * to make it beyond this yet.
	 */
	if (is_early_platform_device(dev))
		return sci_probe_earlyprintk(dev);
3323

B
Bastian Hecht 已提交
3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
	if (dev->dev.of_node) {
		p = sci_parse_dt(dev, &dev_id);
		if (p == NULL)
			return -EINVAL;
	} else {
		p = dev->dev.platform_data;
		if (p == NULL) {
			dev_err(&dev->dev, "no platform data supplied\n");
			return -EINVAL;
		}

		dev_id = dev->id;
	}

	sp = &sci_ports[dev_id];
3339
	platform_set_drvdata(dev, sp);
3340

B
Bastian Hecht 已提交
3341
	ret = sci_probe_single(dev, dev_id, p, sp);
3342
	if (ret)
3343
		return ret;
3344

3345
	if (sp->port.fifosize > 1) {
3346
		ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3347 3348 3349
		if (ret)
			return ret;
	}
3350 3351
	if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
	    sp->port.type == PORT_HSCIF) {
3352
		ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
3353 3354
		if (ret) {
			if (sp->port.fifosize > 1) {
3355 3356
				device_remove_file(&dev->dev,
						   &dev_attr_rx_fifo_trigger);
3357 3358 3359 3360 3361
			}
			return ret;
		}
	}

L
Linus Torvalds 已提交
3362 3363 3364 3365
#ifdef CONFIG_SH_STANDARD_BIOS
	sh_bios_gdb_detach();
#endif

3366
	sci_ports_in_use |= BIT(dev_id);
3367
	return 0;
L
Linus Torvalds 已提交
3368 3369
}

S
Sergei Shtylyov 已提交
3370
static __maybe_unused int sci_suspend(struct device *dev)
L
Linus Torvalds 已提交
3371
{
3372
	struct sci_port *sport = dev_get_drvdata(dev);
3373

3374 3375
	if (sport)
		uart_suspend_port(&sci_uart_driver, &sport->port);
L
Linus Torvalds 已提交
3376

3377 3378
	return 0;
}
L
Linus Torvalds 已提交
3379

S
Sergei Shtylyov 已提交
3380
static __maybe_unused int sci_resume(struct device *dev)
3381
{
3382
	struct sci_port *sport = dev_get_drvdata(dev);
3383

3384 3385
	if (sport)
		uart_resume_port(&sci_uart_driver, &sport->port);
3386 3387 3388 3389

	return 0;
}

S
Sergei Shtylyov 已提交
3390
static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
3391

3392 3393
static struct platform_driver sci_driver = {
	.probe		= sci_probe,
3394
	.remove		= sci_remove,
3395 3396
	.driver		= {
		.name	= "sh-sci",
3397
		.pm	= &sci_dev_pm_ops,
B
Bastian Hecht 已提交
3398
		.of_match_table = of_match_ptr(of_sci_match),
3399 3400 3401 3402 3403
	},
};

static int __init sci_init(void)
{
3404
	pr_info("%s\n", banner);
3405

3406
	return platform_driver_register(&sci_driver);
3407 3408 3409 3410 3411
}

static void __exit sci_exit(void)
{
	platform_driver_unregister(&sci_driver);
3412 3413 3414

	if (sci_uart_driver.state)
		uart_unregister_driver(&sci_uart_driver);
L
Linus Torvalds 已提交
3415 3416
}

3417 3418 3419 3420
#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
early_platform_init_buffer("earlyprintk", &sci_driver,
			   early_serial_buf, ARRAY_SIZE(early_serial_buf));
#endif
3421
#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3422
static struct plat_sci_port port_cfg __initdata;
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433

static int __init early_console_setup(struct earlycon_device *device,
				      int type)
{
	if (!device->port.membase)
		return -ENODEV;

	device->port.serial_in = sci_serial_in;
	device->port.serial_out	= sci_serial_out;
	device->port.type = type;
	memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3434
	port_cfg.type = type;
3435
	sci_ports[0].cfg = &port_cfg;
3436
	sci_ports[0].params = sci_probe_regmap(&port_cfg);
3437 3438 3439
	port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
	sci_serial_out(&sci_ports[0].port, SCSCR,
		       SCSCR_RE | SCSCR_TE | port_cfg.scscr);
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453

	device->con->write = serial_console_write;
	return 0;
}
static int __init sci_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCI);
}
static int __init scif_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCIF);
}
3454 3455 3456 3457 3458 3459
static int __init rzscifa_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
	return early_console_setup(device, PORT_SCIF);
}
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477
static int __init scifa_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCIFA);
}
static int __init scifb_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCIFB);
}
static int __init hscif_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_HSCIF);
}

OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
3478
OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
3479 3480 3481 3482 3483
OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */

L
Linus Torvalds 已提交
3484 3485 3486
module_init(sci_init);
module_exit(sci_exit);

3487
MODULE_LICENSE("GPL");
3488
MODULE_ALIAS("platform:sh-sci");
3489
MODULE_AUTHOR("Paul Mundt");
U
Ulrich Hecht 已提交
3490
MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");