sh-sci.c 80.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 * SuperH on-chip serial module support.  (SCI with no FIFO / with FIFO)
 *
P
Paul Mundt 已提交
4
 *  Copyright (C) 2002 - 2011  Paul Mundt
5
 *  Copyright (C) 2015 Glider bvba
M
Markus Brunner 已提交
6
 *  Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14
 *
 * based off of the old drivers/char/sh-sci.c by:
 *
 *   Copyright (C) 1999, 2000  Niibe Yutaka
 *   Copyright (C) 2000  Sugioka Toshinobu
 *   Modified to support multiple serial ports. Stuart Menefy (May 2000).
 *   Modified to support SecureEdge. David McCullough (2002)
 *   Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
15
 *   Removed SH7300 support (Jul 2007).
L
Linus Torvalds 已提交
16 17 18 19 20
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */
21 22 23
#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif
L
Linus Torvalds 已提交
24 25 26

#undef DEBUG

27 28 29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/console.h>
#include <linux/ctype.h>
#include <linux/cpufreq.h>
#include <linux/delay.h>
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
#include <linux/err.h>
L
Linus Torvalds 已提交
35
#include <linux/errno.h>
36
#include <linux/init.h>
L
Linus Torvalds 已提交
37 38
#include <linux/interrupt.h>
#include <linux/ioport.h>
39 40
#include <linux/major.h>
#include <linux/module.h>
L
Linus Torvalds 已提交
41
#include <linux/mm.h>
B
Bastian Hecht 已提交
42
#include <linux/of.h>
43
#include <linux/of_device.h>
44
#include <linux/platform_device.h>
M
Magnus Damm 已提交
45
#include <linux/pm_runtime.h>
46
#include <linux/scatterlist.h>
47 48 49
#include <linux/serial.h>
#include <linux/serial_sci.h>
#include <linux/sh_dma.h>
50
#include <linux/slab.h>
51 52 53 54 55
#include <linux/string.h>
#include <linux/sysrq.h>
#include <linux/timer.h>
#include <linux/tty.h>
#include <linux/tty_flip.h>
56 57

#ifdef CONFIG_SUPERH
L
Linus Torvalds 已提交
58 59 60
#include <asm/sh_bios.h>
#endif

61
#include "serial_mctrl_gpio.h"
L
Linus Torvalds 已提交
62 63
#include "sh-sci.h"

64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/* Offsets into the sci_port->irqs array */
enum {
	SCIx_ERI_IRQ,
	SCIx_RXI_IRQ,
	SCIx_TXI_IRQ,
	SCIx_BRI_IRQ,
	SCIx_NR_IRQS,

	SCIx_MUX_IRQ = SCIx_NR_IRQS,	/* special case */
};

#define SCIx_IRQ_IS_MUXED(port)			\
	((port)->irqs[SCIx_ERI_IRQ] ==	\
	 (port)->irqs[SCIx_RXI_IRQ]) ||	\
	((port)->irqs[SCIx_ERI_IRQ] &&	\
	 ((port)->irqs[SCIx_RXI_IRQ] < 0))

81 82
enum SCI_CLKS {
	SCI_FCK,		/* Functional Clock */
83
	SCI_SCK,		/* Optional External Clock */
84 85
	SCI_BRG_INT,		/* Optional BRG Internal Clock Source */
	SCI_SCIF_CLK,		/* Optional BRG External Clock Source */
86 87 88
	SCI_NUM_CLKS
};

89 90 91 92
/* Bit x set means sampling rate x + 1 is supported */
#define SCI_SR(x)		BIT((x) - 1)
#define SCI_SR_RANGE(x, y)	GENMASK((y) - 1, (x) - 1)

93 94 95 96
#define SCI_SR_SCIFAB		SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
				SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
				SCI_SR(19) | SCI_SR(27)

97 98 99 100 101 102 103 104
#define min_sr(_port)		ffs((_port)->sampling_rate_mask)
#define max_sr(_port)		fls((_port)->sampling_rate_mask)

/* Iterate over all supported sampling rates, from high to low */
#define for_each_sr(_sr, _port)						\
	for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--)	\
		if ((_port)->sampling_rate_mask & SCI_SR((_sr)))

105 106 107 108 109 110
struct plat_sci_reg {
	u8 offset, size;
};

struct sci_port_params {
	const struct plat_sci_reg regs[SCIx_NR_REGS];
111 112 113 114 115 116
	unsigned int fifosize;
	unsigned int overrun_reg;
	unsigned int overrun_mask;
	unsigned int sampling_rate_mask;
	unsigned int error_mask;
	unsigned int error_clear;
117 118
};

119 120 121
struct sci_port {
	struct uart_port	port;

122
	/* Platform configuration */
123
	const struct sci_port_params *params;
124
	const struct plat_sci_port *cfg;
125
	unsigned int		sampling_rate_mask;
126
	resource_size_t		reg_size;
127
	struct mctrl_gpios	*gpios;
128

129 130 131
	/* Clocks */
	struct clk		*clks[SCI_NUM_CLKS];
	unsigned long		clk_rates[SCI_NUM_CLKS];
132

133
	int			irqs[SCIx_NR_IRQS];
134 135
	char			*irqstr[SCIx_NR_IRQS];

136 137
	struct dma_chan			*chan_tx;
	struct dma_chan			*chan_rx;
P
Paul Mundt 已提交
138

139 140 141 142
#ifdef CONFIG_SERIAL_SH_SCI_DMA
	dma_cookie_t			cookie_tx;
	dma_cookie_t			cookie_rx[2];
	dma_cookie_t			active_rx;
143 144
	dma_addr_t			tx_dma_addr;
	unsigned int			tx_dma_len;
145
	struct scatterlist		sg_rx[2];
146
	void				*rx_buf[2];
147 148 149
	size_t				buf_len_rx;
	struct work_struct		work_tx;
	struct timer_list		rx_timer;
150
	unsigned int			rx_timeout;
151
#endif
152
	unsigned int			rx_frame;
153
	int				rx_trigger;
154 155
	struct timer_list		rx_fifo_timer;
	int				rx_fifo_timeout;
156
	u16				hscif_tot;
157

158
	bool has_rtscts;
159
	bool autorts;
160 161 162
};

#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
163

164 165
static struct sci_port sci_ports[SCI_NPORTS];
static struct uart_driver sci_uart_driver;
L
Linus Torvalds 已提交
166

167 168 169 170 171 172
static inline struct sci_port *
to_sci_port(struct uart_port *uart)
{
	return container_of(uart, struct sci_port, port);
}

173
static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
174 175 176 177 178
	/*
	 * Common SCI definitions, dependent on the port's regshift
	 * value.
	 */
	[SCIx_SCI_REGTYPE] = {
179 180 181 182 183 184 185 186
		.regs = {
			[SCSMR]		= { 0x00,  8 },
			[SCBRR]		= { 0x01,  8 },
			[SCSCR]		= { 0x02,  8 },
			[SCxTDR]	= { 0x03,  8 },
			[SCxSR]		= { 0x04,  8 },
			[SCxRDR]	= { 0x05,  8 },
		},
187 188 189 190 191 192
		.fifosize = 1,
		.overrun_reg = SCxSR,
		.overrun_mask = SCI_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
		.error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
193 194 195
	},

	/*
196
	 * Common definitions for legacy IrDA ports.
197 198
	 */
	[SCIx_IRDA_REGTYPE] = {
199 200 201 202 203 204 205 206 207 208
		.regs = {
			[SCSMR]		= { 0x00,  8 },
			[SCBRR]		= { 0x02,  8 },
			[SCSCR]		= { 0x04,  8 },
			[SCxTDR]	= { 0x06,  8 },
			[SCxSR]		= { 0x08, 16 },
			[SCxRDR]	= { 0x0a,  8 },
			[SCFCR]		= { 0x0c,  8 },
			[SCFDR]		= { 0x0e, 16 },
		},
209 210 211 212 213 214
		.fifosize = 1,
		.overrun_reg = SCxSR,
		.overrun_mask = SCI_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
		.error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
215 216 217 218 219 220
	},

	/*
	 * Common SCIFA definitions.
	 */
	[SCIx_SCIFA_REGTYPE] = {
221 222 223 224 225 226 227 228 229 230 231 232
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x20,  8 },
			[SCxSR]		= { 0x14, 16 },
			[SCxRDR]	= { 0x24,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCPCR]		= { 0x30, 16 },
			[SCPDR]		= { 0x34, 16 },
		},
233 234 235 236 237 238
		.fifosize = 64,
		.overrun_reg = SCxSR,
		.overrun_mask = SCIFA_ORER,
		.sampling_rate_mask = SCI_SR_SCIFAB,
		.error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
		.error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
239 240 241 242 243 244
	},

	/*
	 * Common SCIFB definitions.
	 */
	[SCIx_SCIFB_REGTYPE] = {
245 246 247 248 249 250 251 252 253 254 255 256 257
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x40,  8 },
			[SCxSR]		= { 0x14, 16 },
			[SCxRDR]	= { 0x60,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCTFDR]	= { 0x38, 16 },
			[SCRFDR]	= { 0x3c, 16 },
			[SCPCR]		= { 0x30, 16 },
			[SCPDR]		= { 0x34, 16 },
		},
258 259 260 261 262 263
		.fifosize = 256,
		.overrun_reg = SCxSR,
		.overrun_mask = SCIFA_ORER,
		.sampling_rate_mask = SCI_SR_SCIFAB,
		.error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
		.error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
264 265
	},

266 267 268 269 270
	/*
	 * Common SH-2(A) SCIF definitions for ports with FIFO data
	 * count registers.
	 */
	[SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
271 272 273 274 275 276 277 278 279 280 281 282
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
		},
283 284 285 286 287 288
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
289 290
	},

291 292 293 294
	/*
	 * Common SH-3 SCIF definitions.
	 */
	[SCIx_SH3_SCIF_REGTYPE] = {
295 296 297 298 299 300 301 302 303 304
		.regs = {
			[SCSMR]		= { 0x00,  8 },
			[SCBRR]		= { 0x02,  8 },
			[SCSCR]		= { 0x04,  8 },
			[SCxTDR]	= { 0x06,  8 },
			[SCxSR]		= { 0x08, 16 },
			[SCxRDR]	= { 0x0a,  8 },
			[SCFCR]		= { 0x0c,  8 },
			[SCFDR]		= { 0x0e, 16 },
		},
305 306 307 308 309 310
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
311 312 313 314 315 316
	},

	/*
	 * Common SH-4(A) SCIF(B) definitions.
	 */
	[SCIx_SH4_SCIF_REGTYPE] = {
317 318 319 320 321 322 323 324 325 326 327 328
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
		},
329 330 331 332 333 334
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
335 336 337 338 339 340 341
	},

	/*
	 * Common SCIF definitions for ports with a Baud Rate Generator for
	 * External Clock (BRG).
	 */
	[SCIx_SH4_SCIF_BRG_REGTYPE] = {
342 343 344 345 346 347 348 349 350 351 352 353 354 355
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
			[SCDL]		= { 0x30, 16 },
			[SCCKS]		= { 0x34, 16 },
		},
356 357 358 359 360 361
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
U
Ulrich Hecht 已提交
362 363 364 365 366 367
	},

	/*
	 * Common HSCIF definitions.
	 */
	[SCIx_HSCIF_REGTYPE] = {
368 369 370 371 372 373 374 375 376 377 378 379 380 381
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCSPTR]	= { 0x20, 16 },
			[SCLSR]		= { 0x24, 16 },
			[HSSRR]		= { 0x40, 16 },
			[SCDL]		= { 0x30, 16 },
			[SCCKS]		= { 0x34, 16 },
382 383
			[HSRTRGR]	= { 0x54, 16 },
			[HSTTRGR]	= { 0x58, 16 },
384
		},
385 386 387 388 389 390
		.fifosize = 128,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR_RANGE(8, 32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
391 392 393 394 395 396 397
	},

	/*
	 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
	 * register.
	 */
	[SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
398 399 400 401 402 403 404 405 406 407 408
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCLSR]		= { 0x24, 16 },
		},
409 410 411 412 413 414
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
415 416 417 418 419 420 421
	},

	/*
	 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
	 * count registers.
	 */
	[SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
422 423 424 425 426 427 428 429 430 431 432 433 434 435
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x0c,  8 },
			[SCxSR]		= { 0x10, 16 },
			[SCxRDR]	= { 0x14,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
			[SCTFDR]	= { 0x1c, 16 },	/* aliased to SCFDR */
			[SCRFDR]	= { 0x20, 16 },
			[SCSPTR]	= { 0x24, 16 },
			[SCLSR]		= { 0x28, 16 },
		},
436 437 438 439 440 441
		.fifosize = 16,
		.overrun_reg = SCLSR,
		.overrun_mask = SCLSR_ORER,
		.sampling_rate_mask = SCI_SR(32),
		.error_mask = SCIF_DEFAULT_ERROR_MASK,
		.error_clear = SCIF_ERROR_CLEAR,
442 443 444 445 446 447 448
	},

	/*
	 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
	 * registers.
	 */
	[SCIx_SH7705_SCIF_REGTYPE] = {
449 450 451 452 453 454 455 456 457 458
		.regs = {
			[SCSMR]		= { 0x00, 16 },
			[SCBRR]		= { 0x04,  8 },
			[SCSCR]		= { 0x08, 16 },
			[SCxTDR]	= { 0x20,  8 },
			[SCxSR]		= { 0x14, 16 },
			[SCxRDR]	= { 0x24,  8 },
			[SCFCR]		= { 0x18, 16 },
			[SCFDR]		= { 0x1c, 16 },
		},
459
		.fifosize = 64,
460 461 462 463 464
		.overrun_reg = SCxSR,
		.overrun_mask = SCIFA_ORER,
		.sampling_rate_mask = SCI_SR(16),
		.error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
		.error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
465 466 467
	},
};

468
#define sci_getreg(up, offset)		(&to_sci_port(up)->params->regs[offset])
469

470 471 472 473 474 475 476 477
/*
 * The "offset" here is rather misleading, in that it refers to an enum
 * value relative to the port mapping rather than the fixed offset
 * itself, which needs to be manually retrieved from the platform's
 * register map for the given port.
 */
static unsigned int sci_serial_in(struct uart_port *p, int offset)
{
478
	const struct plat_sci_reg *reg = sci_getreg(p, offset);
479 480 481 482 483 484 485 486 487 488 489 490 491

	if (reg->size == 8)
		return ioread8(p->membase + (reg->offset << p->regshift));
	else if (reg->size == 16)
		return ioread16(p->membase + (reg->offset << p->regshift));
	else
		WARN(1, "Invalid register access\n");

	return 0;
}

static void sci_serial_out(struct uart_port *p, int offset, int value)
{
492
	const struct plat_sci_reg *reg = sci_getreg(p, offset);
493 494 495 496 497 498 499 500 501

	if (reg->size == 8)
		iowrite8(value, p->membase + (reg->offset << p->regshift));
	else if (reg->size == 16)
		iowrite16(value, p->membase + (reg->offset << p->regshift));
	else
		WARN(1, "Invalid register access\n");
}

502 503
static void sci_port_enable(struct sci_port *sci_port)
{
504 505
	unsigned int i;

506 507 508 509 510
	if (!sci_port->port.dev)
		return;

	pm_runtime_get_sync(sci_port->port.dev);

511 512 513 514 515
	for (i = 0; i < SCI_NUM_CLKS; i++) {
		clk_prepare_enable(sci_port->clks[i]);
		sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
	}
	sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
516 517 518 519
}

static void sci_port_disable(struct sci_port *sci_port)
{
520 521
	unsigned int i;

522 523 524
	if (!sci_port->port.dev)
		return;

525 526
	for (i = SCI_NUM_CLKS; i-- > 0; )
		clk_disable_unprepare(sci_port->clks[i]);
527 528 529 530

	pm_runtime_put_sync(sci_port->port.dev);
}

531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
static inline unsigned long port_rx_irq_mask(struct uart_port *port)
{
	/*
	 * Not all ports (such as SCIFA) will support REIE. Rather than
	 * special-casing the port type, we check the port initialization
	 * IRQ enable mask to see whether the IRQ is desired at all. If
	 * it's unset, it's logically inferred that there's no point in
	 * testing for it.
	 */
	return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
}

static void sci_start_tx(struct uart_port *port)
{
	struct sci_port *s = to_sci_port(port);
	unsigned short ctrl;

#ifdef CONFIG_SERIAL_SH_SCI_DMA
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		u16 new, scr = serial_port_in(port, SCSCR);
		if (s->chan_tx)
			new = scr | SCSCR_TDRQE;
		else
			new = scr & ~SCSCR_TDRQE;
		if (new != scr)
			serial_port_out(port, SCSCR, new);
	}

	if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
	    dma_submit_error(s->cookie_tx)) {
		s->cookie_tx = 0;
		schedule_work(&s->work_tx);
	}
#endif

	if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		/* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
		ctrl = serial_port_in(port, SCSCR);
		serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
	}
}

static void sci_stop_tx(struct uart_port *port)
{
	unsigned short ctrl;

	/* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
	ctrl = serial_port_in(port, SCSCR);

	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		ctrl &= ~SCSCR_TDRQE;

	ctrl &= ~SCSCR_TIE;

	serial_port_out(port, SCSCR, ctrl);
}

static void sci_start_rx(struct uart_port *port)
{
	unsigned short ctrl;

	ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);

	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		ctrl &= ~SCSCR_RDRQE;

	serial_port_out(port, SCSCR, ctrl);
}

static void sci_stop_rx(struct uart_port *port)
{
	unsigned short ctrl;

	ctrl = serial_port_in(port, SCSCR);

	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		ctrl &= ~SCSCR_RDRQE;

	ctrl &= ~port_rx_irq_mask(port);

	serial_port_out(port, SCSCR, ctrl);
}

614 615 616 617 618
static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
{
	if (port->type == PORT_SCI) {
		/* Just store the mask */
		serial_port_out(port, SCxSR, mask);
619
	} else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
620 621 622 623 624 625 626 627 628 629
		/* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
		/* Only clear the status bits we want to clear */
		serial_port_out(port, SCxSR,
				serial_port_in(port, SCxSR) & mask);
	} else {
		/* Store the mask, clear parity/framing errors */
		serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
	}
}

630 631
#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
    defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
632 633

#ifdef CONFIG_CONSOLE_POLL
634
static int sci_poll_get_char(struct uart_port *port)
L
Linus Torvalds 已提交
635 636 637 638
{
	unsigned short status;
	int c;

639
	do {
640
		status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
641
		if (status & SCxSR_ERRORS(port)) {
642
			sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
L
Linus Torvalds 已提交
643 644
			continue;
		}
645 646 647 648 649
		break;
	} while (1);

	if (!(status & SCxSR_RDxF(port)))
		return NO_POLL_CHAR;
650

651
	c = serial_port_in(port, SCxRDR);
652

653
	/* Dummy read */
654
	serial_port_in(port, SCxSR);
655
	sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
L
Linus Torvalds 已提交
656 657 658

	return c;
}
659
#endif
L
Linus Torvalds 已提交
660

661
static void sci_poll_put_char(struct uart_port *port, unsigned char c)
L
Linus Torvalds 已提交
662 663 664 665
{
	unsigned short status;

	do {
666
		status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
667 668
	} while (!(status & SCxSR_TDxE(port)));

669
	serial_port_out(port, SCxTDR, c);
670
	sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
L
Linus Torvalds 已提交
671
}
672 673
#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
	  CONFIG_SERIAL_SH_SCI_EARLYCON */
L
Linus Torvalds 已提交
674

675
static void sci_init_pins(struct uart_port *port, unsigned int cflag)
L
Linus Torvalds 已提交
676
{
677
	struct sci_port *s = to_sci_port(port);
L
Linus Torvalds 已提交
678

679 680 681 682 683 684
	/*
	 * Use port-specific handler if provided.
	 */
	if (s->cfg->ops && s->cfg->ops->init_pins) {
		s->cfg->ops->init_pins(port, cflag);
		return;
L
Linus Torvalds 已提交
685
	}
P
Paul Mundt 已提交
686

687
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
688
		u16 data = serial_port_in(port, SCPDR);
689 690 691 692
		u16 ctrl = serial_port_in(port, SCPCR);

		/* Enable RXD and TXD pin functions */
		ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
693
		if (to_sci_port(port)->has_rtscts) {
694 695 696 697 698 699 700 701 702 703 704
			/* RTS# is output, active low, unless autorts */
			if (!(port->mctrl & TIOCM_RTS)) {
				ctrl |= SCPCR_RTSC;
				data |= SCPDR_RTSD;
			} else if (!s->autorts) {
				ctrl |= SCPCR_RTSC;
				data &= ~SCPDR_RTSD;
			} else {
				/* Enable RTS# pin function */
				ctrl &= ~SCPCR_RTSC;
			}
705 706 707
			/* Enable CTS# pin function */
			ctrl &= ~SCPCR_CTSC;
		}
708
		serial_port_out(port, SCPDR, data);
709 710
		serial_port_out(port, SCPCR, ctrl);
	} else if (sci_getreg(port, SCSPTR)->size) {
711 712
		u16 status = serial_port_in(port, SCSPTR);

713 714 715 716 717 718
		/* RTS# is always output; and active low, unless autorts */
		status |= SCSPTR_RTSIO;
		if (!(port->mctrl & TIOCM_RTS))
			status |= SCSPTR_RTSDT;
		else if (!s->autorts)
			status &= ~SCSPTR_RTSDT;
719 720 721
		/* CTS# and SCK are inputs */
		status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
		serial_port_out(port, SCSPTR, status);
722
	}
723
}
724

725
static int sci_txfill(struct uart_port *port)
726
{
727 728
	struct sci_port *s = to_sci_port(port);
	unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
729
	const struct plat_sci_reg *reg;
730

731 732
	reg = sci_getreg(port, SCTFDR);
	if (reg->size)
733
		return serial_port_in(port, SCTFDR) & fifo_mask;
734

735 736
	reg = sci_getreg(port, SCFDR);
	if (reg->size)
737
		return serial_port_in(port, SCFDR) >> 8;
738

739
	return !(serial_port_in(port, SCxSR) & SCI_TDRE);
740 741
}

742 743
static int sci_txroom(struct uart_port *port)
{
744
	return port->fifosize - sci_txfill(port);
745 746 747
}

static int sci_rxfill(struct uart_port *port)
748
{
749 750
	struct sci_port *s = to_sci_port(port);
	unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
751
	const struct plat_sci_reg *reg;
752 753 754

	reg = sci_getreg(port, SCRFDR);
	if (reg->size)
755
		return serial_port_in(port, SCRFDR) & fifo_mask;
756 757 758

	reg = sci_getreg(port, SCFDR);
	if (reg->size)
759
		return serial_port_in(port, SCFDR) & fifo_mask;
760

761
	return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
762 763
}

L
Linus Torvalds 已提交
764 765 766 767 768 769
/* ********************************************************************** *
 *                   the interrupt related routines                       *
 * ********************************************************************** */

static void sci_transmit_chars(struct uart_port *port)
{
A
Alan Cox 已提交
770
	struct circ_buf *xmit = &port->state->xmit;
L
Linus Torvalds 已提交
771 772 773
	unsigned int stopped = uart_tx_stopped(port);
	unsigned short status;
	unsigned short ctrl;
774
	int count;
L
Linus Torvalds 已提交
775

776
	status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
777
	if (!(status & SCxSR_TDxE(port))) {
778
		ctrl = serial_port_in(port, SCSCR);
779
		if (uart_circ_empty(xmit))
780
			ctrl &= ~SCSCR_TIE;
781
		else
782
			ctrl |= SCSCR_TIE;
783
		serial_port_out(port, SCSCR, ctrl);
L
Linus Torvalds 已提交
784 785 786
		return;
	}

787
	count = sci_txroom(port);
L
Linus Torvalds 已提交
788 789 790 791 792 793 794 795 796 797 798 799 800 801

	do {
		unsigned char c;

		if (port->x_char) {
			c = port->x_char;
			port->x_char = 0;
		} else if (!uart_circ_empty(xmit) && !stopped) {
			c = xmit->buf[xmit->tail];
			xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		} else {
			break;
		}

802
		serial_port_out(port, SCxTDR, c);
L
Linus Torvalds 已提交
803 804 805 806

		port->icount.tx++;
	} while (--count > 0);

807
	sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
L
Linus Torvalds 已提交
808 809 810 811

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);
	if (uart_circ_empty(xmit)) {
812
		sci_stop_tx(port);
L
Linus Torvalds 已提交
813
	} else {
814
		ctrl = serial_port_in(port, SCSCR);
L
Linus Torvalds 已提交
815

816
		if (port->type != PORT_SCI) {
817
			serial_port_in(port, SCxSR); /* Dummy read */
818
			sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
L
Linus Torvalds 已提交
819 820
		}

821
		ctrl |= SCSCR_TIE;
822
		serial_port_out(port, SCSCR, ctrl);
L
Linus Torvalds 已提交
823 824 825 826
	}
}

/* On SH3, SCIF may read end-of-break as a space->mark char */
827
#define STEPFN(c)  ({int __c = (c); (((__c-1)|(__c)) == -1); })
L
Linus Torvalds 已提交
828

829
static void sci_receive_chars(struct uart_port *port)
L
Linus Torvalds 已提交
830
{
831
	struct tty_port *tport = &port->state->port;
L
Linus Torvalds 已提交
832 833
	int i, count, copied = 0;
	unsigned short status;
A
Alan Cox 已提交
834
	unsigned char flag;
L
Linus Torvalds 已提交
835

836
	status = serial_port_in(port, SCxSR);
L
Linus Torvalds 已提交
837 838 839 840 841
	if (!(status & SCxSR_RDxF(port)))
		return;

	while (1) {
		/* Don't copy more bytes than there is room for in the buffer */
842
		count = tty_buffer_request_room(tport, sci_rxfill(port));
L
Linus Torvalds 已提交
843 844 845 846 847 848

		/* If for any reason we can't copy more data, we're done! */
		if (count == 0)
			break;

		if (port->type == PORT_SCI) {
849
			char c = serial_port_in(port, SCxRDR);
850
			if (uart_handle_sysrq_char(port, c))
L
Linus Torvalds 已提交
851
				count = 0;
852
			else
J
Jiri Slaby 已提交
853
				tty_insert_flip_char(tport, c, TTY_NORMAL);
L
Linus Torvalds 已提交
854
		} else {
855
			for (i = 0; i < count; i++) {
856
				char c = serial_port_in(port, SCxRDR);
857

858
				status = serial_port_in(port, SCxSR);
859
				if (uart_handle_sysrq_char(port, c)) {
L
Linus Torvalds 已提交
860 861 862 863 864
					count--; i--;
					continue;
				}

				/* Store data and status */
865
				if (status & SCxSR_FER(port)) {
A
Alan Cox 已提交
866
					flag = TTY_FRAME;
867
					port->icount.frame++;
868
					dev_notice(port->dev, "frame error\n");
869
				} else if (status & SCxSR_PER(port)) {
A
Alan Cox 已提交
870
					flag = TTY_PARITY;
871
					port->icount.parity++;
872
					dev_notice(port->dev, "parity error\n");
A
Alan Cox 已提交
873 874
				} else
					flag = TTY_NORMAL;
875

J
Jiri Slaby 已提交
876
				tty_insert_flip_char(tport, c, flag);
L
Linus Torvalds 已提交
877 878 879
			}
		}

880
		serial_port_in(port, SCxSR); /* dummy read */
881
		sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
L
Linus Torvalds 已提交
882 883 884 885 886 887 888

		copied += count;
		port->icount.rx += count;
	}

	if (copied) {
		/* Tell the rest of the system the news. New characters! */
J
Jiri Slaby 已提交
889
		tty_flip_buffer_push(tport);
L
Linus Torvalds 已提交
890
	} else {
891
		serial_port_in(port, SCxSR); /* dummy read */
892
		sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
L
Linus Torvalds 已提交
893 894 895
	}
}

896
static int sci_handle_errors(struct uart_port *port)
L
Linus Torvalds 已提交
897 898
{
	int copied = 0;
899
	unsigned short status = serial_port_in(port, SCxSR);
J
Jiri Slaby 已提交
900
	struct tty_port *tport = &port->state->port;
901
	struct sci_port *s = to_sci_port(port);
L
Linus Torvalds 已提交
902

903
	/* Handle overruns */
904
	if (status & s->params->overrun_mask) {
905
		port->icount.overrun++;
906

907 908 909
		/* overrun error */
		if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
			copied++;
910

911
		dev_notice(port->dev, "overrun error\n");
L
Linus Torvalds 已提交
912 913
	}

914
	if (status & SCxSR_FER(port)) {
915 916
		/* frame error */
		port->icount.frame++;
917

918 919
		if (tty_insert_flip_char(tport, 0, TTY_FRAME))
			copied++;
920

921
		dev_notice(port->dev, "frame error\n");
L
Linus Torvalds 已提交
922 923
	}

924
	if (status & SCxSR_PER(port)) {
L
Linus Torvalds 已提交
925
		/* parity error */
926 927
		port->icount.parity++;

J
Jiri Slaby 已提交
928
		if (tty_insert_flip_char(tport, 0, TTY_PARITY))
929
			copied++;
930

931
		dev_notice(port->dev, "parity error\n");
L
Linus Torvalds 已提交
932 933
	}

A
Alan Cox 已提交
934
	if (copied)
J
Jiri Slaby 已提交
935
		tty_flip_buffer_push(tport);
L
Linus Torvalds 已提交
936 937 938 939

	return copied;
}

940
static int sci_handle_fifo_overrun(struct uart_port *port)
941
{
J
Jiri Slaby 已提交
942
	struct tty_port *tport = &port->state->port;
943
	struct sci_port *s = to_sci_port(port);
944
	const struct plat_sci_reg *reg;
945
	int copied = 0;
946
	u16 status;
947

948
	reg = sci_getreg(port, s->params->overrun_reg);
949
	if (!reg->size)
950 951
		return 0;

952 953 954 955
	status = serial_port_in(port, s->params->overrun_reg);
	if (status & s->params->overrun_mask) {
		status &= ~s->params->overrun_mask;
		serial_port_out(port, s->params->overrun_reg, status);
956

957 958
		port->icount.overrun++;

J
Jiri Slaby 已提交
959
		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
J
Jiri Slaby 已提交
960
		tty_flip_buffer_push(tport);
961

962
		dev_dbg(port->dev, "overrun error\n");
963 964 965 966 967 968
		copied++;
	}

	return copied;
}

969
static int sci_handle_breaks(struct uart_port *port)
L
Linus Torvalds 已提交
970 971
{
	int copied = 0;
972
	unsigned short status = serial_port_in(port, SCxSR);
J
Jiri Slaby 已提交
973
	struct tty_port *tport = &port->state->port;
L
Linus Torvalds 已提交
974

975 976 977
	if (uart_handle_break(port))
		return 0;

978
	if (status & SCxSR_BRK(port)) {
979 980
		port->icount.brk++;

L
Linus Torvalds 已提交
981
		/* Notify of BREAK */
J
Jiri Slaby 已提交
982
		if (tty_insert_flip_char(tport, 0, TTY_BREAK))
A
Alan Cox 已提交
983
			copied++;
984 985

		dev_dbg(port->dev, "BREAK detected\n");
L
Linus Torvalds 已提交
986 987
	}

A
Alan Cox 已提交
988
	if (copied)
J
Jiri Slaby 已提交
989
		tty_flip_buffer_push(tport);
990

991 992
	copied += sci_handle_fifo_overrun(port);

L
Linus Torvalds 已提交
993 994 995
	return copied;
}

996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
static int scif_set_rtrg(struct uart_port *port, int rx_trig)
{
	unsigned int bits;

	if (rx_trig < 1)
		rx_trig = 1;
	if (rx_trig >= port->fifosize)
		rx_trig = port->fifosize;

	/* HSCIF can be set to an arbitrary level. */
	if (sci_getreg(port, HSRTRGR)->size) {
		serial_port_out(port, HSRTRGR, rx_trig);
		return rx_trig;
	}

	switch (port->type) {
	case PORT_SCIF:
		if (rx_trig < 4) {
			bits = 0;
			rx_trig = 1;
		} else if (rx_trig < 8) {
			bits = SCFCR_RTRG0;
			rx_trig = 4;
		} else if (rx_trig < 14) {
			bits = SCFCR_RTRG1;
			rx_trig = 8;
		} else {
			bits = SCFCR_RTRG0 | SCFCR_RTRG1;
			rx_trig = 14;
		}
		break;
	case PORT_SCIFA:
	case PORT_SCIFB:
		if (rx_trig < 16) {
			bits = 0;
			rx_trig = 1;
		} else if (rx_trig < 32) {
			bits = SCFCR_RTRG0;
			rx_trig = 16;
		} else if (rx_trig < 48) {
			bits = SCFCR_RTRG1;
			rx_trig = 32;
		} else {
			bits = SCFCR_RTRG0 | SCFCR_RTRG1;
			rx_trig = 48;
		}
		break;
	default:
		WARN(1, "unknown FIFO configuration");
		return 1;
	}

	serial_port_out(port, SCFCR,
		(serial_port_in(port, SCFCR) &
		~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);

	return rx_trig;
}

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
static int scif_rtrg_enabled(struct uart_port *port)
{
	if (sci_getreg(port, HSRTRGR)->size)
		return serial_port_in(port, HSRTRGR) != 0;
	else
		return (serial_port_in(port, SCFCR) &
			(SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
}

static void rx_fifo_timer_fn(unsigned long arg)
{
	struct sci_port *s = (struct sci_port *)arg;
	struct uart_port *port = &s->port;

	dev_dbg(port->dev, "Rx timed out\n");
	scif_set_rtrg(port, 1);
}

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
static ssize_t rx_trigger_show(struct device *dev,
			       struct device_attribute *attr,
			       char *buf)
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);

	return sprintf(buf, "%d\n", sci->rx_trigger);
}

static ssize_t rx_trigger_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf,
				size_t count)
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);
1090
	int ret;
1091 1092
	long r;

1093 1094 1095
	ret = kstrtol(buf, 0, &r);
	if (ret)
		return ret;
1096

1097
	sci->rx_trigger = scif_set_rtrg(port, r);
1098 1099 1100
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		scif_set_rtrg(port, 1);

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	return count;
}

static DEVICE_ATTR(rx_fifo_trigger, 0644, rx_trigger_show, rx_trigger_store);

static ssize_t rx_fifo_timeout_show(struct device *dev,
			       struct device_attribute *attr,
			       char *buf)
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);
1112
	int v;
1113

1114 1115 1116 1117 1118 1119
	if (port->type == PORT_HSCIF)
		v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
	else
		v = sci->rx_fifo_timeout;

	return sprintf(buf, "%d\n", v);
1120 1121 1122 1123 1124 1125 1126 1127 1128
}

static ssize_t rx_fifo_timeout_store(struct device *dev,
				struct device_attribute *attr,
				const char *buf,
				size_t count)
{
	struct uart_port *port = dev_get_drvdata(dev);
	struct sci_port *sci = to_sci_port(port);
1129
	int ret;
1130 1131
	long r;

1132 1133 1134
	ret = kstrtol(buf, 0, &r);
	if (ret)
		return ret;
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

	if (port->type == PORT_HSCIF) {
		if (r < 0 || r > 3)
			return -EINVAL;
		sci->hscif_tot = r << HSSCR_TOT_SHIFT;
	} else {
		sci->rx_fifo_timeout = r;
		scif_set_rtrg(port, 1);
		if (r > 0)
			setup_timer(&sci->rx_fifo_timer, rx_fifo_timer_fn,
				    (unsigned long)sci);
	}

1148 1149 1150 1151 1152 1153
	return count;
}

static DEVICE_ATTR(rx_fifo_timeout, 0644, rx_fifo_timeout_show, rx_fifo_timeout_store);


1154
#ifdef CONFIG_SERIAL_SH_SCI_DMA
1155 1156 1157 1158 1159 1160
static void sci_dma_tx_complete(void *arg)
{
	struct sci_port *s = arg;
	struct uart_port *port = &s->port;
	struct circ_buf *xmit = &port->state->xmit;
	unsigned long flags;
1161

1162
	dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1163

1164
	spin_lock_irqsave(&port->lock, flags);
1165

1166 1167
	xmit->tail += s->tx_dma_len;
	xmit->tail &= UART_XMIT_SIZE - 1;
1168

1169
	port->icount.tx += s->tx_dma_len;
L
Linus Torvalds 已提交
1170

1171 1172
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);
L
Linus Torvalds 已提交
1173

1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	if (!uart_circ_empty(xmit)) {
		s->cookie_tx = 0;
		schedule_work(&s->work_tx);
	} else {
		s->cookie_tx = -EINVAL;
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
			u16 ctrl = serial_port_in(port, SCSCR);
			serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
		}
	}
L
Linus Torvalds 已提交
1184

1185
	spin_unlock_irqrestore(&port->lock, flags);
L
Linus Torvalds 已提交
1186 1187
}

1188 1189
/* Locking: called with port lock held */
static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
L
Linus Torvalds 已提交
1190
{
1191 1192 1193
	struct uart_port *port = &s->port;
	struct tty_port *tport = &port->state->port;
	int copied;
L
Linus Torvalds 已提交
1194

1195
	copied = tty_insert_flip_string(tport, buf, count);
1196
	if (copied < count)
1197
		port->icount.buf_overrun++;
L
Linus Torvalds 已提交
1198

1199
	port->icount.rx += copied;
L
Linus Torvalds 已提交
1200

1201
	return copied;
L
Linus Torvalds 已提交
1202 1203
}

1204
static int sci_dma_rx_find_active(struct sci_port *s)
L
Linus Torvalds 已提交
1205
{
1206
	unsigned int i;
L
Linus Torvalds 已提交
1207

1208 1209 1210
	for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
		if (s->active_rx == s->cookie_rx[i])
			return i;
L
Linus Torvalds 已提交
1211

1212
	return -1;
L
Linus Torvalds 已提交
1213 1214
}

1215
static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
P
Paul Mundt 已提交
1216
{
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
	struct dma_chan *chan = s->chan_rx;
	struct uart_port *port = &s->port;
	unsigned long flags;

	spin_lock_irqsave(&port->lock, flags);
	s->chan_rx = NULL;
	s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
	spin_unlock_irqrestore(&port->lock, flags);
	dmaengine_terminate_all(chan);
	dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
			  sg_dma_address(&s->sg_rx[0]));
	dma_release_channel(chan);
1229 1230
	if (enable_pio) {
		spin_lock_irqsave(&port->lock, flags);
1231
		sci_start_rx(port);
1232 1233
		spin_unlock_irqrestore(&port->lock, flags);
	}
P
Paul Mundt 已提交
1234 1235
}

1236
static void sci_dma_rx_complete(void *arg)
L
Linus Torvalds 已提交
1237
{
1238
	struct sci_port *s = arg;
1239
	struct dma_chan *chan = s->chan_rx;
1240
	struct uart_port *port = &s->port;
1241
	struct dma_async_tx_descriptor *desc;
1242 1243
	unsigned long flags;
	int active, count = 0;
L
Linus Torvalds 已提交
1244

1245 1246
	dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
		s->active_rx);
1247

1248
	spin_lock_irqsave(&port->lock, flags);
L
Linus Torvalds 已提交
1249

1250 1251 1252
	active = sci_dma_rx_find_active(s);
	if (active >= 0)
		count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
P
Paul Mundt 已提交
1253

1254
	mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
P
Paul Mundt 已提交
1255

1256 1257
	if (count)
		tty_flip_buffer_push(&port->state->port);
1258

1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
				       DMA_DEV_TO_MEM,
				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc)
		goto fail;

	desc->callback = sci_dma_rx_complete;
	desc->callback_param = s;
	s->cookie_rx[active] = dmaengine_submit(desc);
	if (dma_submit_error(s->cookie_rx[active]))
		goto fail;

	s->active_rx = s->cookie_rx[!active];

1273 1274
	dma_async_issue_pending(chan);

1275
	spin_unlock_irqrestore(&port->lock, flags);
1276 1277 1278 1279 1280 1281 1282 1283
	dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
		__func__, s->cookie_rx[active], active, s->active_rx);
	return;

fail:
	spin_unlock_irqrestore(&port->lock, flags);
	dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
	sci_rx_dma_release(s, true);
L
Linus Torvalds 已提交
1284 1285
}

1286
static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
L
Linus Torvalds 已提交
1287
{
1288 1289
	struct dma_chan *chan = s->chan_tx;
	struct uart_port *port = &s->port;
1290
	unsigned long flags;
L
Linus Torvalds 已提交
1291

1292 1293 1294 1295 1296 1297 1298 1299
	spin_lock_irqsave(&port->lock, flags);
	s->chan_tx = NULL;
	s->cookie_tx = -EINVAL;
	spin_unlock_irqrestore(&port->lock, flags);
	dmaengine_terminate_all(chan);
	dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
			 DMA_TO_DEVICE);
	dma_release_channel(chan);
1300 1301
	if (enable_pio) {
		spin_lock_irqsave(&port->lock, flags);
1302
		sci_start_tx(port);
1303 1304
		spin_unlock_irqrestore(&port->lock, flags);
	}
1305
}
1306

1307 1308 1309 1310
static void sci_submit_rx(struct sci_port *s)
{
	struct dma_chan *chan = s->chan_rx;
	int i;
1311

1312 1313 1314
	for (i = 0; i < 2; i++) {
		struct scatterlist *sg = &s->sg_rx[i];
		struct dma_async_tx_descriptor *desc;
L
Linus Torvalds 已提交
1315

1316 1317 1318 1319 1320
		desc = dmaengine_prep_slave_sg(chan,
			sg, 1, DMA_DEV_TO_MEM,
			DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!desc)
			goto fail;
1321

1322 1323 1324 1325 1326
		desc->callback = sci_dma_rx_complete;
		desc->callback_param = s;
		s->cookie_rx[i] = dmaengine_submit(desc);
		if (dma_submit_error(s->cookie_rx[i]))
			goto fail;
1327

1328
	}
1329

1330
	s->active_rx = s->cookie_rx[0];
1331

1332 1333
	dma_async_issue_pending(chan);
	return;
1334

1335 1336 1337 1338 1339 1340 1341 1342
fail:
	if (i)
		dmaengine_terminate_all(chan);
	for (i = 0; i < 2; i++)
		s->cookie_rx[i] = -EINVAL;
	s->active_rx = -EINVAL;
	sci_rx_dma_release(s, true);
}
1343

1344
static void work_fn_tx(struct work_struct *work)
L
Linus Torvalds 已提交
1345
{
1346 1347 1348 1349 1350 1351
	struct sci_port *s = container_of(work, struct sci_port, work_tx);
	struct dma_async_tx_descriptor *desc;
	struct dma_chan *chan = s->chan_tx;
	struct uart_port *port = &s->port;
	struct circ_buf *xmit = &port->state->xmit;
	dma_addr_t buf;
L
Linus Torvalds 已提交
1352

1353
	/*
1354 1355 1356 1357 1358
	 * DMA is idle now.
	 * Port xmit buffer is already mapped, and it is one page... Just adjust
	 * offsets and lengths. Since it is a circular buffer, we have to
	 * transmit till the end, and then the rest. Take the port lock to get a
	 * consistent xmit buffer state.
1359
	 */
1360 1361 1362 1363 1364 1365
	spin_lock_irq(&port->lock);
	buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
	s->tx_dma_len = min_t(unsigned int,
		CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
		CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
	spin_unlock_irq(&port->lock);
1366

1367 1368 1369 1370 1371 1372 1373 1374 1375
	desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
					   DMA_MEM_TO_DEV,
					   DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
		/* switch to PIO */
		sci_tx_dma_release(s, true);
		return;
	}
1376

1377 1378
	dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
				   DMA_TO_DEVICE);
L
Linus Torvalds 已提交
1379

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	spin_lock_irq(&port->lock);
	desc->callback = sci_dma_tx_complete;
	desc->callback_param = s;
	spin_unlock_irq(&port->lock);
	s->cookie_tx = dmaengine_submit(desc);
	if (dma_submit_error(s->cookie_tx)) {
		dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
		/* switch to PIO */
		sci_tx_dma_release(s, true);
		return;
L
Linus Torvalds 已提交
1390 1391
	}

1392 1393
	dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
		__func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1394

1395
	dma_async_issue_pending(chan);
L
Linus Torvalds 已提交
1396 1397
}

1398
static void rx_timer_fn(unsigned long arg)
L
Linus Torvalds 已提交
1399
{
1400
	struct sci_port *s = (struct sci_port *)arg;
1401
	struct dma_chan *chan = s->chan_rx;
1402
	struct uart_port *port = &s->port;
1403 1404 1405 1406 1407 1408 1409 1410 1411
	struct dma_tx_state state;
	enum dma_status status;
	unsigned long flags;
	unsigned int read;
	int active, count;
	u16 scr;

	dev_dbg(port->dev, "DMA Rx timed out\n");

1412 1413
	spin_lock_irqsave(&port->lock, flags);

1414 1415 1416 1417 1418 1419 1420
	active = sci_dma_rx_find_active(s);
	if (active < 0) {
		spin_unlock_irqrestore(&port->lock, flags);
		return;
	}

	status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1421
	if (status == DMA_COMPLETE) {
1422
		spin_unlock_irqrestore(&port->lock, flags);
1423 1424
		dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
			s->active_rx, active);
1425 1426 1427 1428

		/* Let packet complete handler take care of the packet */
		return;
	}
1429

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	dmaengine_pause(chan);

	/*
	 * sometimes DMA transfer doesn't stop even if it is stopped and
	 * data keeps on coming until transaction is complete so check
	 * for DMA_COMPLETE again
	 * Let packet complete handler take care of the packet
	 */
	status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
	if (status == DMA_COMPLETE) {
		spin_unlock_irqrestore(&port->lock, flags);
		dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
		return;
	}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
	/* Handle incomplete DMA receive */
	dmaengine_terminate_all(s->chan_rx);
	read = sg_dma_len(&s->sg_rx[active]) - state.residue;

	if (read) {
		count = sci_dma_rx_push(s, s->rx_buf[active], read);
		if (count)
			tty_flip_buffer_push(&port->state->port);
	}

1455 1456
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
		sci_submit_rx(s);
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466

	/* Direct new serial port interrupts back to CPU */
	scr = serial_port_in(port, SCSCR);
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		scr &= ~SCSCR_RDRQE;
		enable_irq(s->irqs[SCIx_RXI_IRQ]);
	}
	serial_port_out(port, SCSCR, scr | SCSCR_RIE);

	spin_unlock_irqrestore(&port->lock, flags);
L
Linus Torvalds 已提交
1467 1468
}

1469
static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1470
					     enum dma_transfer_direction dir)
1471 1472 1473 1474 1475
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	int ret;

1476 1477
	chan = dma_request_slave_channel(port->dev,
					 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1478
	if (!chan) {
1479
		dev_warn(port->dev, "dma_request_slave_channel failed\n");
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
		return NULL;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port->mapbase +
			(sci_getreg(port, SCxTDR)->offset << port->regshift);
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port->mapbase +
			(sci_getreg(port, SCxRDR)->offset << port->regshift);
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
		dma_release_channel(chan);
		return NULL;
	}

	return chan;
}

1505
static void sci_request_dma(struct uart_port *port)
1506
{
1507 1508
	struct sci_port *s = to_sci_port(port);
	struct dma_chan *chan;
1509

1510
	dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1511

1512
	if (!port->dev->of_node)
1513
		return;
1514

1515
	s->cookie_tx = -EINVAL;
1516 1517 1518 1519 1520 1521 1522 1523

	/*
	 * Don't request a dma channel if no channel was specified
	 * in the device tree.
	 */
	if (!of_find_property(port->dev->of_node, "dmas", NULL))
		return;

1524
	chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
	if (chan) {
		s->chan_tx = chan;
		/* UART circular tx buffer is an aligned page. */
		s->tx_dma_addr = dma_map_single(chan->device->dev,
						port->state->xmit.buf,
						UART_XMIT_SIZE,
						DMA_TO_DEVICE);
		if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
			dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
			dma_release_channel(chan);
			s->chan_tx = NULL;
		} else {
			dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
				__func__, UART_XMIT_SIZE,
				port->state->xmit.buf, &s->tx_dma_addr);
1541
		}
1542 1543

		INIT_WORK(&s->work_tx, work_fn_tx);
1544 1545
	}

1546
	chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
1547 1548 1549 1550 1551
	dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
	if (chan) {
		unsigned int i;
		dma_addr_t dma;
		void *buf;
1552

1553
		s->chan_rx = chan;
1554

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
		s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
		buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
					 &dma, GFP_KERNEL);
		if (!buf) {
			dev_warn(port->dev,
				 "Failed to allocate Rx dma buffer, using PIO\n");
			dma_release_channel(chan);
			s->chan_rx = NULL;
			return;
		}
1565

1566 1567
		for (i = 0; i < 2; i++) {
			struct scatterlist *sg = &s->sg_rx[i];
1568

1569 1570 1571
			sg_init_table(sg, 1);
			s->rx_buf[i] = buf;
			sg_dma_address(sg) = dma;
1572
			sg_dma_len(sg) = s->buf_len_rx;
1573

1574 1575 1576 1577 1578 1579
			buf += s->buf_len_rx;
			dma += s->buf_len_rx;
		}

		setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);

1580 1581
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
			sci_submit_rx(s);
1582
	}
1583 1584
}

1585
static void sci_free_dma(struct uart_port *port)
1586
{
1587
	struct sci_port *s = to_sci_port(port);
1588

1589 1590 1591 1592 1593
	if (s->chan_tx)
		sci_tx_dma_release(s, false);
	if (s->chan_rx)
		sci_rx_dma_release(s, false);
}
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603

static void sci_flush_buffer(struct uart_port *port)
{
	/*
	 * In uart_flush_buffer(), the xmit circular buffer has just been
	 * cleared, so we have to reset tx_dma_len accordingly.
	 */
	to_sci_port(port)->tx_dma_len = 0;
}
#else /* !CONFIG_SERIAL_SH_SCI_DMA */
1604 1605 1606
static inline void sci_request_dma(struct uart_port *port)
{
}
1607

1608 1609 1610
static inline void sci_free_dma(struct uart_port *port)
{
}
1611 1612 1613

#define sci_flush_buffer	NULL
#endif /* !CONFIG_SERIAL_SH_SCI_DMA */
1614

1615 1616 1617 1618
static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
{
	struct uart_port *port = ptr;
	struct sci_port *s = to_sci_port(port);
1619

1620
#ifdef CONFIG_SERIAL_SH_SCI_DMA
1621 1622 1623
	if (s->chan_rx) {
		u16 scr = serial_port_in(port, SCSCR);
		u16 ssr = serial_port_in(port, SCxSR);
1624

1625 1626 1627 1628 1629 1630
		/* Disable future Rx interrupts */
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
			disable_irq_nosync(irq);
			scr |= SCSCR_RDRQE;
		} else {
			scr &= ~SCSCR_RIE;
1631
			sci_submit_rx(s);
1632 1633 1634 1635 1636 1637 1638 1639
		}
		serial_port_out(port, SCSCR, scr);
		/* Clear current interrupt */
		serial_port_out(port, SCxSR,
				ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
		dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
			jiffies, s->rx_timeout);
		mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1640

1641 1642 1643
		return IRQ_HANDLED;
	}
#endif
1644

1645 1646 1647 1648 1649 1650 1651 1652
	if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
		if (!scif_rtrg_enabled(port))
			scif_set_rtrg(port, s->rx_trigger);

		mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
			  s->rx_frame * s->rx_fifo_timeout, 1000));
	}

1653 1654 1655 1656 1657 1658 1659
	/* I think sci_receive_chars has to be called irrespective
	 * of whether the I_IXOFF is set, otherwise, how is the interrupt
	 * to be disabled?
	 */
	sci_receive_chars(ptr);

	return IRQ_HANDLED;
1660 1661
}

1662
static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
1663
{
1664
	struct uart_port *port = ptr;
1665
	unsigned long flags;
1666

1667
	spin_lock_irqsave(&port->lock, flags);
1668
	sci_transmit_chars(port);
1669
	spin_unlock_irqrestore(&port->lock, flags);
1670 1671

	return IRQ_HANDLED;
1672 1673
}

1674
static irqreturn_t sci_er_interrupt(int irq, void *ptr)
1675
{
1676 1677
	struct uart_port *port = ptr;
	struct sci_port *s = to_sci_port(port);
1678

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
	/* Handle errors */
	if (port->type == PORT_SCI) {
		if (sci_handle_errors(port)) {
			/* discard character in rx buffer */
			serial_port_in(port, SCxSR);
			sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
		}
	} else {
		sci_handle_fifo_overrun(port);
		if (!s->chan_rx)
			sci_receive_chars(ptr);
	}

	sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));

	/* Kick the transmission */
	if (!s->chan_tx)
		sci_tx_interrupt(irq, ptr);

	return IRQ_HANDLED;
1699 1700
}

1701
static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1702
{
1703
	struct uart_port *port = ptr;
1704

1705 1706 1707
	/* Handle BREAKs */
	sci_handle_breaks(port);
	sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1708

1709 1710
	return IRQ_HANDLED;
}
1711

1712 1713 1714 1715 1716 1717
static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
{
	unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
	struct uart_port *port = ptr;
	struct sci_port *s = to_sci_port(port);
	irqreturn_t ret = IRQ_NONE;
1718

1719 1720
	ssr_status = serial_port_in(port, SCxSR);
	scr_status = serial_port_in(port, SCSCR);
1721
	if (s->params->overrun_reg == SCxSR)
1722
		orer_status = ssr_status;
1723 1724
	else if (sci_getreg(port, s->params->overrun_reg)->size)
		orer_status = serial_port_in(port, s->params->overrun_reg);
1725

1726
	err_enabled = scr_status & port_rx_irq_mask(port);
1727

1728 1729 1730 1731
	/* Tx Interrupt */
	if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
	    !s->chan_tx)
		ret = sci_tx_interrupt(irq, ptr);
1732

1733 1734 1735 1736 1737 1738 1739
	/*
	 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
	 * DR flags
	 */
	if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
	    (scr_status & SCSCR_RIE))
		ret = sci_rx_interrupt(irq, ptr);
1740

1741 1742 1743
	/* Error Interrupt */
	if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
		ret = sci_er_interrupt(irq, ptr);
1744

1745 1746 1747 1748 1749
	/* Break Interrupt */
	if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
		ret = sci_br_interrupt(irq, ptr);

	/* Overrun Interrupt */
1750
	if (orer_status & s->params->overrun_mask) {
1751 1752
		sci_handle_fifo_overrun(port);
		ret = IRQ_HANDLED;
1753 1754
	}

1755 1756
	return ret;
}
1757

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
static const struct sci_irq_desc {
	const char	*desc;
	irq_handler_t	handler;
} sci_irq_desc[] = {
	/*
	 * Split out handlers, the default case.
	 */
	[SCIx_ERI_IRQ] = {
		.desc = "rx err",
		.handler = sci_er_interrupt,
	},
1769

1770 1771 1772 1773
	[SCIx_RXI_IRQ] = {
		.desc = "rx full",
		.handler = sci_rx_interrupt,
	},
1774

1775 1776 1777 1778
	[SCIx_TXI_IRQ] = {
		.desc = "tx empty",
		.handler = sci_tx_interrupt,
	},
1779

1780 1781 1782 1783
	[SCIx_BRI_IRQ] = {
		.desc = "break",
		.handler = sci_br_interrupt,
	},
1784 1785

	/*
1786
	 * Special muxed handler.
1787
	 */
1788 1789 1790 1791 1792
	[SCIx_MUX_IRQ] = {
		.desc = "mux",
		.handler = sci_mpxed_interrupt,
	},
};
1793

1794 1795 1796 1797
static int sci_request_irq(struct sci_port *port)
{
	struct uart_port *up = &port->port;
	int i, j, ret = 0;
1798

1799 1800 1801
	for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
		const struct sci_irq_desc *desc;
		int irq;
1802

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
		if (SCIx_IRQ_IS_MUXED(port)) {
			i = SCIx_MUX_IRQ;
			irq = up->irq;
		} else {
			irq = port->irqs[i];

			/*
			 * Certain port types won't support all of the
			 * available interrupt sources.
			 */
			if (unlikely(irq < 0))
				continue;
		}

		desc = sci_irq_desc + i;
		port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
					    dev_name(up->dev), desc->desc);
1820 1821
		if (!port->irqstr[j]) {
			ret = -ENOMEM;
1822
			goto out_nomem;
1823
		}
1824 1825 1826 1827 1828 1829 1830

		ret = request_irq(irq, desc->handler, up->irqflags,
				  port->irqstr[j], port);
		if (unlikely(ret)) {
			dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
			goto out_noirq;
		}
1831 1832
	}

1833
	return 0;
L
Linus Torvalds 已提交
1834

1835 1836 1837
out_noirq:
	while (--i >= 0)
		free_irq(port->irqs[i], port);
P
Paul Mundt 已提交
1838

1839 1840 1841
out_nomem:
	while (--j >= 0)
		kfree(port->irqstr[j]);
P
Paul Mundt 已提交
1842

1843
	return ret;
L
Linus Torvalds 已提交
1844 1845
}

1846
static void sci_free_irq(struct sci_port *port)
L
Linus Torvalds 已提交
1847
{
1848
	int i;
L
Linus Torvalds 已提交
1849

1850 1851 1852 1853 1854 1855
	/*
	 * Intentionally in reverse order so we iterate over the muxed
	 * IRQ first.
	 */
	for (i = 0; i < SCIx_NR_IRQS; i++) {
		int irq = port->irqs[i];
P
Paul Mundt 已提交
1856

1857 1858 1859 1860 1861 1862
		/*
		 * Certain port types won't support all of the available
		 * interrupt sources.
		 */
		if (unlikely(irq < 0))
			continue;
P
Paul Mundt 已提交
1863

1864 1865
		free_irq(port->irqs[i], port);
		kfree(port->irqstr[i]);
P
Paul Mundt 已提交
1866

1867 1868 1869 1870 1871
		if (SCIx_IRQ_IS_MUXED(port)) {
			/* If there's only one IRQ, we're done. */
			return;
		}
	}
L
Linus Torvalds 已提交
1872 1873
}

1874
static unsigned int sci_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
1875
{
1876 1877
	unsigned short status = serial_port_in(port, SCxSR);
	unsigned short in_tx_fifo = sci_txfill(port);
P
Paul Mundt 已提交
1878

1879
	return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
L
Linus Torvalds 已提交
1880 1881
}

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
static void sci_set_rts(struct uart_port *port, bool state)
{
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		u16 data = serial_port_in(port, SCPDR);

		/* Active low */
		if (state)
			data &= ~SCPDR_RTSD;
		else
			data |= SCPDR_RTSD;
		serial_port_out(port, SCPDR, data);

		/* RTS# is output */
		serial_port_out(port, SCPCR,
				serial_port_in(port, SCPCR) | SCPCR_RTSC);
	} else if (sci_getreg(port, SCSPTR)->size) {
		u16 ctrl = serial_port_in(port, SCSPTR);

		/* Active low */
		if (state)
			ctrl &= ~SCSPTR_RTSDT;
		else
			ctrl |= SCSPTR_RTSDT;
		serial_port_out(port, SCSPTR, ctrl);
	}
}

static bool sci_get_cts(struct uart_port *port)
{
	if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
		/* Active low */
		return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
	} else if (sci_getreg(port, SCSPTR)->size) {
		/* Active low */
		return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
	}

	return true;
}

1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
/*
 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
 * CTS/RTS is supported in hardware by at least one port and controlled
 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
 * handled via the ->init_pins() op, which is a bit of a one-way street,
 * lacking any ability to defer pin control -- this will later be
 * converted over to the GPIO framework).
 *
 * Other modes (such as loopback) are supported generically on certain
 * port types, but not others. For these it's sufficient to test for the
 * existence of the support register and simply ignore the port type.
 */
static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
L
Linus Torvalds 已提交
1935
{
1936 1937
	struct sci_port *s = to_sci_port(port);

1938 1939
	if (mctrl & TIOCM_LOOP) {
		const struct plat_sci_reg *reg;
P
Paul Mundt 已提交
1940

1941 1942 1943 1944 1945 1946 1947 1948 1949
		/*
		 * Standard loopback mode for SCFCR ports.
		 */
		reg = sci_getreg(port, SCFCR);
		if (reg->size)
			serial_port_out(port, SCFCR,
					serial_port_in(port, SCFCR) |
					SCFCR_LOOP);
	}
1950 1951

	mctrl_gpio_set(s->gpios, mctrl);
1952

1953
	if (!s->has_rtscts)
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
		return;

	if (!(mctrl & TIOCM_RTS)) {
		/* Disable Auto RTS */
		serial_port_out(port, SCFCR,
				serial_port_in(port, SCFCR) & ~SCFCR_MCE);

		/* Clear RTS */
		sci_set_rts(port, 0);
	} else if (s->autorts) {
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
			/* Enable RTS# pin function */
			serial_port_out(port, SCPCR,
				serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
		}

		/* Enable Auto RTS */
		serial_port_out(port, SCFCR,
				serial_port_in(port, SCFCR) | SCFCR_MCE);
	} else {
		/* Set RTS */
		sci_set_rts(port, 1);
	}
1977
}
P
Paul Mundt 已提交
1978

1979 1980
static unsigned int sci_get_mctrl(struct uart_port *port)
{
1981 1982 1983 1984 1985 1986
	struct sci_port *s = to_sci_port(port);
	struct mctrl_gpios *gpios = s->gpios;
	unsigned int mctrl = 0;

	mctrl_gpio_get(gpios, &mctrl);

1987 1988
	/*
	 * CTS/RTS is handled in hardware when supported, while nothing
1989
	 * else is wired up.
1990
	 */
1991 1992 1993 1994
	if (s->autorts) {
		if (sci_get_cts(port))
			mctrl |= TIOCM_CTS;
	} else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
1995
		mctrl |= TIOCM_CTS;
1996
	}
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
	if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
		mctrl |= TIOCM_DSR;
	if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
		mctrl |= TIOCM_CAR;

	return mctrl;
}

static void sci_enable_ms(struct uart_port *port)
{
	mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
L
Linus Torvalds 已提交
2008 2009 2010 2011
}

static void sci_break_ctl(struct uart_port *port, int break_state)
{
2012
	unsigned short scscr, scsptr;
2013
	unsigned long flags;
2014

2015
	/* check wheter the port has SCSPTR */
2016
	if (!sci_getreg(port, SCSPTR)->size) {
2017 2018 2019 2020
		/*
		 * Not supported by hardware. Most parts couple break and rx
		 * interrupts together, with break detection always enabled.
		 */
2021
		return;
2022
	}
2023

2024
	spin_lock_irqsave(&port->lock, flags);
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
	scsptr = serial_port_in(port, SCSPTR);
	scscr = serial_port_in(port, SCSCR);

	if (break_state == -1) {
		scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
		scscr &= ~SCSCR_TE;
	} else {
		scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
		scscr |= SCSCR_TE;
	}

	serial_port_out(port, SCSPTR, scsptr);
	serial_port_out(port, SCSCR, scscr);
2038
	spin_unlock_irqrestore(&port->lock, flags);
L
Linus Torvalds 已提交
2039 2040 2041 2042
}

static int sci_startup(struct uart_port *port)
{
2043
	struct sci_port *s = to_sci_port(port);
2044
	int ret;
L
Linus Torvalds 已提交
2045

2046 2047
	dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);

2048 2049
	sci_request_dma(port);

2050
	ret = sci_request_irq(s);
2051 2052
	if (unlikely(ret < 0)) {
		sci_free_dma(port);
2053
		return ret;
2054
	}
2055

L
Linus Torvalds 已提交
2056 2057 2058 2059 2060
	return 0;
}

static void sci_shutdown(struct uart_port *port)
{
2061
	struct sci_port *s = to_sci_port(port);
2062
	unsigned long flags;
2063
	u16 scr;
L
Linus Torvalds 已提交
2064

2065 2066
	dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);

2067
	s->autorts = false;
2068 2069
	mctrl_gpio_disable_ms(to_sci_port(port)->gpios);

2070
	spin_lock_irqsave(&port->lock, flags);
L
Linus Torvalds 已提交
2071
	sci_stop_rx(port);
2072
	sci_stop_tx(port);
2073 2074 2075 2076
	/*
	 * Stop RX and TX, disable related interrupts, keep clock source
	 * and HSCIF TOT bits
	 */
2077
	scr = serial_port_in(port, SCSCR);
2078 2079
	serial_port_out(port, SCSCR, scr &
			(SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
2080
	spin_unlock_irqrestore(&port->lock, flags);
2081

2082 2083 2084 2085 2086 2087 2088 2089
#ifdef CONFIG_SERIAL_SH_SCI_DMA
	if (s->chan_rx) {
		dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
			port->line);
		del_timer_sync(&s->rx_timer);
	}
#endif

L
Linus Torvalds 已提交
2090
	sci_free_irq(s);
2091
	sci_free_dma(port);
L
Linus Torvalds 已提交
2092 2093
}

2094 2095
static int sci_sck_calc(struct sci_port *s, unsigned int bps,
			unsigned int *srr)
2096
{
2097 2098
	unsigned long freq = s->clk_rates[SCI_SCK];
	int err, min_err = INT_MAX;
2099
	unsigned int sr;
2100

2101 2102
	if (s->port.type != PORT_HSCIF)
		freq *= 2;
2103

2104
	for_each_sr(sr, s) {
2105 2106 2107 2108 2109 2110
		err = DIV_ROUND_CLOSEST(freq, sr) - bps;
		if (abs(err) >= abs(min_err))
			continue;

		min_err = err;
		*srr = sr - 1;
2111

2112 2113 2114
		if (!err)
			break;
	}
2115

2116 2117 2118
	dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
		*srr + 1);
	return min_err;
2119 2120
}

2121 2122 2123
static int sci_brg_calc(struct sci_port *s, unsigned int bps,
			unsigned long freq, unsigned int *dlr,
			unsigned int *srr)
2124
{
2125
	int err, min_err = INT_MAX;
2126
	unsigned int sr, dl;
2127

2128 2129
	if (s->port.type != PORT_HSCIF)
		freq *= 2;
2130

2131
	for_each_sr(sr, s) {
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
		dl = DIV_ROUND_CLOSEST(freq, sr * bps);
		dl = clamp(dl, 1U, 65535U);

		err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
		if (abs(err) >= abs(min_err))
			continue;

		min_err = err;
		*dlr = dl;
		*srr = sr - 1;

		if (!err)
			break;
	}
2146

2147 2148 2149 2150
	dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
		min_err, *dlr, *srr + 1);
	return min_err;
}
2151

2152
/* calculate sample rate, BRR, and clock select */
2153 2154 2155
static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
			  unsigned int *brr, unsigned int *srr,
			  unsigned int *cks)
U
Ulrich Hecht 已提交
2156
{
2157
	unsigned long freq = s->clk_rates[SCI_FCK];
2158
	unsigned int sr, br, prediv, scrate, c;
2159
	int err, min_err = INT_MAX;
U
Ulrich Hecht 已提交
2160

2161 2162
	if (s->port.type != PORT_HSCIF)
		freq *= 2;
2163

2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	/*
	 * Find the combination of sample rate and clock select with the
	 * smallest deviation from the desired baud rate.
	 * Prefer high sample rates to maximise the receive margin.
	 *
	 * M: Receive margin (%)
	 * N: Ratio of bit rate to clock (N = sampling rate)
	 * D: Clock duty (D = 0 to 1.0)
	 * L: Frame length (L = 9 to 12)
	 * F: Absolute value of clock frequency deviation
	 *
	 *  M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
	 *      (|D - 0.5| / N * (1 + F))|
	 *  NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
	 */
2179
	for_each_sr(sr, s) {
U
Ulrich Hecht 已提交
2180 2181
		for (c = 0; c <= 3; c++) {
			/* integerized formulas from HSCIF documentation */
2182
			prediv = sr * (1 << (2 * c + 1));
2183 2184 2185 2186 2187

			/*
			 * We need to calculate:
			 *
			 *     br = freq / (prediv * bps) clamped to [1..256]
2188
			 *     err = freq / (br * prediv) - bps
2189
			 *
2190 2191
			 * Watch out for overflow when calculating the desired
			 * sampling clock rate!
2192
			 */
2193 2194 2195 2196 2197
			if (bps > UINT_MAX / prediv)
				break;

			scrate = prediv * bps;
			br = DIV_ROUND_CLOSEST(freq, scrate);
2198
			br = clamp(br, 1U, 256U);
2199

2200
			err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
2201
			if (abs(err) >= abs(min_err))
2202 2203
				continue;

2204
			min_err = err;
2205
			*brr = br - 1;
2206 2207
			*srr = sr - 1;
			*cks = c;
2208 2209 2210

			if (!err)
				goto found;
U
Ulrich Hecht 已提交
2211 2212 2213
		}
	}

2214
found:
2215 2216
	dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
		min_err, *brr, *srr + 1, *cks);
2217
	return min_err;
U
Ulrich Hecht 已提交
2218 2219
}

2220 2221
static void sci_reset(struct uart_port *port)
{
2222
	const struct plat_sci_reg *reg;
2223
	unsigned int status;
2224
	struct sci_port *s = to_sci_port(port);
2225

2226
	serial_port_out(port, SCSCR, s->hscif_tot);	/* TE=0, RE=0, CKE1=0 */
2227

2228 2229
	reg = sci_getreg(port, SCFCR);
	if (reg->size)
2230
		serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
2231 2232 2233 2234

	sci_clear_SCxSR(port,
			SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
			SCxSR_BREAK_CLEAR(port));
2235 2236 2237 2238 2239
	if (sci_getreg(port, SCLSR)->size) {
		status = serial_port_in(port, SCLSR);
		status &= ~(SCLSR_TO | SCLSR_ORER);
		serial_port_out(port, SCLSR, status);
	}
2240

2241 2242 2243 2244 2245 2246
	if (s->rx_trigger > 1) {
		if (s->rx_fifo_timeout) {
			scif_set_rtrg(port, 1);
			setup_timer(&s->rx_fifo_timer, rx_fifo_timer_fn,
				    (unsigned long)s);
		} else {
2247 2248 2249 2250 2251
			if (port->type == PORT_SCIFA ||
			    port->type == PORT_SCIFB)
				scif_set_rtrg(port, 1);
			else
				scif_set_rtrg(port, s->rx_trigger);
2252 2253
		}
	}
2254 2255
}

A
Alan Cox 已提交
2256 2257
static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
			    struct ktermios *old)
L
Linus Torvalds 已提交
2258
{
2259
	unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
2260 2261
	unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
	unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
2262
	struct sci_port *s = to_sci_port(port);
2263
	const struct plat_sci_reg *reg;
2264 2265 2266
	int min_err = INT_MAX, err;
	unsigned long max_freq = 0;
	int best_clk = -1;
2267
	unsigned long flags;
L
Linus Torvalds 已提交
2268

2269 2270 2271 2272 2273 2274 2275 2276 2277
	if ((termios->c_cflag & CSIZE) == CS7)
		smr_val |= SCSMR_CHR;
	if (termios->c_cflag & PARENB)
		smr_val |= SCSMR_PE;
	if (termios->c_cflag & PARODD)
		smr_val |= SCSMR_PE | SCSMR_ODD;
	if (termios->c_cflag & CSTOPB)
		smr_val |= SCSMR_STOP;

2278 2279 2280 2281 2282 2283 2284 2285
	/*
	 * earlyprintk comes here early on with port->uartclk set to zero.
	 * the clock framework is not up and running at this point so here
	 * we assume that 115200 is the maximum baud rate. please note that
	 * the baud rate is not programmed during earlyprintk - it is assumed
	 * that the previous boot loader has enabled required clocks and
	 * setup the baud rate generator hardware for us already.
	 */
2286 2287 2288 2289
	if (!port->uartclk) {
		baud = uart_get_baud_rate(port, termios, old, 0, 115200);
		goto done;
	}
L
Linus Torvalds 已提交
2290

2291 2292 2293
	for (i = 0; i < SCI_NUM_CLKS; i++)
		max_freq = max(max_freq, s->clk_rates[i]);

2294
	baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
2295 2296 2297 2298 2299 2300 2301 2302
	if (!baud)
		goto done;

	/*
	 * There can be multiple sources for the sampling clock.  Find the one
	 * that gives us the smallest deviation from the desired baud rate.
	 */

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
	/* Optional Undivided External Clock */
	if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
	    port->type != PORT_SCIFB) {
		err = sci_sck_calc(s, baud, &srr1);
		if (abs(err) < abs(min_err)) {
			best_clk = SCI_SCK;
			scr_val = SCSCR_CKE1;
			sccks = SCCKS_CKS;
			min_err = err;
			srr = srr1;
			if (!err)
				goto done;
		}
	}

2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
	/* Optional BRG Frequency Divided External Clock */
	if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
		err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
				   &srr1);
		if (abs(err) < abs(min_err)) {
			best_clk = SCI_SCIF_CLK;
			scr_val = SCSCR_CKE1;
			sccks = 0;
			min_err = err;
			dl = dl1;
			srr = srr1;
			if (!err)
				goto done;
		}
	}

	/* Optional BRG Frequency Divided Internal Clock */
	if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
		err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
				   &srr1);
		if (abs(err) < abs(min_err)) {
			best_clk = SCI_BRG_INT;
			scr_val = SCSCR_CKE1;
			sccks = SCCKS_XIN;
			min_err = err;
			dl = dl1;
			srr = srr1;
			if (!min_err)
				goto done;
U
Ulrich Hecht 已提交
2347 2348
		}
	}
2349

2350 2351 2352 2353
	/* Divided Functional Clock using standard Bit Rate Register */
	err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
	if (abs(err) < abs(min_err)) {
		best_clk = SCI_FCK;
2354
		scr_val = 0;
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
		min_err = err;
		brr = brr1;
		srr = srr1;
		cks = cks1;
	}

done:
	if (best_clk >= 0)
		dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
			s->clks[best_clk], baud, min_err);
2365

2366
	sci_port_enable(s);
2367

2368 2369 2370 2371
	/*
	 * Program the optional External Baud Rate Generator (BRG) first.
	 * It controls the mux to select (H)SCK or frequency divided clock.
	 */
2372 2373
	if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
		serial_port_out(port, SCDL, dl);
2374
		serial_port_out(port, SCCKS, sccks);
2375
	}
L
Linus Torvalds 已提交
2376

2377 2378
	spin_lock_irqsave(&port->lock, flags);

2379
	sci_reset(port);
L
Linus Torvalds 已提交
2380 2381 2382

	uart_update_timeout(port, termios->c_cflag, baud);

2383
	if (best_clk >= 0) {
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
		if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
			switch (srr + 1) {
			case 5:  smr_val |= SCSMR_SRC_5;  break;
			case 7:  smr_val |= SCSMR_SRC_7;  break;
			case 11: smr_val |= SCSMR_SRC_11; break;
			case 13: smr_val |= SCSMR_SRC_13; break;
			case 16: smr_val |= SCSMR_SRC_16; break;
			case 17: smr_val |= SCSMR_SRC_17; break;
			case 19: smr_val |= SCSMR_SRC_19; break;
			case 27: smr_val |= SCSMR_SRC_27; break;
			}
2395
		smr_val |= cks;
2396
		serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2397 2398 2399
		serial_port_out(port, SCSMR, smr_val);
		serial_port_out(port, SCBRR, brr);
		if (sci_getreg(port, HSSRR)->size)
U
Ulrich Hecht 已提交
2400
			serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2401 2402 2403 2404 2405 2406

		/* Wait one bit interval */
		udelay((1000000 + (baud - 1)) / baud);
	} else {
		/* Don't touch the bit rate configuration */
		scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
2407 2408
		smr_val |= serial_port_in(port, SCSMR) &
			   (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
2409
		serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2410
		serial_port_out(port, SCSMR, smr_val);
2411
	}
L
Linus Torvalds 已提交
2412

2413
	sci_init_pins(port, termios->c_cflag);
2414

2415 2416
	port->status &= ~UPSTAT_AUTOCTS;
	s->autorts = false;
2417 2418
	reg = sci_getreg(port, SCFCR);
	if (reg->size) {
2419
		unsigned short ctrl = serial_port_in(port, SCFCR);
2420

2421 2422 2423 2424 2425 2426
		if ((port->flags & UPF_HARD_FLOW) &&
		    (termios->c_cflag & CRTSCTS)) {
			/* There is no CTS interrupt to restart the hardware */
			port->status |= UPSTAT_AUTOCTS;
			/* MCE is enabled when RTS is raised */
			s->autorts = true;
2427
		}
2428 2429 2430 2431 2432 2433 2434 2435

		/*
		 * As we've done a sci_reset() above, ensure we don't
		 * interfere with the FIFOs while toggling MCE. As the
		 * reset values could still be set, simply mask them out.
		 */
		ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);

2436
		serial_port_out(port, SCFCR, ctrl);
2437
	}
2438 2439 2440 2441
	if (port->flags & UPF_HARD_FLOW) {
		/* Refresh (Auto) RTS */
		sci_set_mctrl(port, port->mctrl);
	}
2442

2443 2444
	scr_val |= SCSCR_RE | SCSCR_TE |
		   (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
2445
	serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455
	if ((srr + 1 == 5) &&
	    (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
		/*
		 * In asynchronous mode, when the sampling rate is 1/5, first
		 * received data may become invalid on some SCIFA and SCIFB.
		 * To avoid this problem wait more than 1 serial data time (1
		 * bit time x serial data number) after setting SCSCR.RE = 1.
		 */
		udelay(DIV_ROUND_UP(10 * 1000000, baud));
	}
L
Linus Torvalds 已提交
2456

2457
	/*
2458
	 * Calculate delay for 2 DMA buffers (4 FIFO).
2459 2460 2461 2462 2463 2464 2465
	 * See serial_core.c::uart_update_timeout().
	 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
	 * function calculates 1 jiffie for the data plus 5 jiffies for the
	 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
	 * buffers (4 FIFO sizes), but when performing a faster transfer, the
	 * value obtained by this formula is too small. Therefore, if the value
	 * is smaller than 20ms, use 20ms as the timeout value for DMA.
2466
	 */
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
	/* byte size and parity */
	switch (termios->c_cflag & CSIZE) {
	case CS5:
		bits = 7;
		break;
	case CS6:
		bits = 8;
		break;
	case CS7:
		bits = 9;
		break;
	default:
		bits = 10;
		break;
	}
2482

2483 2484 2485 2486
	if (termios->c_cflag & CSTOPB)
		bits++;
	if (termios->c_cflag & PARENB)
		bits++;
2487

2488 2489 2490 2491 2492
	s->rx_frame = (100 * bits * HZ) / (baud / 10);
#ifdef CONFIG_SERIAL_SH_SCI_DMA
	s->rx_timeout = DIV_ROUND_UP(s->buf_len_rx * 2 * s->rx_frame, 1000);
	if (s->rx_timeout < msecs_to_jiffies(20))
		s->rx_timeout = msecs_to_jiffies(20);
2493 2494
#endif

L
Linus Torvalds 已提交
2495
	if ((termios->c_cflag & CREAD) != 0)
2496
		sci_start_rx(port);
2497

2498 2499
	spin_unlock_irqrestore(&port->lock, flags);

2500
	sci_port_disable(s);
2501 2502 2503

	if (UART_ENABLE_MS(port, termios->c_cflag))
		sci_enable_ms(port);
L
Linus Torvalds 已提交
2504 2505
}

2506 2507 2508 2509 2510 2511
static void sci_pm(struct uart_port *port, unsigned int state,
		   unsigned int oldstate)
{
	struct sci_port *sci_port = to_sci_port(port);

	switch (state) {
2512
	case UART_PM_STATE_OFF:
2513 2514 2515 2516 2517 2518 2519 2520
		sci_port_disable(sci_port);
		break;
	default:
		sci_port_enable(sci_port);
		break;
	}
}

L
Linus Torvalds 已提交
2521 2522 2523
static const char *sci_type(struct uart_port *port)
{
	switch (port->type) {
2524 2525 2526 2527 2528 2529 2530 2531
	case PORT_IRDA:
		return "irda";
	case PORT_SCI:
		return "sci";
	case PORT_SCIF:
		return "scif";
	case PORT_SCIFA:
		return "scifa";
2532 2533
	case PORT_SCIFB:
		return "scifb";
U
Ulrich Hecht 已提交
2534 2535
	case PORT_HSCIF:
		return "hscif";
L
Linus Torvalds 已提交
2536 2537
	}

P
Paul Mundt 已提交
2538
	return NULL;
L
Linus Torvalds 已提交
2539 2540
}

2541 2542
static int sci_remap_port(struct uart_port *port)
{
2543
	struct sci_port *sport = to_sci_port(port);
2544 2545 2546 2547 2548 2549 2550

	/*
	 * Nothing to do if there's already an established membase.
	 */
	if (port->membase)
		return 0;

2551
	if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2552
		port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562
		if (unlikely(!port->membase)) {
			dev_err(port->dev, "can't remap port#%d\n", port->line);
			return -ENXIO;
		}
	} else {
		/*
		 * For the simple (and majority of) cases where we don't
		 * need to do any remapping, just cast the cookie
		 * directly.
		 */
J
Jingoo Han 已提交
2563
		port->membase = (void __iomem *)(uintptr_t)port->mapbase;
2564 2565 2566 2567 2568
	}

	return 0;
}

2569
static void sci_release_port(struct uart_port *port)
L
Linus Torvalds 已提交
2570
{
2571 2572
	struct sci_port *sport = to_sci_port(port);

2573
	if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2574 2575 2576 2577
		iounmap(port->membase);
		port->membase = NULL;
	}

2578
	release_mem_region(port->mapbase, sport->reg_size);
L
Linus Torvalds 已提交
2579 2580
}

2581
static int sci_request_port(struct uart_port *port)
L
Linus Torvalds 已提交
2582
{
2583
	struct resource *res;
2584
	struct sci_port *sport = to_sci_port(port);
2585
	int ret;
L
Linus Torvalds 已提交
2586

2587 2588 2589 2590
	res = request_mem_region(port->mapbase, sport->reg_size,
				 dev_name(port->dev));
	if (unlikely(res == NULL)) {
		dev_err(port->dev, "request_mem_region failed.");
2591
		return -EBUSY;
2592
	}
L
Linus Torvalds 已提交
2593

2594 2595 2596 2597
	ret = sci_remap_port(port);
	if (unlikely(ret != 0)) {
		release_resource(res);
		return ret;
2598
	}
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610

	return 0;
}

static void sci_config_port(struct uart_port *port, int flags)
{
	if (flags & UART_CONFIG_TYPE) {
		struct sci_port *sport = to_sci_port(port);

		port->type = sport->cfg->type;
		sci_request_port(port);
	}
L
Linus Torvalds 已提交
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
}

static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
{
	if (ser->baud_base < 2400)
		/* No paper tape reader for Mitch.. */
		return -EINVAL;

	return 0;
}

2622
static const struct uart_ops sci_uart_ops = {
L
Linus Torvalds 已提交
2623 2624 2625 2626 2627 2628
	.tx_empty	= sci_tx_empty,
	.set_mctrl	= sci_set_mctrl,
	.get_mctrl	= sci_get_mctrl,
	.start_tx	= sci_start_tx,
	.stop_tx	= sci_stop_tx,
	.stop_rx	= sci_stop_rx,
2629
	.enable_ms	= sci_enable_ms,
L
Linus Torvalds 已提交
2630 2631 2632
	.break_ctl	= sci_break_ctl,
	.startup	= sci_startup,
	.shutdown	= sci_shutdown,
2633
	.flush_buffer	= sci_flush_buffer,
L
Linus Torvalds 已提交
2634
	.set_termios	= sci_set_termios,
2635
	.pm		= sci_pm,
L
Linus Torvalds 已提交
2636 2637 2638 2639 2640
	.type		= sci_type,
	.release_port	= sci_release_port,
	.request_port	= sci_request_port,
	.config_port	= sci_config_port,
	.verify_port	= sci_verify_port,
2641 2642 2643 2644
#ifdef CONFIG_CONSOLE_POLL
	.poll_get_char	= sci_poll_get_char,
	.poll_put_char	= sci_poll_put_char,
#endif
L
Linus Torvalds 已提交
2645 2646
};

2647 2648
static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
{
2649 2650
	const char *clk_names[] = {
		[SCI_FCK] = "fck",
2651
		[SCI_SCK] = "sck",
2652 2653
		[SCI_BRG_INT] = "brg_int",
		[SCI_SCIF_CLK] = "scif_clk",
2654 2655 2656
	};
	struct clk *clk;
	unsigned int i;
2657

2658 2659 2660
	if (sci_port->cfg->type == PORT_HSCIF)
		clk_names[SCI_SCK] = "hsck";

2661 2662 2663 2664
	for (i = 0; i < SCI_NUM_CLKS; i++) {
		clk = devm_clk_get(dev, clk_names[i]);
		if (PTR_ERR(clk) == -EPROBE_DEFER)
			return -EPROBE_DEFER;
2665

2666 2667 2668 2669 2670 2671 2672 2673
		if (IS_ERR(clk) && i == SCI_FCK) {
			/*
			 * "fck" used to be called "sci_ick", and we need to
			 * maintain DT backward compatibility.
			 */
			clk = devm_clk_get(dev, "sci_ick");
			if (PTR_ERR(clk) == -EPROBE_DEFER)
				return -EPROBE_DEFER;
2674

2675 2676
			if (!IS_ERR(clk))
				goto found;
2677

2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
			/*
			 * Not all SH platforms declare a clock lookup entry
			 * for SCI devices, in which case we need to get the
			 * global "peripheral_clk" clock.
			 */
			clk = devm_clk_get(dev, "peripheral_clk");
			if (!IS_ERR(clk))
				goto found;

			dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
				PTR_ERR(clk));
			return PTR_ERR(clk);
		}

found:
		if (IS_ERR(clk))
			dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
				PTR_ERR(clk));
		else
			dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
				clk, clk);
		sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
	}
	return 0;
2702 2703
}

2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744
static const struct sci_port_params *
sci_probe_regmap(const struct plat_sci_port *cfg)
{
	unsigned int regtype;

	if (cfg->regtype != SCIx_PROBE_REGTYPE)
		return &sci_port_params[cfg->regtype];

	switch (cfg->type) {
	case PORT_SCI:
		regtype = SCIx_SCI_REGTYPE;
		break;
	case PORT_IRDA:
		regtype = SCIx_IRDA_REGTYPE;
		break;
	case PORT_SCIFA:
		regtype = SCIx_SCIFA_REGTYPE;
		break;
	case PORT_SCIFB:
		regtype = SCIx_SCIFB_REGTYPE;
		break;
	case PORT_SCIF:
		/*
		 * The SH-4 is a bit of a misnomer here, although that's
		 * where this particular port layout originated. This
		 * configuration (or some slight variation thereof)
		 * remains the dominant model for all SCIFs.
		 */
		regtype = SCIx_SH4_SCIF_REGTYPE;
		break;
	case PORT_HSCIF:
		regtype = SCIx_HSCIF_REGTYPE;
		break;
	default:
		pr_err("Can't probe register map for given port\n");
		return NULL;
	}

	return &sci_port_params[regtype];
}

B
Bill Pemberton 已提交
2745
static int sci_init_single(struct platform_device *dev,
2746
			   struct sci_port *sci_port, unsigned int index,
2747
			   const struct plat_sci_port *p, bool early)
2748
{
2749
	struct uart_port *port = &sci_port->port;
2750 2751
	const struct resource *res;
	unsigned int i;
2752
	int ret;
2753

2754 2755
	sci_port->cfg	= p;

2756 2757 2758
	port->ops	= &sci_uart_ops;
	port->iotype	= UPIO_MEM;
	port->line	= index;
2759

2760 2761 2762
	res = platform_get_resource(dev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -ENOMEM;
2763

2764
	port->mapbase = res->start;
2765
	sci_port->reg_size = resource_size(res);
2766

2767 2768
	for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
		sci_port->irqs[i] = platform_get_irq(dev, i);
2769

2770 2771 2772 2773 2774 2775 2776
	/* The SCI generates several interrupts. They can be muxed together or
	 * connected to different interrupt lines. In the muxed case only one
	 * interrupt resource is specified. In the non-muxed case three or four
	 * interrupt resources are specified, as the BRI interrupt is optional.
	 */
	if (sci_port->irqs[0] < 0)
		return -ENXIO;
2777

2778 2779 2780 2781
	if (sci_port->irqs[1] < 0) {
		sci_port->irqs[1] = sci_port->irqs[0];
		sci_port->irqs[2] = sci_port->irqs[0];
		sci_port->irqs[3] = sci_port->irqs[0];
2782 2783
	}

2784 2785 2786
	sci_port->params = sci_probe_regmap(p);
	if (unlikely(sci_port->params == NULL))
		return -EINVAL;
2787

2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
	switch (p->type) {
	case PORT_SCIFB:
		sci_port->rx_trigger = 48;
		break;
	case PORT_HSCIF:
		sci_port->rx_trigger = 64;
		break;
	case PORT_SCIFA:
		sci_port->rx_trigger = 32;
		break;
	case PORT_SCIF:
		if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
			/* RX triggering not implemented for this IP */
			sci_port->rx_trigger = 1;
		else
			sci_port->rx_trigger = 8;
		break;
	default:
		sci_port->rx_trigger = 1;
		break;
	}

2810
	sci_port->rx_fifo_timeout = 0;
2811
	sci_port->hscif_tot = 0;
2812

2813 2814 2815
	/* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
	 * match the SoC datasheet, this should be investigated. Let platform
	 * data override the sampling rate for now.
2816
	 */
2817 2818 2819
	sci_port->sampling_rate_mask = p->sampling_rate
				     ? SCI_SR(p->sampling_rate)
				     : sci_port->params->sampling_rate_mask;
2820

2821
	if (!early) {
2822 2823 2824
		ret = sci_init_clocks(sci_port, &dev->dev);
		if (ret < 0)
			return ret;
2825

2826
		port->dev = &dev->dev;
M
Magnus Damm 已提交
2827 2828

		pm_runtime_enable(&dev->dev);
2829
	}
2830

2831
	port->type		= p->type;
2832
	port->flags		= UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
2833
	port->fifosize		= sci_port->params->fifosize;
2834

2835 2836 2837 2838 2839 2840 2841
	if (port->type == PORT_SCI) {
		if (sci_port->reg_size >= 0x20)
			port->regshift = 2;
		else
			port->regshift = 1;
	}

2842
	/*
2843
	 * The UART port needs an IRQ value, so we peg this to the RX IRQ
2844 2845 2846 2847 2848
	 * for the multi-IRQ ports, which is where we are primarily
	 * concerned with the shutdown path synchronization.
	 *
	 * For the muxed case there's nothing more to do.
	 */
2849
	port->irq		= sci_port->irqs[SCIx_RXI_IRQ];
Y
Yong Zhang 已提交
2850
	port->irqflags		= 0;
2851

2852 2853 2854
	port->serial_in		= sci_serial_in;
	port->serial_out	= sci_serial_out;

2855
	return 0;
2856 2857
}

2858 2859 2860 2861 2862
static void sci_cleanup_single(struct sci_port *port)
{
	pm_runtime_disable(port->port.dev);
}

2863 2864
#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
    defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
2865 2866 2867 2868 2869
static void serial_console_putchar(struct uart_port *port, int ch)
{
	sci_poll_put_char(port, ch);
}

L
Linus Torvalds 已提交
2870 2871 2872 2873 2874 2875 2876
/*
 *	Print a string to the serial port trying not to disturb
 *	any possible real use of the port...
 */
static void serial_console_write(struct console *co, const char *s,
				 unsigned count)
{
2877 2878
	struct sci_port *sci_port = &sci_ports[co->index];
	struct uart_port *port = &sci_port->port;
2879
	unsigned short bits, ctrl, ctrl_temp;
2880 2881 2882 2883
	unsigned long flags;
	int locked = 1;

	local_irq_save(flags);
2884
#if defined(SUPPORT_SYSRQ)
2885 2886
	if (port->sysrq)
		locked = 0;
2887 2888 2889
	else
#endif
	if (oops_in_progress)
2890 2891 2892 2893
		locked = spin_trylock(&port->lock);
	else
		spin_lock(&port->lock);

2894
	/* first save SCSCR then disable interrupts, keep clock source */
2895
	ctrl = serial_port_in(port, SCSCR);
2896 2897
	ctrl_temp = SCSCR_RE | SCSCR_TE |
		    (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
2898
		    (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2899
	serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
2900

2901
	uart_console_write(port, s, count, serial_console_putchar);
M
Magnus Damm 已提交
2902 2903 2904

	/* wait until fifo is empty and last bit has been transmitted */
	bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
2905
	while ((serial_port_in(port, SCxSR) & bits) != bits)
M
Magnus Damm 已提交
2906
		cpu_relax();
2907 2908 2909 2910 2911 2912 2913

	/* restore the SCSCR */
	serial_port_out(port, SCSCR, ctrl);

	if (locked)
		spin_unlock(&port->lock);
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2914 2915
}

B
Bill Pemberton 已提交
2916
static int serial_console_setup(struct console *co, char *options)
L
Linus Torvalds 已提交
2917
{
2918
	struct sci_port *sci_port;
L
Linus Torvalds 已提交
2919 2920 2921 2922 2923 2924 2925
	struct uart_port *port;
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
	int ret;

2926
	/*
2927
	 * Refuse to handle any bogus ports.
L
Linus Torvalds 已提交
2928
	 */
2929
	if (co->index < 0 || co->index >= SCI_NPORTS)
2930 2931
		return -ENODEV;

2932 2933 2934
	sci_port = &sci_ports[co->index];
	port = &sci_port->port;

2935 2936 2937 2938 2939 2940
	/*
	 * Refuse to handle uninitialized ports.
	 */
	if (!port->ops)
		return -ENODEV;

2941 2942 2943
	ret = sci_remap_port(port);
	if (unlikely(ret != 0))
		return ret;
2944

L
Linus Torvalds 已提交
2945 2946 2947
	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);

2948
	return uart_set_options(port, co, baud, parity, bits, flow);
L
Linus Torvalds 已提交
2949 2950 2951 2952
}

static struct console serial_console = {
	.name		= "ttySC",
2953
	.device		= uart_console_device,
L
Linus Torvalds 已提交
2954 2955
	.write		= serial_console_write,
	.setup		= serial_console_setup,
P
Paul Mundt 已提交
2956
	.flags		= CON_PRINTBUFFER,
L
Linus Torvalds 已提交
2957
	.index		= -1,
2958
	.data		= &sci_uart_driver,
L
Linus Torvalds 已提交
2959 2960
};

2961 2962 2963 2964
static struct console early_serial_console = {
	.name           = "early_ttySC",
	.write          = serial_console_write,
	.flags          = CON_PRINTBUFFER,
2965
	.index		= -1,
2966
};
2967

2968 2969
static char early_serial_buf[32];

B
Bill Pemberton 已提交
2970
static int sci_probe_earlyprintk(struct platform_device *pdev)
2971
{
2972
	const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
2973 2974 2975 2976 2977 2978

	if (early_serial_console.data)
		return -EEXIST;

	early_serial_console.index = pdev->id;

2979
	sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
2980 2981 2982 2983 2984 2985 2986 2987 2988

	serial_console_setup(&early_serial_console, early_serial_buf);

	if (!strstr(early_serial_buf, "keep"))
		early_serial_console.flags |= CON_BOOT;

	register_console(&early_serial_console);
	return 0;
}
2989 2990 2991

#define SCI_CONSOLE	(&serial_console)

2992
#else
B
Bill Pemberton 已提交
2993
static inline int sci_probe_earlyprintk(struct platform_device *pdev)
2994 2995 2996
{
	return -EINVAL;
}
L
Linus Torvalds 已提交
2997

2998 2999
#define SCI_CONSOLE	NULL

3000
#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
L
Linus Torvalds 已提交
3001

3002
static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
L
Linus Torvalds 已提交
3003

3004
static DEFINE_MUTEX(sci_uart_registration_lock);
L
Linus Torvalds 已提交
3005 3006 3007 3008 3009 3010
static struct uart_driver sci_uart_driver = {
	.owner		= THIS_MODULE,
	.driver_name	= "sci",
	.dev_name	= "ttySC",
	.major		= SCI_MAJOR,
	.minor		= SCI_MINOR_START,
3011
	.nr		= SCI_NPORTS,
L
Linus Torvalds 已提交
3012 3013 3014
	.cons		= SCI_CONSOLE,
};

3015
static int sci_remove(struct platform_device *dev)
3016
{
3017
	struct sci_port *port = platform_get_drvdata(dev);
3018

3019 3020
	uart_remove_one_port(&sci_uart_driver, &port->port);

3021
	sci_cleanup_single(port);
3022

3023 3024 3025 3026
	if (port->port.fifosize > 1) {
		sysfs_remove_file(&dev->dev.kobj,
				  &dev_attr_rx_fifo_trigger.attr);
	}
3027 3028
	if (port->port.type == PORT_SCIFA || port->port.type == PORT_SCIFB ||
	    port->port.type == PORT_HSCIF) {
3029 3030 3031 3032
		sysfs_remove_file(&dev->dev.kobj,
				  &dev_attr_rx_fifo_timeout.attr);
	}

3033 3034 3035
	return 0;
}

3036 3037 3038 3039

#define SCI_OF_DATA(type, regtype)	(void *)((type) << 16 | (regtype))
#define SCI_OF_TYPE(data)		((unsigned long)(data) >> 16)
#define SCI_OF_REGTYPE(data)		((unsigned long)(data) & 0xffff)
B
Bastian Hecht 已提交
3040 3041

static const struct of_device_id of_sci_match[] = {
3042 3043 3044 3045 3046
	/* SoC-specific types */
	{
		.compatible = "renesas,scif-r7s72100",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
	},
3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
	/* Family-specific types */
	{
		.compatible = "renesas,rcar-gen1-scif",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
	}, {
		.compatible = "renesas,rcar-gen2-scif",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
	}, {
		.compatible = "renesas,rcar-gen3-scif",
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
	},
3058
	/* Generic types */
B
Bastian Hecht 已提交
3059 3060
	{
		.compatible = "renesas,scif",
3061
		.data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
B
Bastian Hecht 已提交
3062 3063
	}, {
		.compatible = "renesas,scifa",
3064
		.data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
B
Bastian Hecht 已提交
3065 3066
	}, {
		.compatible = "renesas,scifb",
3067
		.data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
B
Bastian Hecht 已提交
3068 3069
	}, {
		.compatible = "renesas,hscif",
3070
		.data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Y
Yoshinori Sato 已提交
3071 3072
	}, {
		.compatible = "renesas,sci",
3073
		.data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
B
Bastian Hecht 已提交
3074 3075 3076 3077 3078 3079
	}, {
		/* Terminator */
	},
};
MODULE_DEVICE_TABLE(of, of_sci_match);

3080 3081
static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
					  unsigned int *dev_id)
B
Bastian Hecht 已提交
3082 3083 3084
{
	struct device_node *np = pdev->dev.of_node;
	struct plat_sci_port *p;
3085
	struct sci_port *sp;
3086
	const void *data;
B
Bastian Hecht 已提交
3087 3088 3089 3090 3091
	int id;

	if (!IS_ENABLED(CONFIG_OF) || !np)
		return NULL;

3092
	data = of_device_get_match_data(&pdev->dev);
B
Bastian Hecht 已提交
3093 3094

	p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
3095
	if (!p)
B
Bastian Hecht 已提交
3096 3097
		return NULL;

3098
	/* Get the line number from the aliases node. */
B
Bastian Hecht 已提交
3099 3100 3101 3102 3103 3104
	id = of_alias_get_id(np, "serial");
	if (id < 0) {
		dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
		return NULL;
	}

3105
	sp = &sci_ports[id];
B
Bastian Hecht 已提交
3106 3107
	*dev_id = id;

3108 3109
	p->type = SCI_OF_TYPE(data);
	p->regtype = SCI_OF_REGTYPE(data);
B
Bastian Hecht 已提交
3110

3111
	sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
3112

B
Bastian Hecht 已提交
3113 3114 3115
	return p;
}

B
Bill Pemberton 已提交
3116
static int sci_probe_single(struct platform_device *dev,
3117 3118 3119 3120 3121 3122 3123 3124
				      unsigned int index,
				      struct plat_sci_port *p,
				      struct sci_port *sciport)
{
	int ret;

	/* Sanity check */
	if (unlikely(index >= SCI_NPORTS)) {
3125
		dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
3126
			   index+1, SCI_NPORTS);
3127
		dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
3128
		return -EINVAL;
3129 3130
	}

3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
	mutex_lock(&sci_uart_registration_lock);
	if (!sci_uart_driver.state) {
		ret = uart_register_driver(&sci_uart_driver);
		if (ret) {
			mutex_unlock(&sci_uart_registration_lock);
			return ret;
		}
	}
	mutex_unlock(&sci_uart_registration_lock);

3141
	ret = sci_init_single(dev, sciport, index, p, false);
3142 3143
	if (ret)
		return ret;
3144

3145 3146 3147 3148
	sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
	if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
		return PTR_ERR(sciport->gpios);

3149
	if (sciport->has_rtscts) {
3150 3151 3152 3153 3154 3155 3156
		if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
							UART_GPIO_CTS)) ||
		    !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
							UART_GPIO_RTS))) {
			dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
			return -EINVAL;
		}
3157
		sciport->port.flags |= UPF_HARD_FLOW;
3158 3159
	}

3160 3161 3162 3163 3164 3165 3166
	ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
	if (ret) {
		sci_cleanup_single(sciport);
		return ret;
	}

	return 0;
3167 3168
}

B
Bill Pemberton 已提交
3169
static int sci_probe(struct platform_device *dev)
L
Linus Torvalds 已提交
3170
{
B
Bastian Hecht 已提交
3171 3172 3173
	struct plat_sci_port *p;
	struct sci_port *sp;
	unsigned int dev_id;
3174
	int ret;
3175

3176 3177 3178 3179 3180 3181 3182
	/*
	 * If we've come here via earlyprintk initialization, head off to
	 * the special early probe. We don't have sufficient device state
	 * to make it beyond this yet.
	 */
	if (is_early_platform_device(dev))
		return sci_probe_earlyprintk(dev);
3183

B
Bastian Hecht 已提交
3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198
	if (dev->dev.of_node) {
		p = sci_parse_dt(dev, &dev_id);
		if (p == NULL)
			return -EINVAL;
	} else {
		p = dev->dev.platform_data;
		if (p == NULL) {
			dev_err(&dev->dev, "no platform data supplied\n");
			return -EINVAL;
		}

		dev_id = dev->id;
	}

	sp = &sci_ports[dev_id];
3199
	platform_set_drvdata(dev, sp);
3200

B
Bastian Hecht 已提交
3201
	ret = sci_probe_single(dev, dev_id, p, sp);
3202
	if (ret)
3203
		return ret;
3204

3205 3206 3207 3208 3209 3210
	if (sp->port.fifosize > 1) {
		ret = sysfs_create_file(&dev->dev.kobj,
				&dev_attr_rx_fifo_trigger.attr);
		if (ret)
			return ret;
	}
3211 3212
	if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
	    sp->port.type == PORT_HSCIF) {
3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
		ret = sysfs_create_file(&dev->dev.kobj,
				&dev_attr_rx_fifo_timeout.attr);
		if (ret) {
			if (sp->port.fifosize > 1) {
				sysfs_remove_file(&dev->dev.kobj,
					&dev_attr_rx_fifo_trigger.attr);
			}
			return ret;
		}
	}

L
Linus Torvalds 已提交
3224 3225 3226 3227
#ifdef CONFIG_SH_STANDARD_BIOS
	sh_bios_gdb_detach();
#endif

3228
	return 0;
L
Linus Torvalds 已提交
3229 3230
}

S
Sergei Shtylyov 已提交
3231
static __maybe_unused int sci_suspend(struct device *dev)
L
Linus Torvalds 已提交
3232
{
3233
	struct sci_port *sport = dev_get_drvdata(dev);
3234

3235 3236
	if (sport)
		uart_suspend_port(&sci_uart_driver, &sport->port);
L
Linus Torvalds 已提交
3237

3238 3239
	return 0;
}
L
Linus Torvalds 已提交
3240

S
Sergei Shtylyov 已提交
3241
static __maybe_unused int sci_resume(struct device *dev)
3242
{
3243
	struct sci_port *sport = dev_get_drvdata(dev);
3244

3245 3246
	if (sport)
		uart_resume_port(&sci_uart_driver, &sport->port);
3247 3248 3249 3250

	return 0;
}

S
Sergei Shtylyov 已提交
3251
static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
3252

3253 3254
static struct platform_driver sci_driver = {
	.probe		= sci_probe,
3255
	.remove		= sci_remove,
3256 3257
	.driver		= {
		.name	= "sh-sci",
3258
		.pm	= &sci_dev_pm_ops,
B
Bastian Hecht 已提交
3259
		.of_match_table = of_match_ptr(of_sci_match),
3260 3261 3262 3263 3264
	},
};

static int __init sci_init(void)
{
3265
	pr_info("%s\n", banner);
3266

3267
	return platform_driver_register(&sci_driver);
3268 3269 3270 3271 3272
}

static void __exit sci_exit(void)
{
	platform_driver_unregister(&sci_driver);
3273 3274 3275

	if (sci_uart_driver.state)
		uart_unregister_driver(&sci_uart_driver);
L
Linus Torvalds 已提交
3276 3277
}

3278 3279 3280 3281
#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
early_platform_init_buffer("earlyprintk", &sci_driver,
			   early_serial_buf, ARRAY_SIZE(early_serial_buf));
#endif
3282
#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3283
static struct plat_sci_port port_cfg __initdata;
3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294

static int __init early_console_setup(struct earlycon_device *device,
				      int type)
{
	if (!device->port.membase)
		return -ENODEV;

	device->port.serial_in = sci_serial_in;
	device->port.serial_out	= sci_serial_out;
	device->port.type = type;
	memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3295
	port_cfg.type = type;
3296
	sci_ports[0].cfg = &port_cfg;
3297
	sci_ports[0].params = sci_probe_regmap(&port_cfg);
3298 3299 3300
	port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
	sci_serial_out(&sci_ports[0].port, SCSCR,
		       SCSCR_RE | SCSCR_TE | port_cfg.scscr);
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337

	device->con->write = serial_console_write;
	return 0;
}
static int __init sci_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCI);
}
static int __init scif_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCIF);
}
static int __init scifa_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCIFA);
}
static int __init scifb_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_SCIFB);
}
static int __init hscif_early_console_setup(struct earlycon_device *device,
					  const char *opt)
{
	return early_console_setup(device, PORT_HSCIF);
}

OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */

L
Linus Torvalds 已提交
3338 3339 3340
module_init(sci_init);
module_exit(sci_exit);

3341
MODULE_LICENSE("GPL");
3342
MODULE_ALIAS("platform:sh-sci");
3343
MODULE_AUTHOR("Paul Mundt");
U
Ulrich Hecht 已提交
3344
MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");