intel_drv.h 60.8 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
 * Copyright (c) 2007-2008 Intel Corporation
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 */
#ifndef __INTEL_DRV_H__
#define __INTEL_DRV_H__

28
#include <linux/async.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/hdmi.h>
31
#include <drm/i915_drm.h>
32
#include "i915_drv.h"
33 34 35
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_fb_helper.h>
36
#include <drm/drm_dp_dual_mode_helper.h>
37
#include <drm/drm_dp_mst_helper.h>
38
#include <drm/drm_rect.h>
39
#include <drm/drm_atomic.h>
40

D
Daniel Vetter 已提交
41 42 43 44 45 46 47
/**
 * _wait_for - magic (register) wait macro
 *
 * Does the right thing for modeset paths when run under kdgb or similar atomic
 * contexts. Note that it's important that we check the condition again after
 * having timed out, since the timeout could be due to preemption or similar and
 * we've never had a chance to check the condition before the timeout.
48 49 50 51
 *
 * TODO: When modesetting has fully transitioned to atomic, the below
 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
 * added.
D
Daniel Vetter 已提交
52
 */
T
Tvrtko Ursulin 已提交
53 54
#define _wait_for(COND, US, W) ({ \
	unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;	\
55 56 57 58 59 60 61 62 63
	int ret__;							\
	for (;;) {							\
		bool expired__ = time_after(jiffies, timeout__);	\
		if (COND) {						\
			ret__ = 0;					\
			break;						\
		}							\
		if (expired__) {					\
			ret__ = -ETIMEDOUT;				\
64 65
			break;						\
		}							\
66
		if ((W) && drm_can_sleep()) {				\
T
Tvrtko Ursulin 已提交
67
			usleep_range((W), (W)*2);			\
68 69 70
		} else {						\
			cpu_relax();					\
		}							\
71 72 73 74
	}								\
	ret__;								\
})

T
Tvrtko Ursulin 已提交
75 76
#define wait_for(COND, MS)	  	_wait_for((COND), (MS) * 1000, 1000)

77 78
/* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
#if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
79
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
80
#else
81
# define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
82 83
#endif

84 85 86 87 88
#define _wait_for_atomic(COND, US, ATOMIC) \
({ \
	int cpu, ret, timeout = (US) * 1000; \
	u64 base; \
	_WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
89
	BUILD_BUG_ON((US) > 50000); \
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
	if (!(ATOMIC)) { \
		preempt_disable(); \
		cpu = smp_processor_id(); \
	} \
	base = local_clock(); \
	for (;;) { \
		u64 now = local_clock(); \
		if (!(ATOMIC)) \
			preempt_enable(); \
		if (COND) { \
			ret = 0; \
			break; \
		} \
		if (now - base >= timeout) { \
			ret = -ETIMEDOUT; \
105 106 107
			break; \
		} \
		cpu_relax(); \
108 109 110 111 112 113 114 115
		if (!(ATOMIC)) { \
			preempt_disable(); \
			if (unlikely(cpu != smp_processor_id())) { \
				timeout -= now - base; \
				cpu = smp_processor_id(); \
				base = local_clock(); \
			} \
		} \
116
	} \
117 118 119 120 121 122 123 124 125 126 127
	ret; \
})

#define wait_for_us(COND, US) \
({ \
	int ret__; \
	BUILD_BUG_ON(!__builtin_constant_p(US)); \
	if ((US) > 10) \
		ret__ = _wait_for((COND), (US), 10); \
	else \
		ret__ = _wait_for_atomic((COND), (US), 0); \
128 129 130
	ret__; \
})

131 132
#define wait_for_atomic(COND, MS)	_wait_for_atomic((COND), (MS) * 1000, 1)
#define wait_for_atomic_us(COND, US)	_wait_for_atomic((COND), (US), 1)
133

134 135
#define KHz(x) (1000 * (x))
#define MHz(x) KHz(1000 * (x))
136

J
Jesse Barnes 已提交
137 138 139 140 141 142 143 144 145 146
/*
 * Display related stuff
 */

/* store information about an Ixxx DVO */
/* The i830->i865 use multiple DVOs with multiple i2cs */
/* the i915, i945 have a single sDVO i2c bus - which is different */
#define MAX_OUTPUTS 6
/* maximum connectors per crtcs in the mode set */

147 148 149
/* Maximum cursor sizes */
#define GEN2_CURSOR_WIDTH 64
#define GEN2_CURSOR_HEIGHT 64
150 151
#define MAX_CURSOR_WIDTH 256
#define MAX_CURSOR_HEIGHT 256
152

J
Jesse Barnes 已提交
153 154 155 156 157
#define INTEL_I2C_BUS_DVO 1
#define INTEL_I2C_BUS_SDVO 2

/* these are outputs from the chip - integrated only
   external chips are via DVO or SDVO output */
158 159 160 161 162 163 164 165
enum intel_output_type {
	INTEL_OUTPUT_UNUSED = 0,
	INTEL_OUTPUT_ANALOG = 1,
	INTEL_OUTPUT_DVO = 2,
	INTEL_OUTPUT_SDVO = 3,
	INTEL_OUTPUT_LVDS = 4,
	INTEL_OUTPUT_TVOUT = 5,
	INTEL_OUTPUT_HDMI = 6,
166
	INTEL_OUTPUT_DP = 7,
167 168 169 170 171
	INTEL_OUTPUT_EDP = 8,
	INTEL_OUTPUT_DSI = 9,
	INTEL_OUTPUT_UNKNOWN = 10,
	INTEL_OUTPUT_DP_MST = 11,
};
J
Jesse Barnes 已提交
172 173 174 175 176 177

#define INTEL_DVO_CHIP_NONE 0
#define INTEL_DVO_CHIP_LVDS 1
#define INTEL_DVO_CHIP_TMDS 2
#define INTEL_DVO_CHIP_TVOUT 4

178 179
#define INTEL_DSI_VIDEO_MODE	0
#define INTEL_DSI_COMMAND_MODE	1
180

J
Jesse Barnes 已提交
181 182
struct intel_framebuffer {
	struct drm_framebuffer base;
183
	struct drm_i915_gem_object *obj;
184
	struct intel_rotation_info rot_info;
185 186 187 188 189 190 191 192 193 194

	/* for each plane in the normal GTT view */
	struct {
		unsigned int x, y;
	} normal[2];
	/* for each plane in the rotated GTT view */
	struct {
		unsigned int x, y;
		unsigned int pitch; /* pixels */
	} rotated[2];
J
Jesse Barnes 已提交
195 196
};

197 198
struct intel_fbdev {
	struct drm_fb_helper helper;
199
	struct intel_framebuffer *fb;
C
Chris Wilson 已提交
200
	struct i915_vma *vma;
201
	async_cookie_t cookie;
202
	int preferred_bpp;
203
};
J
Jesse Barnes 已提交
204

205
struct intel_encoder {
206
	struct drm_encoder base;
207

208
	enum intel_output_type type;
209
	enum port port;
210
	unsigned int cloneable;
211
	void (*hot_plug)(struct intel_encoder *);
212
	bool (*compute_config)(struct intel_encoder *,
213 214
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	void (*pre_pll_enable)(struct intel_encoder *,
			       struct intel_crtc_state *,
			       struct drm_connector_state *);
	void (*pre_enable)(struct intel_encoder *,
			   struct intel_crtc_state *,
			   struct drm_connector_state *);
	void (*enable)(struct intel_encoder *,
		       struct intel_crtc_state *,
		       struct drm_connector_state *);
	void (*disable)(struct intel_encoder *,
			struct intel_crtc_state *,
			struct drm_connector_state *);
	void (*post_disable)(struct intel_encoder *,
			     struct intel_crtc_state *,
			     struct drm_connector_state *);
	void (*post_pll_disable)(struct intel_encoder *,
				 struct intel_crtc_state *,
				 struct drm_connector_state *);
233 234 235 236
	/* Read out the current hw state of this connector, returning true if
	 * the encoder is active. If the encoder is enabled it also set the pipe
	 * it is connected to in the pipe parameter. */
	bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
237
	/* Reconstructs the equivalent mode flags for the current hardware
238
	 * state. This must be called _after_ display->get_pipe_config has
239 240
	 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
	 * be set correctly before calling this function. */
241
	void (*get_config)(struct intel_encoder *,
242
			   struct intel_crtc_state *pipe_config);
243 244 245 246 247 248
	/*
	 * Called during system suspend after all pending requests for the
	 * encoder are flushed (for example for DP AUX transactions) and
	 * device interrupts are disabled.
	 */
	void (*suspend)(struct intel_encoder *);
249
	int crtc_mask;
250
	enum hpd_pin hpd_pin;
251 252
	/* for communication with audio component; protected by av_mutex */
	const struct drm_connector *audio_connector;
J
Jesse Barnes 已提交
253 254
};

255
struct intel_panel {
256
	struct drm_display_mode *fixed_mode;
257
	struct drm_display_mode *downclock_mode;
258
	int fitting_mode;
259 260 261

	/* backlight */
	struct {
262
		bool present;
263
		u32 level;
264
		u32 min;
265
		u32 max;
266
		bool enabled;
267 268
		bool combination_mode;	/* gen 2/4 only */
		bool active_low_pwm;
269
		bool alternate_pwm_increment;	/* lpt+ */
270 271

		/* PWM chip */
272 273
		bool util_pin_active_low;	/* bxt+ */
		u8 controller;		/* bxt+ only */
274 275
		struct pwm_device *pwm;

276
		struct backlight_device *device;
277

278 279 280 281 282 283 284 285 286 287
		/* Connector and platform specific backlight functions */
		int (*setup)(struct intel_connector *connector, enum pipe pipe);
		uint32_t (*get)(struct intel_connector *connector);
		void (*set)(struct intel_connector *connector, uint32_t level);
		void (*disable)(struct intel_connector *connector);
		void (*enable)(struct intel_connector *connector);
		uint32_t (*hz_to_pwm)(struct intel_connector *connector,
				      uint32_t hz);
		void (*power)(struct intel_connector *, bool enable);
	} backlight;
288 289
};

290 291
struct intel_connector {
	struct drm_connector base;
292 293 294
	/*
	 * The fixed encoder this connector is connected to.
	 */
295
	struct intel_encoder *encoder;
296

297 298 299
	/* Reads out the current hw, returning true if the connector is enabled
	 * and active (i.e. dpms ON state). */
	bool (*get_hw_state)(struct intel_connector *);
300 301 302

	/* Panel info for eDP and LVDS */
	struct intel_panel panel;
303 304 305

	/* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
	struct edid *edid;
306
	struct edid *detect_edid;
307 308 309 310

	/* since POLL and HPD connectors may use the same HPD line keep the native
	   state of connector->polled in case hotplug storm detection changes it */
	u8 polled;
311 312 313 314

	void *port; /* store this opaque as its illegal to dereference it */

	struct intel_dp *mst_port;
315 316
};

317
struct dpll {
318 319 320 321 322 323 324 325 326
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
327
};
328

329 330 331
struct intel_atomic_state {
	struct drm_atomic_state base;

332
	unsigned int cdclk;
333

334 335 336 337 338 339
	/*
	 * Calculated device cdclk, can be different from cdclk
	 * only when all crtc's are DPMS off.
	 */
	unsigned int dev_cdclk;

340 341
	bool dpll_set, modeset;

342 343 344 345 346 347 348 349 350 351
	/*
	 * Does this transaction change the pipes that are active?  This mask
	 * tracks which CRTC's have changed their active state at the end of
	 * the transaction (not counting the temporary disable during modesets).
	 * This mask should only be non-zero when intel_state->modeset is true,
	 * but the converse is not necessarily true; simply changing a mode may
	 * not flip the final active status of any CRTC's
	 */
	unsigned int active_pipe_changes;

352 353 354
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

355 356 357
	/* SKL/KBL Only */
	unsigned int cdclk_pll_vco;

358
	struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
359 360 361 362 363 364

	/*
	 * Current watermarks can't be trusted during hardware readout, so
	 * don't bother calculating intermediate watermarks.
	 */
	bool skip_intermediate_wm;
365 366

	/* Gen9+ only */
367
	struct skl_wm_values wm_results;
368 369
};

370
struct intel_plane_state {
371
	struct drm_plane_state base;
372
	struct drm_rect clip;
373

374 375 376 377
	struct {
		u32 offset;
		int x, y;
	} main;
378 379 380 381
	struct {
		u32 offset;
		int x, y;
	} aux;
382

383 384 385 386 387 388 389 390
	/*
	 * scaler_id
	 *    = -1 : not using a scaler
	 *    >=  0 : using a scalers
	 *
	 * plane requiring a scaler:
	 *   - During check_plane, its bit is set in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
391
	 *     update_scaler_plane.
392 393 394 395 396 397 398
	 *   - scaler_id indicates the scaler it got assigned.
	 *
	 * plane doesn't require a scaler:
	 *   - this can happen when scaling is no more required or plane simply
	 *     got disabled.
	 *   - During check_plane, corresponding bit is reset in
	 *     crtc_state->scaler_state.scaler_users by calling helper function
399
	 *     update_scaler_plane.
400 401
	 */
	int scaler_id;
402 403

	struct drm_intel_sprite_colorkey ckey;
404 405 406

	/* async flip related structures */
	struct drm_i915_gem_request *wait_req;
407 408
};

409
struct intel_initial_plane_config {
410
	struct intel_framebuffer *fb;
411
	unsigned int tiling;
412 413 414 415
	int size;
	u32 base;
};

416 417 418
#define SKL_MIN_SRC_W 8
#define SKL_MAX_SRC_W 4096
#define SKL_MIN_SRC_H 8
419
#define SKL_MAX_SRC_H 4096
420 421 422
#define SKL_MIN_DST_W 8
#define SKL_MAX_DST_W 4096
#define SKL_MIN_DST_H 8
423
#define SKL_MAX_DST_H 4096
424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457

struct intel_scaler {
	int in_use;
	uint32_t mode;
};

struct intel_crtc_scaler_state {
#define SKL_NUM_SCALERS 2
	struct intel_scaler scalers[SKL_NUM_SCALERS];

	/*
	 * scaler_users: keeps track of users requesting scalers on this crtc.
	 *
	 *     If a bit is set, a user is using a scaler.
	 *     Here user can be a plane or crtc as defined below:
	 *       bits 0-30 - plane (bit position is index from drm_plane_index)
	 *       bit 31    - crtc
	 *
	 * Instead of creating a new index to cover planes and crtc, using
	 * existing drm_plane_index for planes which is well less than 31
	 * planes and bit 31 for crtc. This should be fine to cover all
	 * our platforms.
	 *
	 * intel_atomic_setup_scalers will setup available scalers to users
	 * requesting scalers. It will gracefully fail if request exceeds
	 * avilability.
	 */
#define SKL_CRTC_INDEX 31
	unsigned scaler_users;

	/* scaler used by crtc for panel fitting purpose */
	int scaler_id;
};

458 459 460
/* drm_mode->private_flags */
#define I915_MODE_FLAG_INHERITED 1

461 462
struct intel_pipe_wm {
	struct intel_wm_level wm[5];
463
	struct intel_wm_level raw_wm[5];
464 465 466 467 468 469 470
	uint32_t linetime;
	bool fbc_wm_enabled;
	bool pipe_enabled;
	bool sprites_enabled;
	bool sprites_scaled;
};

L
Lyude 已提交
471
struct skl_plane_wm {
472 473
	struct skl_wm_level wm[8];
	struct skl_wm_level trans_wm;
L
Lyude 已提交
474 475 476 477
};

struct skl_pipe_wm {
	struct skl_plane_wm planes[I915_MAX_PLANES];
478 479 480
	uint32_t linetime;
};

481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
struct intel_crtc_wm_state {
	union {
		struct {
			/*
			 * Intermediate watermarks; these can be
			 * programmed immediately since they satisfy
			 * both the current configuration we're
			 * switching away from and the new
			 * configuration we're switching to.
			 */
			struct intel_pipe_wm intermediate;

			/*
			 * Optimal watermarks, programmed post-vblank
			 * when this state is committed.
			 */
			struct intel_pipe_wm optimal;
		} ilk;

		struct {
			/* gen9+ only needs 1-step wm programming */
			struct skl_pipe_wm optimal;
503
			struct skl_ddb_entry ddb;
504 505 506 507

			/* cached plane data rate */
			unsigned plane_data_rate[I915_MAX_PLANES];
			unsigned plane_y_data_rate[I915_MAX_PLANES];
508 509 510 511

			/* minimum block allocation */
			uint16_t minimum_blocks[I915_MAX_PLANES];
			uint16_t minimum_y_blocks[I915_MAX_PLANES];
512 513 514 515 516 517 518 519 520 521 522 523
		} skl;
	};

	/*
	 * Platforms with two-step watermark programming will need to
	 * update watermark programming post-vblank to switch from the
	 * safe intermediate watermarks to the optimal final
	 * watermarks.
	 */
	bool need_postvbl_update;
};

524
struct intel_crtc_state {
525 526
	struct drm_crtc_state base;

527 528 529 530 531 532 533 534
	/**
	 * quirks - bitfield with hw state readout quirks
	 *
	 * For various reasons the hw state readout code might not be able to
	 * completely faithfully read out the current state. These cases are
	 * tracked with quirk flags so that fastboot and state checker can act
	 * accordingly.
	 */
535
#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS	(1<<0) /* unreliable sync mode.flags */
536 537
	unsigned long quirks;

538
	unsigned fb_bits; /* framebuffers to flip */
539 540
	bool update_pipe; /* can a fast modeset be performed? */
	bool disable_cxsr;
541
	bool update_wm_pre, update_wm_post; /* watermarks are updated */
542
	bool fb_changed; /* fb on any of the planes is changed */
543

544 545 546 547 548
	/* Pipe source size (ie. panel fitter input size)
	 * All planes will be positioned inside this space,
	 * and get clipped at the edges. */
	int pipe_src_w, pipe_src_h;

549 550 551
	/* Whether to set up the PCH/FDI. Note that we never allow sharing
	 * between pch encoders and cpu encoders. */
	bool has_pch_encoder;
552

553 554 555
	/* Are we sending infoframes on the attached port */
	bool has_infoframe;

556
	/* CPU Transcoder for the pipe. Currently this can only differ from the
J
Jani Nikula 已提交
557 558
	 * pipe on Haswell and later (where we have a special eDP transcoder)
	 * and Broxton (where we have special DSI transcoders). */
559 560
	enum transcoder cpu_transcoder;

561 562 563 564 565 566
	/*
	 * Use reduced/limited/broadcast rbg range, compressing from the full
	 * range fed into the crtcs.
	 */
	bool limited_color_range;

567 568 569 570 571
	/* Bitmask of encoder types (enum intel_output_type)
	 * driven by the pipe.
	 */
	unsigned int output_types;

572 573 574
	/* Whether we should send NULL infoframes. Required for audio. */
	bool has_hdmi_sink;

575 576 577 578
	/* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
	 * has_dp_encoder is set. */
	bool has_audio;

579 580 581 582
	/*
	 * Enable dithering, used when the selected pipe bpp doesn't match the
	 * plane bpp.
	 */
583
	bool dither;
584 585 586 587

	/* Controls for the clock computation, to override various stages. */
	bool clock_set;

588 589 590 591
	/* SDVO TV has a bunch of special case. To make multifunction encoders
	 * work correctly, we need to track this at runtime.*/
	bool sdvo_tv_clock;

592 593 594 595 596 597 598
	/*
	 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
	 * required. This is set in the 2nd loop of calling encoder's
	 * ->compute_config if the first pick doesn't work out.
	 */
	bool bw_constrained;

599 600
	/* Settings for the intel dpll used on pretty much everything but
	 * haswell. */
601
	struct dpll dpll;
602

603 604
	/* Selected dpll when shared or NULL. */
	struct intel_shared_dpll *shared_dpll;
605

606 607 608
	/* Actual register state of the dpll, for shared dpll cross-checking. */
	struct intel_dpll_hw_state dpll_hw_state;

609 610 611 612 613
	/* DSI PLL registers */
	struct {
		u32 ctrl, div;
	} dsi_pll;

614
	int pipe_bpp;
615
	struct intel_link_m_n dp_m_n;
616

617 618
	/* m2_n2 for eDP downclock */
	struct intel_link_m_n dp_m2_n2;
619
	bool has_drrs;
620

621 622
	/*
	 * Frequence the dpll for the port should run at. Differs from the
623 624
	 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
	 * already multiplied by pixel_multiplier.
625
	 */
626 627
	int port_clock;

628 629
	/* Used by SDVO (and if we ever fix it, HDMI). */
	unsigned pixel_multiplier;
630

631 632
	uint8_t lane_count;

633 634 635 636 637 638
	/*
	 * Used by platforms having DP/HDMI PHY with programmable lane
	 * latency optimization.
	 */
	uint8_t lane_lat_optim_mask;

639
	/* Panel fitter controls for gen2-gen4 + VLV */
640 641 642
	struct {
		u32 control;
		u32 pgm_ratios;
643
		u32 lvds_border_bits;
644 645 646 647 648 649
	} gmch_pfit;

	/* Panel fitter placement and size for Ironlake+ */
	struct {
		u32 pos;
		u32 size;
650
		bool enabled;
651
		bool force_thru;
652
	} pch_pfit;
653

654
	/* FDI configuration, only valid if has_pch_encoder is set. */
655
	int fdi_lanes;
656
	struct intel_link_m_n fdi_m_n;
P
Paulo Zanoni 已提交
657 658

	bool ips_enabled;
659

660 661
	bool enable_fbc;

662
	bool double_wide;
663 664 665

	bool dp_encoder_is_mst;
	int pbn;
666 667

	struct intel_crtc_scaler_state scaler_state;
668 669 670

	/* w/a for waiting 2 vblanks during crtc enable */
	enum pipe hsw_workaround_pipe;
671 672 673

	/* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
	bool disable_lp_wm;
674

675
	struct intel_crtc_wm_state wm;
676 677 678

	/* Gamma mode programmed on the pipe */
	uint32_t gamma_mode;
679 680
};

681 682 683 684 685 686 687 688 689
struct vlv_wm_state {
	struct vlv_pipe_wm wm[3];
	struct vlv_sr_wm sr[3];
	uint8_t num_active_planes;
	uint8_t num_levels;
	uint8_t level;
	bool cxsr;
};

J
Jesse Barnes 已提交
690 691
struct intel_crtc {
	struct drm_crtc base;
692 693
	enum pipe pipe;
	enum plane plane;
J
Jesse Barnes 已提交
694
	u8 lut_r[256], lut_g[256], lut_b[256];
695 696 697 698 699 700
	/*
	 * Whether the crtc and the connected output pipeline is active. Implies
	 * that crtc->enabled is set, i.e. the current mode configuration has
	 * some outputs connected to this crtc.
	 */
	bool active;
701
	unsigned long enabled_power_domains;
702
	bool lowfreq_avail;
703
	struct intel_overlay *overlay;
704
	struct intel_flip_work *flip_work;
705

706 707
	atomic_t unpin_work_count;

708 709 710
	/* Display surface base address adjustement for pageflips. Note that on
	 * gen4+ this only adjusts up to a tile, offsets within a tile are
	 * handled in the hw itself (with the TILEOFF register). */
711
	u32 dspaddr_offset;
712 713
	int adjusted_x;
	int adjusted_y;
714

715
	uint32_t cursor_addr;
716
	uint32_t cursor_cntl;
717
	uint32_t cursor_size;
718
	uint32_t cursor_base;
719

720
	struct intel_crtc_state *config;
721

722 723
	/* global reset count when the last flip was submitted */
	unsigned int reset_count;
724

725 726 727
	/* Access to these should be protected by dev_priv->irq_lock. */
	bool cpu_fifo_underrun_disabled;
	bool pch_fifo_underrun_disabled;
728 729 730 731

	/* per-pipe watermark state */
	struct {
		/* watermarks currently being used  */
732 733 734 735
		union {
			struct intel_pipe_wm ilk;
			struct skl_pipe_wm skl;
		} active;
736

737 738
		/* allow CxSR on this pipe */
		bool cxsr_allowed;
739
	} wm;
740

741 742 743
	/* gen9+: ddb allocation currently being used */
	struct skl_ddb_entry hw_ddb;

744
	int scanline_offset;
745

746 747 748 749 750 751
	struct {
		unsigned start_vbl_count;
		ktime_t start_vbl_time;
		int min_vbl, max_vbl;
		int scanline_start;
	} debug;
752

753 754
	/* scalers available on this crtc */
	int num_scalers;
755 756

	struct vlv_wm_state wm_state;
J
Jesse Barnes 已提交
757 758
};

759 760
struct intel_plane_wm_parameters {
	uint32_t horiz_pixels;
761
	uint32_t vert_pixels;
762 763 764 765 766 767 768
	/*
	 *   For packed pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel
	 *   For planar pixel formats:
	 *     bytes_per_pixel - holds bytes per pixel for uv-plane
	 *     y_bytes_per_pixel - holds bytes per pixel for y-plane
	 */
769
	uint8_t bytes_per_pixel;
770
	uint8_t y_bytes_per_pixel;
771 772
	bool enabled;
	bool scaled;
773
	u64 tiling;
774
	unsigned int rotation;
775
	uint16_t fifo_size;
776 777
};

778 779
struct intel_plane {
	struct drm_plane base;
780
	int plane;
781
	enum pipe pipe;
782
	bool can_scale;
783
	int max_downscale;
784
	uint32_t frontbuffer_bit;
785 786 787 788 789 790

	/* Since we need to change the watermarks before/after
	 * enabling/disabling the planes, we need to store the parameters here
	 * as the other pieces of the struct may not reflect the values we want
	 * for the watermark calculations. Currently only Haswell uses this.
	 */
791
	struct intel_plane_wm_parameters wm;
792

793 794 795
	/*
	 * NOTE: Do not place new plane state fields here (e.g., when adding
	 * new plane properties).  New runtime state should now be placed in
796
	 * the intel_plane_state structure and accessed via plane_state.
797 798
	 */

799
	void (*update_plane)(struct drm_plane *plane,
800 801
			     const struct intel_crtc_state *crtc_state,
			     const struct intel_plane_state *plane_state);
802
	void (*disable_plane)(struct drm_plane *plane,
803
			      struct drm_crtc *crtc);
804
	int (*check_plane)(struct drm_plane *plane,
805
			   struct intel_crtc_state *crtc_state,
806
			   struct intel_plane_state *state);
807 808
};

809
struct intel_watermark_params {
810 811 812 813 814
	u16 fifo_size;
	u16 max_wm;
	u8 default_wm;
	u8 guard_size;
	u8 cacheline_size;
815 816 817
};

struct cxsr_latency {
818 819
	bool is_desktop : 1;
	bool is_ddr3 : 1;
820 821 822 823 824 825
	u16 fsb_freq;
	u16 mem_freq;
	u16 display_sr;
	u16 display_hpll_disable;
	u16 cursor_sr;
	u16 cursor_hpll_disable;
826 827
};

828
#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
J
Jesse Barnes 已提交
829
#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
830
#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
831
#define to_intel_connector(x) container_of(x, struct intel_connector, base)
832
#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
J
Jesse Barnes 已提交
833
#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
834
#define to_intel_plane(x) container_of(x, struct intel_plane, base)
835
#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
836
#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
J
Jesse Barnes 已提交
837

838
struct intel_hdmi {
839
	i915_reg_t hdmi_reg;
840
	int ddc_bus;
841 842 843 844
	struct {
		enum drm_dp_dual_mode_type type;
		int max_tmds_clock;
	} dp_dual_mode;
845
	bool limited_color_range;
846
	bool color_range_auto;
847 848 849
	bool has_hdmi_sink;
	bool has_audio;
	enum hdmi_force_audio force_audio;
850
	bool rgb_quant_range_selectable;
851
	enum hdmi_picture_aspect aspect_ratio;
852
	struct intel_connector *attached_connector;
853
	void (*write_infoframe)(struct drm_encoder *encoder,
854
				enum hdmi_infoframe_type type,
855
				const void *frame, ssize_t len);
856
	void (*set_infoframes)(struct drm_encoder *encoder,
857
			       bool enable,
858
			       const struct drm_display_mode *adjusted_mode);
859 860
	bool (*infoframe_enabled)(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config);
861 862
};

863
struct intel_dp_mst_encoder;
864
#define DP_MAX_DOWNSTREAM_PORTS		0x10
865

866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
/*
 * enum link_m_n_set:
 *	When platform provides two set of M_N registers for dp, we can
 *	program them and switch between them incase of DRRS.
 *	But When only one such register is provided, we have to program the
 *	required divider value on that registers itself based on the DRRS state.
 *
 * M1_N1	: Program dp_m_n on M1_N1 registers
 *			  dp_m2_n2 on M2_N2 registers (If supported)
 *
 * M2_N2	: Program dp_m2_n2 on M1_N1 registers
 *			  M2_N2 registers are not supported
 */

enum link_m_n_set {
	/* Sets the m1_n1 and m2_n2 */
	M1_N1 = 0,
	M2_N2
};

886
struct intel_dp {
887 888 889
	i915_reg_t output_reg;
	i915_reg_t aux_ch_ctl_reg;
	i915_reg_t aux_ch_data_reg[5];
890
	uint32_t DP;
891 892
	int link_rate;
	uint8_t lane_count;
893
	uint8_t sink_count;
894
	bool link_mst;
895
	bool has_audio;
896
	bool detect_done;
897
	bool channel_eq_status;
898
	enum hdmi_force_audio force_audio;
899
	bool limited_color_range;
900
	bool color_range_auto;
901
	uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
902
	uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
903
	uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
904
	uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
905 906 907
	/* sink rates as reported by DP_SUPPORTED_LINK_RATES */
	uint8_t num_sink_rates;
	int sink_rates[DP_MAX_SUPPORTED_RATES];
908
	struct drm_dp_aux aux;
909 910 911 912 913 914 915 916
	uint8_t train_set[4];
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
917 918
	unsigned long last_power_on;
	unsigned long last_backlight_off;
919
	ktime_t panel_power_off_time;
D
Dave Airlie 已提交
920

921 922
	struct notifier_block edp_notifier;

923 924 925 926 927
	/*
	 * Pipe whose power sequencer is currently locked into
	 * this port. Only relevant on VLV/CHV.
	 */
	enum pipe pps_pipe;
928 929 930 931 932
	/*
	 * Set if the sequencer may be reset due to a power transition,
	 * requiring a reinitialization. Only relevant on BXT.
	 */
	bool pps_reset;
933
	struct edp_power_seq pps_delays;
934

935 936
	bool can_mst; /* this port supports mst */
	bool is_mst;
937
	int active_mst_links;
938
	/* connector directly attached - won't be use for modeset in mst world */
939
	struct intel_connector *attached_connector;
940

941 942 943 944
	/* mst connector list */
	struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
	struct drm_dp_mst_topology_mgr mst_mgr;

945
	uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
946 947 948 949 950 951 952 953
	/*
	 * This function returns the value we have to program the AUX_CTL
	 * register with to kick off an AUX transaction.
	 */
	uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider);
954 955 956 957

	/* This is called before a link training is starterd */
	void (*prepare_link_retrain)(struct intel_dp *intel_dp);

958 959
	/* Displayport compliance testing */
	unsigned long compliance_test_type;
960 961
	unsigned long compliance_test_data;
	bool compliance_test_active;
962 963
};

964 965 966 967 968 969
struct intel_lspcon {
	bool active;
	enum drm_lspcon_mode mode;
	struct drm_dp_aux *aux;
};

970 971
struct intel_digital_port {
	struct intel_encoder base;
972
	enum port port;
973
	u32 saved_port_bits;
974 975
	struct intel_dp dp;
	struct intel_hdmi hdmi;
976
	struct intel_lspcon lspcon;
977
	enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
978
	bool release_cl2_override;
979
	uint8_t max_lanes;
980 981
};

982 983 984 985
struct intel_dp_mst_encoder {
	struct intel_encoder base;
	enum pipe pipe;
	struct intel_digital_port *primary;
986
	struct intel_connector *connector;
987 988
};

989
static inline enum dpio_channel
990 991 992 993
vlv_dport_to_channel(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
994
	case PORT_D:
995
		return DPIO_CH0;
996
	case PORT_C:
997
		return DPIO_CH1;
998 999 1000 1001 1002
	default:
		BUG();
	}
}

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
static inline enum dpio_phy
vlv_dport_to_phy(struct intel_digital_port *dport)
{
	switch (dport->port) {
	case PORT_B:
	case PORT_C:
		return DPIO_PHY0;
	case PORT_D:
		return DPIO_PHY1;
	default:
		BUG();
	}
}

static inline enum dpio_channel
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
vlv_pipe_to_channel(enum pipe pipe)
{
	switch (pipe) {
	case PIPE_A:
	case PIPE_C:
		return DPIO_CH0;
	case PIPE_B:
		return DPIO_CH1;
	default:
		BUG();
	}
}

1031 1032 1033
static inline struct drm_crtc *
intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
{
1034
	struct drm_i915_private *dev_priv = to_i915(dev);
1035 1036 1037
	return dev_priv->pipe_to_crtc_mapping[pipe];
}

1038 1039 1040
static inline struct drm_crtc *
intel_get_crtc_for_plane(struct drm_device *dev, int plane)
{
1041
	struct drm_i915_private *dev_priv = to_i915(dev);
1042 1043 1044
	return dev_priv->plane_to_crtc_mapping[plane];
}

1045 1046 1047 1048
struct intel_flip_work {
	struct work_struct unpin_work;
	struct work_struct mmio_work;

1049 1050 1051
	struct drm_crtc *crtc;
	struct drm_framebuffer *old_fb;
	struct drm_i915_gem_object *pending_flip_obj;
1052
	struct drm_pending_vblank_event *event;
1053
	atomic_t pending;
1054 1055 1056
	u32 flip_count;
	u32 gtt_offset;
	struct drm_i915_gem_request *flip_queued_req;
1057
	u32 flip_queued_vblank;
1058 1059
	u32 flip_ready_vblank;
	unsigned int rotation;
1060 1061
};

P
Paulo Zanoni 已提交
1062
struct intel_load_detect_pipe {
1063
	struct drm_atomic_state *restore_state;
P
Paulo Zanoni 已提交
1064
};
J
Jesse Barnes 已提交
1065

P
Paulo Zanoni 已提交
1066 1067
static inline struct intel_encoder *
intel_attached_encoder(struct drm_connector *connector)
1068 1069 1070 1071
{
	return to_intel_connector(connector)->encoder;
}

1072 1073 1074 1075
static inline struct intel_digital_port *
enc_to_dig_port(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_digital_port, base.base);
1076 1077
}

1078 1079 1080 1081 1082 1083
static inline struct intel_dp_mst_encoder *
enc_to_mst(struct drm_encoder *encoder)
{
	return container_of(encoder, struct intel_dp_mst_encoder, base.base);
}

1084 1085 1086
static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
	return &enc_to_dig_port(encoder)->dp;
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
}

static inline struct intel_digital_port *
dp_to_dig_port(struct intel_dp *intel_dp)
{
	return container_of(intel_dp, struct intel_digital_port, dp);
}

static inline struct intel_digital_port *
hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
{
	return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1099 1100
}

1101 1102 1103 1104 1105 1106 1107 1108
/*
 * Returns the number of planes for this pipe, ie the number of sprites + 1
 * (primary plane). This doesn't count the cursor plane then.
 */
static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
{
	return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
}
P
Paulo Zanoni 已提交
1109

1110
/* intel_fifo_underrun.c */
1111
bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1112
					   enum pipe pipe, bool enable);
1113
bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1114 1115
					   enum transcoder pch_transcoder,
					   bool enable);
1116 1117 1118 1119
void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum pipe pipe);
void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
					 enum transcoder pch_transcoder);
1120 1121
void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1122 1123

/* i915_irq.c */
1124 1125 1126 1127
void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1128
void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1129 1130
void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1131
u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1132 1133
void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1134 1135 1136 1137 1138 1139
static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
{
	/*
	 * We only use drm_irq_uninstall() at unload and VT switch, so
	 * this is the only thing we need to check.
	 */
1140
	return dev_priv->pm.irqs_enabled;
1141 1142
}

1143
int intel_get_crtc_scanline(struct intel_crtc *crtc);
1144 1145
void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
1146 1147
void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
				     unsigned int pipe_mask);
P
Paulo Zanoni 已提交
1148 1149

/* intel_crt.c */
1150
void intel_crt_init(struct drm_device *dev);
1151
void intel_crt_reset(struct drm_encoder *encoder);
P
Paulo Zanoni 已提交
1152 1153

/* intel_ddi.c */
1154
void intel_ddi_clk_select(struct intel_encoder *encoder,
1155
			  struct intel_shared_dpll *pll);
1156 1157 1158
void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state);
1159
void intel_prepare_dp_ddi_buffers(struct intel_encoder *encoder);
1160 1161 1162 1163 1164 1165 1166 1167 1168
void hsw_fdi_link_train(struct drm_crtc *crtc);
void intel_ddi_init(struct drm_device *dev, enum port port);
enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
				       enum transcoder cpu_transcoder);
void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1169 1170
bool intel_ddi_pll_select(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state);
1171
void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1172
void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1173 1174
bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
void intel_ddi_get_config(struct intel_encoder *encoder,
1175
			  struct intel_crtc_state *pipe_config);
1176 1177
struct intel_encoder *
intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
P
Paulo Zanoni 已提交
1178

1179
void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1180
void intel_ddi_clock_get(struct intel_encoder *encoder,
1181
			 struct intel_crtc_state *pipe_config);
1182
void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1183
uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1184 1185
struct intel_shared_dpll *intel_ddi_get_link_dpll(struct intel_dp *intel_dp,
						  int clock);
1186 1187 1188 1189
unsigned int intel_fb_align_height(struct drm_device *dev,
				   unsigned int height,
				   uint32_t pixel_format,
				   uint64_t fb_format_modifier);
1190 1191
u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
			      uint64_t fb_modifier, uint32_t pixel_format);
1192

1193
/* intel_audio.c */
1194
void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1195 1196
void intel_audio_codec_enable(struct intel_encoder *encoder);
void intel_audio_codec_disable(struct intel_encoder *encoder);
I
Imre Deak 已提交
1197 1198
void i915_audio_component_init(struct drm_i915_private *dev_priv);
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1199

1200
/* intel_display.c */
1201
enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1202
void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco);
1203
void intel_update_rawclk(struct drm_i915_private *dev_priv);
1204 1205
int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
		      const char *name, u32 reg, int ref_freq);
1206 1207
void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1208
extern const struct drm_plane_funcs intel_plane_funcs;
1209
void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1210
unsigned int intel_fb_xy_to_linear(int x, int y,
1211 1212
				   const struct intel_plane_state *state,
				   int plane);
1213
void intel_add_fb_offsets(int *x, int *y,
1214
			  const struct intel_plane_state *state, int plane);
1215
unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1216
bool intel_has_pending_fb_unpin(struct drm_device *dev);
1217 1218
void intel_mark_busy(struct drm_i915_private *dev_priv);
void intel_mark_idle(struct drm_i915_private *dev_priv);
1219
void intel_crtc_restore_mode(struct drm_crtc *crtc);
1220
int intel_display_suspend(struct drm_device *dev);
1221
void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1222
void intel_encoder_destroy(struct drm_encoder *encoder);
1223 1224
int intel_connector_init(struct intel_connector *);
struct intel_connector *intel_connector_alloc(void);
1225 1226 1227 1228 1229
bool intel_connector_get_hw_state(struct intel_connector *connector);
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder);
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc);
1230
enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1231 1232
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1233 1234
enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
					     enum pipe pipe);
1235 1236 1237 1238 1239 1240
static inline bool
intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
		    enum intel_output_type type)
{
	return crtc_state->output_types & (1 << type);
}
1241 1242 1243 1244
static inline bool
intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
{
	return crtc_state->output_types &
1245
		((1 << INTEL_OUTPUT_DP) |
1246 1247 1248
		 (1 << INTEL_OUTPUT_DP_MST) |
		 (1 << INTEL_OUTPUT_EDP));
}
1249 1250 1251 1252 1253
static inline void
intel_wait_for_vblank(struct drm_device *dev, int pipe)
{
	drm_wait_one_vblank(dev, pipe);
}
1254 1255 1256 1257 1258 1259 1260 1261 1262
static inline void
intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
{
	const struct intel_crtc *crtc =
		to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));

	if (crtc->active)
		intel_wait_for_vblank(dev, pipe);
}
1263 1264 1265

u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);

1266
int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1267
void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1268 1269
			 struct intel_digital_port *dport,
			 unsigned int expected_mask);
1270 1271
bool intel_get_load_detect_pipe(struct drm_connector *connector,
				struct drm_display_mode *mode,
1272 1273
				struct intel_load_detect_pipe *old,
				struct drm_modeset_acquire_ctx *ctx);
1274
void intel_release_load_detect_pipe(struct drm_connector *connector,
1275 1276
				    struct intel_load_detect_pipe *old,
				    struct drm_modeset_acquire_ctx *ctx);
C
Chris Wilson 已提交
1277 1278
struct i915_vma *
intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1279
void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1280 1281
struct drm_framebuffer *
__intel_framebuffer_create(struct drm_device *dev,
1282 1283
			   struct drm_mode_fb_cmd2 *mode_cmd,
			   struct drm_i915_gem_object *obj);
1284
void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe);
1285
void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe);
1286
void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe);
1287
int intel_prepare_plane_fb(struct drm_plane *plane,
1288
			   struct drm_plane_state *new_state);
1289
void intel_cleanup_plane_fb(struct drm_plane *plane,
1290
			    struct drm_plane_state *old_state);
1291 1292 1293 1294 1295 1296 1297 1298
int intel_plane_atomic_get_property(struct drm_plane *plane,
				    const struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t *val);
int intel_plane_atomic_set_property(struct drm_plane *plane,
				    struct drm_plane_state *state,
				    struct drm_property *property,
				    uint64_t val);
1299 1300
int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
				    struct drm_plane_state *plane_state);
1301

1302 1303
unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
			       uint64_t fb_modifier, unsigned int cpp);
1304

1305 1306 1307
static inline bool
intel_rotation_90_or_270(unsigned int rotation)
{
1308
	return rotation & (DRM_ROTATE_90 | DRM_ROTATE_270);
1309 1310
}

1311 1312 1313
void intel_create_rotation_property(struct drm_device *dev,
					struct intel_plane *plane);

1314 1315 1316
void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
				    enum pipe pipe);

1317 1318
int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
		     const struct dpll *dpll);
1319
void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1320
int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1321

1322
/* modesetting asserts */
1323 1324
void assert_panel_unlocked(struct drm_i915_private *dev_priv,
			   enum pipe pipe);
1325 1326 1327 1328
void assert_pll(struct drm_i915_private *dev_priv,
		enum pipe pipe, bool state);
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1329 1330 1331
void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1332 1333 1334 1335
void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state);
#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1336
void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1337 1338
#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1339
u32 intel_compute_tile_offset(int *x, int *y,
1340
			      const struct intel_plane_state *state, int plane);
1341 1342
void intel_prepare_reset(struct drm_i915_private *dev_priv);
void intel_finish_reset(struct drm_i915_private *dev_priv);
1343 1344
void hsw_enable_pc8(struct drm_i915_private *dev_priv);
void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1345 1346
void bxt_init_cdclk(struct drm_i915_private *dev_priv);
void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1347 1348 1349 1350 1351 1352
void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
			    enum dpio_phy phy);
bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
			      enum dpio_phy phy);
1353
void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1354 1355
void bxt_enable_dc9(struct drm_i915_private *dev_priv);
void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1356
void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1357 1358
void skl_init_cdclk(struct drm_i915_private *dev_priv);
void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1359
unsigned int skl_cdclk_get_vco(unsigned int freq);
1360 1361
void skl_enable_dc6(struct drm_i915_private *dev_priv);
void skl_disable_dc6(struct drm_i915_private *dev_priv);
1362
void intel_dp_get_m_n(struct intel_crtc *crtc,
1363
		      struct intel_crtc_state *pipe_config);
1364
void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1365
int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
I
Imre Deak 已提交
1366
bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1367 1368
			struct dpll *best_clock);
int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1369

1370
bool intel_crtc_active(struct drm_crtc *crtc);
1371 1372
void hsw_enable_ips(struct intel_crtc *crtc);
void hsw_disable_ips(struct intel_crtc *crtc);
I
Imre Deak 已提交
1373 1374
enum intel_display_power_domain
intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1375 1376
enum intel_display_power_domain
intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1377
void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1378
				 struct intel_crtc_state *pipe_config);
1379

1380
int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1381
int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1382

1383
u32 intel_fb_gtt_offset(struct drm_framebuffer *fb, unsigned int rotation);
1384

1385 1386 1387
u32 skl_plane_ctl_format(uint32_t pixel_format);
u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
u32 skl_plane_ctl_rotation(unsigned int rotation);
1388 1389
u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
		     unsigned int rotation);
1390
int skl_check_plane_surface(struct intel_plane_state *plane_state);
1391

1392
/* intel_csr.c */
1393
void intel_csr_ucode_init(struct drm_i915_private *);
1394
void intel_csr_load_program(struct drm_i915_private *);
1395
void intel_csr_ucode_fini(struct drm_i915_private *);
1396 1397
void intel_csr_ucode_suspend(struct drm_i915_private *);
void intel_csr_ucode_resume(struct drm_i915_private *);
1398

P
Paulo Zanoni 已提交
1399
/* intel_dp.c */
1400
bool intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1401 1402
bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			     struct intel_connector *intel_connector);
1403
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1404 1405
			      int link_rate, uint8_t lane_count,
			      bool link_mst);
1406 1407 1408
void intel_dp_start_link_train(struct intel_dp *intel_dp);
void intel_dp_stop_link_train(struct intel_dp *intel_dp);
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1409 1410
void intel_dp_encoder_reset(struct drm_encoder *encoder);
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1411
void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1412
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1413
bool intel_dp_compute_config(struct intel_encoder *encoder,
1414 1415
			     struct intel_crtc_state *pipe_config,
			     struct drm_connector_state *conn_state);
1416
bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1417 1418
enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
				  bool long_hpd);
1419 1420
void intel_edp_backlight_on(struct intel_dp *intel_dp);
void intel_edp_backlight_off(struct intel_dp *intel_dp);
1421
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1422 1423
void intel_edp_panel_on(struct intel_dp *intel_dp);
void intel_edp_panel_off(struct intel_dp *intel_dp);
1424 1425 1426
void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
void intel_dp_mst_suspend(struct drm_device *dev);
void intel_dp_mst_resume(struct drm_device *dev);
1427
int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1428
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1429
void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1430
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
R
Rodrigo Vivi 已提交
1431
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1432
void intel_plane_destroy(struct drm_plane *plane);
1433 1434 1435 1436
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state);
1437 1438 1439 1440
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits);
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits);
R
Rodrigo Vivi 已提交
1441

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
void
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat);
void
intel_dp_set_signal_levels(struct intel_dp *intel_dp);
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
uint8_t
intel_dp_voltage_max(struct intel_dp *intel_dp);
uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select);
1454
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1455 1456 1457
bool
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);

1458 1459 1460 1461 1462
static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
{
	return ~((1 << lane_count) - 1) & 0xf;
}

1463 1464 1465
/* intel_dp_aux_backlight.c */
int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);

1466 1467 1468
/* intel_dp_mst.c */
int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
P
Paulo Zanoni 已提交
1469
/* intel_dsi.c */
1470
void intel_dsi_init(struct drm_device *dev);
P
Paulo Zanoni 已提交
1471

1472 1473
/* intel_dsi_dcs_backlight.c */
int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
P
Paulo Zanoni 已提交
1474 1475

/* intel_dvo.c */
1476
void intel_dvo_init(struct drm_device *dev);
1477 1478
/* intel_hotplug.c */
void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1479 1480


1481
/* legacy fbdev emulation in intel_fbdev.c */
1482
#ifdef CONFIG_DRM_FBDEV_EMULATION
1483
extern int intel_fbdev_init(struct drm_device *dev);
1484
extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1485
extern void intel_fbdev_fini(struct drm_device *dev);
1486
extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1487 1488
extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
extern void intel_fbdev_restore_mode(struct drm_device *dev);
1489 1490 1491 1492 1493
#else
static inline int intel_fbdev_init(struct drm_device *dev)
{
	return 0;
}
P
Paulo Zanoni 已提交
1494

1495
static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1496 1497 1498 1499 1500 1501 1502
{
}

static inline void intel_fbdev_fini(struct drm_device *dev)
{
}

1503
static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1504 1505 1506
{
}

1507 1508 1509 1510
static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
{
}

1511
static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1512 1513 1514
{
}
#endif
P
Paulo Zanoni 已提交
1515

1516
/* intel_fbc.c */
1517 1518
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
			   struct drm_atomic_state *state);
1519
bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1520 1521 1522
void intel_fbc_pre_update(struct intel_crtc *crtc,
			  struct intel_crtc_state *crtc_state,
			  struct intel_plane_state *plane_state);
1523
void intel_fbc_post_update(struct intel_crtc *crtc);
1524
void intel_fbc_init(struct drm_i915_private *dev_priv);
1525
void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1526 1527 1528
void intel_fbc_enable(struct intel_crtc *crtc,
		      struct intel_crtc_state *crtc_state,
		      struct intel_plane_state *plane_state);
1529 1530
void intel_fbc_disable(struct intel_crtc *crtc);
void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1531 1532 1533 1534
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin);
void intel_fbc_flush(struct drm_i915_private *dev_priv,
1535
		     unsigned int frontbuffer_bits, enum fb_op_origin origin);
1536
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1537
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1538

P
Paulo Zanoni 已提交
1539
/* intel_hdmi.c */
1540
void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1541 1542 1543 1544
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector);
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1545 1546
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state);
1547
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
P
Paulo Zanoni 已提交
1548 1549 1550


/* intel_lvds.c */
1551
void intel_lvds_init(struct drm_device *dev);
1552
struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1553
bool intel_is_dual_link_lvds(struct drm_device *dev);
P
Paulo Zanoni 已提交
1554 1555 1556 1557


/* intel_modes.c */
int intel_connector_update_modes(struct drm_connector *connector,
1558
				 struct edid *edid);
P
Paulo Zanoni 已提交
1559
int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1560 1561
void intel_attach_force_audio_property(struct drm_connector *connector);
void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1562
void intel_attach_aspect_ratio_property(struct drm_connector *connector);
P
Paulo Zanoni 已提交
1563 1564 1565


/* intel_overlay.c */
1566 1567
void intel_setup_overlay(struct drm_i915_private *dev_priv);
void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1568
int intel_overlay_switch_off(struct intel_overlay *overlay);
1569 1570 1571 1572
int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file_priv);
int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1573
void intel_overlay_reset(struct drm_i915_private *dev_priv);
P
Paulo Zanoni 已提交
1574 1575 1576


/* intel_panel.c */
1577
int intel_panel_init(struct intel_panel *panel,
1578 1579
		     struct drm_display_mode *fixed_mode,
		     struct drm_display_mode *downclock_mode);
1580 1581 1582 1583
void intel_panel_fini(struct intel_panel *panel);
void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
			    struct drm_display_mode *adjusted_mode);
void intel_pch_panel_fitting(struct intel_crtc *crtc,
1584
			     struct intel_crtc_state *pipe_config,
1585 1586
			     int fitting_mode);
void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1587
			      struct intel_crtc_state *pipe_config,
1588
			      int fitting_mode);
1589 1590
void intel_panel_set_backlight_acpi(struct intel_connector *connector,
				    u32 level, u32 max);
1591 1592
int intel_panel_setup_backlight(struct drm_connector *connector,
				enum pipe pipe);
1593 1594
void intel_panel_enable_backlight(struct intel_connector *connector);
void intel_panel_disable_backlight(struct intel_connector *connector);
1595
void intel_panel_destroy_backlight(struct drm_connector *connector);
1596
enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1597 1598 1599 1600
extern struct drm_display_mode *intel_find_panel_downclock(
				struct drm_device *dev,
				struct drm_display_mode *fixed_mode,
				struct drm_connector *connector);
1601 1602

#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1603
int intel_backlight_device_register(struct intel_connector *connector);
1604 1605
void intel_backlight_device_unregister(struct intel_connector *connector);
#else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1606 1607 1608 1609
static int intel_backlight_device_register(struct intel_connector *connector)
{
	return 0;
}
1610 1611 1612 1613
static inline void intel_backlight_device_unregister(struct intel_connector *connector)
{
}
#endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1614

P
Paulo Zanoni 已提交
1615

R
Rodrigo Vivi 已提交
1616 1617 1618
/* intel_psr.c */
void intel_psr_enable(struct intel_dp *intel_dp);
void intel_psr_disable(struct intel_dp *intel_dp);
1619
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1620
			  unsigned frontbuffer_bits);
1621
void intel_psr_flush(struct drm_i915_private *dev_priv,
1622 1623
		     unsigned frontbuffer_bits,
		     enum fb_op_origin origin);
R
Rodrigo Vivi 已提交
1624
void intel_psr_init(struct drm_device *dev);
1625
void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1626
				   unsigned frontbuffer_bits);
R
Rodrigo Vivi 已提交
1627

1628 1629
/* intel_runtime_pm.c */
int intel_power_domains_init(struct drm_i915_private *);
1630
void intel_power_domains_fini(struct drm_i915_private *);
1631 1632
void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1633 1634
void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1635
void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1636 1637
const char *
intel_display_power_domain_str(enum intel_display_power_domain domain);
1638

1639 1640 1641 1642
bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				    enum intel_display_power_domain domain);
bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
				      enum intel_display_power_domain domain);
1643 1644
void intel_display_power_get(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1645 1646
bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
					enum intel_display_power_domain domain);
1647 1648
void intel_display_power_put(struct drm_i915_private *dev_priv,
			     enum intel_display_power_domain domain);
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660

static inline void
assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
{
	WARN_ONCE(dev_priv->pm.suspended,
		  "Device suspended during HW access\n");
}

static inline void
assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
{
	assert_rpm_device_not_suspended(dev_priv);
1661 1662 1663 1664
	/* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
	 * too much noise. */
	if (!atomic_read(&dev_priv->pm.wakeref_count))
		DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1665 1666
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
static inline int
assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
{
	int seq = atomic_read(&dev_priv->pm.atomic_seq);

	assert_rpm_wakelock_held(dev_priv);

	return seq;
}

static inline void
assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
{
	WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
		  "HW access outside of RPM atomic section\n");
}

1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
/**
 * disable_rpm_wakeref_asserts - disable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function disable asserts that check if we hold an RPM wakelock
 * reference, while keeping the device-not-suspended checks still enabled.
 * It's meant to be used only in special circumstances where our rule about
 * the wakelock refcount wrt. the device power state doesn't hold. According
 * to this rule at any point where we access the HW or want to keep the HW in
 * an active state we must hold an RPM wakelock reference acquired via one of
 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
 * forcewake release timer, and the GPU RPS and hangcheck works. All other
 * users should avoid using this function.
 *
 * Any calls to this function must have a symmetric call to
 * enable_rpm_wakeref_asserts().
 */
static inline void
disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_inc(&dev_priv->pm.wakeref_count);
}

/**
 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
 * @dev_priv: i915 device instance
 *
 * This function re-enables the RPM assert checks after disabling them with
 * disable_rpm_wakeref_asserts. It's meant to be used only in special
 * circumstances otherwise its use should be avoided.
 *
 * Any calls to this function must have a symmetric call to
 * disable_rpm_wakeref_asserts().
 */
static inline void
enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
{
	atomic_dec(&dev_priv->pm.wakeref_count);
}

1725
void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1726
bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1727 1728 1729
void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
void intel_runtime_pm_put(struct drm_i915_private *dev_priv);

1730 1731
void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);

1732 1733
void chv_phy_powergate_lanes(struct intel_encoder *encoder,
			     bool override, unsigned int mask);
1734 1735
bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
			  enum dpio_channel ch, bool override);
1736 1737


P
Paulo Zanoni 已提交
1738
/* intel_pm.c */
1739 1740
void intel_init_clock_gating(struct drm_device *dev);
void intel_suspend_hw(struct drm_device *dev);
1741
int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1742 1743
void intel_update_watermarks(struct drm_crtc *crtc);
void intel_init_pm(struct drm_device *dev);
1744
void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1745
void intel_pm_setup(struct drm_device *dev);
1746 1747
void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
void intel_gpu_ips_teardown(void);
1748
void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1749 1750
void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1751
void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1752
void intel_autoenable_gt_powersave(struct drm_i915_private *dev_priv);
1753
void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1754
void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1755 1756
void gen6_rps_busy(struct drm_i915_private *dev_priv);
void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
D
Daniel Vetter 已提交
1757
void gen6_rps_idle(struct drm_i915_private *dev_priv);
1758
void gen6_rps_boost(struct drm_i915_private *dev_priv,
1759 1760
		    struct intel_rps_client *rps,
		    unsigned long submitted);
1761
void intel_queue_rps_boost_for_request(struct drm_i915_gem_request *req);
1762
void vlv_wm_get_hw_state(struct drm_device *dev);
1763
void ilk_wm_get_hw_state(struct drm_device *dev);
1764
void skl_wm_get_hw_state(struct drm_device *dev);
1765 1766
void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
			  struct skl_ddb_allocation *ddb /* out */);
1767 1768 1769
bool intel_can_enable_sagv(struct drm_atomic_state *state);
int intel_enable_sagv(struct drm_i915_private *dev_priv);
int intel_disable_sagv(struct drm_i915_private *dev_priv);
1770 1771 1772 1773
bool skl_ddb_allocation_equals(const struct skl_ddb_allocation *old,
			       const struct skl_ddb_allocation *new,
			       enum pipe pipe);
bool skl_ddb_allocation_overlaps(struct drm_atomic_state *state,
1774
				 struct intel_crtc *intel_crtc);
1775 1776 1777 1778 1779
void skl_write_cursor_wm(struct intel_crtc *intel_crtc,
			 const struct skl_wm_values *wm);
void skl_write_plane_wm(struct intel_crtc *intel_crtc,
			const struct skl_wm_values *wm,
			int plane);
1780
uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1781
bool ilk_disable_lp_wm(struct drm_device *dev);
1782 1783 1784 1785 1786
int sanitize_rc6_option(struct drm_i915_private *dev_priv, int enable_rc6);
static inline int intel_enable_rc6(void)
{
	return i915.enable_rc6;
}
1787

P
Paulo Zanoni 已提交
1788
/* intel_sdvo.c */
1789 1790
bool intel_sdvo_init(struct drm_device *dev,
		     i915_reg_t reg, enum port port);
1791

R
Rodrigo Vivi 已提交
1792

P
Paulo Zanoni 已提交
1793
/* intel_sprite.c */
1794 1795
int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
			     int usecs);
1796 1797 1798
int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
1799
void intel_pipe_update_start(struct intel_crtc *crtc);
1800
void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work);
P
Paulo Zanoni 已提交
1801 1802

/* intel_tv.c */
1803
void intel_tv_init(struct drm_device *dev);
1804

1805
/* intel_atomic.c */
1806 1807 1808 1809
int intel_connector_atomic_get_property(struct drm_connector *connector,
					const struct drm_connector_state *state,
					struct drm_property *property,
					uint64_t *val);
1810 1811 1812
struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
void intel_crtc_destroy_state(struct drm_crtc *crtc,
			       struct drm_crtc_state *state);
1813 1814 1815 1816 1817
struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
void intel_atomic_state_clear(struct drm_atomic_state *);
struct intel_shared_dpll_config *
intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);

1818 1819 1820 1821 1822 1823 1824
static inline struct intel_crtc_state *
intel_atomic_get_crtc_state(struct drm_atomic_state *state,
			    struct intel_crtc *crtc)
{
	struct drm_crtc_state *crtc_state;
	crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
	if (IS_ERR(crtc_state))
1825
		return ERR_CAST(crtc_state);
1826 1827 1828

	return to_intel_crtc_state(crtc_state);
}
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840

static inline struct intel_plane_state *
intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
				      struct intel_plane *plane)
{
	struct drm_plane_state *plane_state;

	plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);

	return to_intel_plane_state(plane_state);
}

1841 1842 1843
int intel_atomic_setup_scalers(struct drm_device *dev,
	struct intel_crtc *intel_crtc,
	struct intel_crtc_state *crtc_state);
1844 1845

/* intel_atomic_plane.c */
1846
struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1847 1848 1849 1850 1851
struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
void intel_plane_destroy_state(struct drm_plane *plane,
			       struct drm_plane_state *state);
extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;

1852 1853
/* intel_color.c */
void intel_color_init(struct drm_crtc *crtc);
1854
int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
1855 1856
void intel_color_set_csc(struct drm_crtc_state *crtc_state);
void intel_color_load_luts(struct drm_crtc_state *crtc_state);
1857

1858 1859
/* intel_lspcon.c */
bool lspcon_init(struct intel_digital_port *intel_dig_port);
1860
void lspcon_resume(struct intel_lspcon *lspcon);
J
Jesse Barnes 已提交
1861
#endif /* __INTEL_DRV_H__ */