amdgpu_vcn.c 20.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */

#include <linux/firmware.h>
#include <linux/module.h>
29 30
#include <linux/pci.h>

31 32 33 34 35 36 37
#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vcn.h"
#include "soc15d.h"

/* Firmware Names */
#define FIRMWARE_RAVEN		"amdgpu/raven_vcn.bin"
38
#define FIRMWARE_PICASSO	"amdgpu/picasso_vcn.bin"
39
#define FIRMWARE_RAVEN2		"amdgpu/raven2_vcn.bin"
40 41 42 43 44 45 46 47
#define FIRMWARE_ARCTURUS	"amdgpu/arcturus_vcn.bin"
#define FIRMWARE_RENOIR		"amdgpu/renoir_vcn.bin"
#define FIRMWARE_GREEN_SARDINE	"amdgpu/green_sardine_vcn.bin"
#define FIRMWARE_NAVI10		"amdgpu/navi10_vcn.bin"
#define FIRMWARE_NAVI14		"amdgpu/navi14_vcn.bin"
#define FIRMWARE_NAVI12		"amdgpu/navi12_vcn.bin"
#define FIRMWARE_SIENNA_CICHLID	"amdgpu/sienna_cichlid_vcn.bin"
#define FIRMWARE_NAVY_FLOUNDER	"amdgpu/navy_flounder_vcn.bin"
48
#define FIRMWARE_VANGOGH	"amdgpu/vangogh_vcn.bin"
49
#define FIRMWARE_DIMGREY_CAVEFISH	"amdgpu/dimgrey_cavefish_vcn.bin"
50 51

MODULE_FIRMWARE(FIRMWARE_RAVEN);
52
MODULE_FIRMWARE(FIRMWARE_PICASSO);
53
MODULE_FIRMWARE(FIRMWARE_RAVEN2);
54
MODULE_FIRMWARE(FIRMWARE_ARCTURUS);
55
MODULE_FIRMWARE(FIRMWARE_RENOIR);
56
MODULE_FIRMWARE(FIRMWARE_GREEN_SARDINE);
57
MODULE_FIRMWARE(FIRMWARE_NAVI10);
J
James Zhu 已提交
58
MODULE_FIRMWARE(FIRMWARE_NAVI14);
59
MODULE_FIRMWARE(FIRMWARE_NAVI12);
60
MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID);
61
MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER);
62
MODULE_FIRMWARE(FIRMWARE_VANGOGH);
63
MODULE_FIRMWARE(FIRMWARE_DIMGREY_CAVEFISH);
64 65 66 67 68

static void amdgpu_vcn_idle_work_handler(struct work_struct *work);

int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
{
69
	unsigned long bo_size;
70 71
	const char *fw_name;
	const struct common_firmware_header *hdr;
72
	unsigned char fw_check;
73
	int i, r;
74 75

	INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
76
	mutex_init(&adev->vcn.vcn_pg_lock);
77
	mutex_init(&adev->vcn.vcn1_jpeg1_workaround);
78
	atomic_set(&adev->vcn.total_submission_cnt, 0);
79 80
	for (i = 0; i < adev->vcn.num_vcn_inst; i++)
		atomic_set(&adev->vcn.inst[i].dpg_enc_submission_cnt, 0);
81 82 83

	switch (adev->asic_type) {
	case CHIP_RAVEN:
A
Alex Deucher 已提交
84
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
85
			fw_name = FIRMWARE_RAVEN2;
A
Alex Deucher 已提交
86
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
87
			fw_name = FIRMWARE_PICASSO;
88 89
		else
			fw_name = FIRMWARE_RAVEN;
90
		break;
91 92
	case CHIP_ARCTURUS:
		fw_name = FIRMWARE_ARCTURUS;
93 94 95
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
96
		break;
97
	case CHIP_RENOIR:
98 99 100 101 102
		if (adev->apu_flags & AMD_APU_IS_RENOIR)
			fw_name = FIRMWARE_RENOIR;
		else
			fw_name = FIRMWARE_GREEN_SARDINE;

103 104 105 106
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
107 108
	case CHIP_NAVI10:
		fw_name = FIRMWARE_NAVI10;
109 110 111
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
112
		break;
113
	case CHIP_NAVI14:
J
James Zhu 已提交
114
		fw_name = FIRMWARE_NAVI14;
115
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
116
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
117
			adev->vcn.indirect_sram = true;
J
James Zhu 已提交
118
		break;
119 120 121 122 123 124
	case CHIP_NAVI12:
		fw_name = FIRMWARE_NAVI12;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
125 126
	case CHIP_SIENNA_CICHLID:
		fw_name = FIRMWARE_SIENNA_CICHLID;
127 128 129
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
130
		break;
131 132 133 134 135 136
	case CHIP_NAVY_FLOUNDER:
		fw_name = FIRMWARE_NAVY_FLOUNDER;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
137 138
	case CHIP_VANGOGH:
		fw_name = FIRMWARE_VANGOGH;
139 140 141
		break;
	case CHIP_DIMGREY_CAVEFISH:
		fw_name = FIRMWARE_DIMGREY_CAVEFISH;
142 143 144 145
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vcn.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vcn.fw);
		adev->vcn.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
167
	adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
168

169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	/* Bit 20-23, it is encode major and non-zero for new naming convention.
	 * This field is part of version minor and DRM_DISABLED_FLAG in old naming
	 * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
	 * is zero in old naming convention, this field is always zero so far.
	 * These four bits are used to tell which naming convention is present.
	 */
	fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
	if (fw_check) {
		unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;

		fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
		enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
		enc_major = fw_check;
		dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
		vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
		DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
			enc_major, enc_minor, dec_ver, vep, fw_rev);
	} else {
		unsigned int version_major, version_minor, family_id;

		family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
		version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
		version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
		DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
			version_major, version_minor, family_id);
	}
195

196
	bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
197
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
198
		bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
199
	bo_size += AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_fw_shared));
200 201

	for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
202 203 204
		if (adev->vcn.harvest_config & (1 << i))
			continue;

205 206 207 208 209 210 211
		r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
						AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].vcpu_bo,
						&adev->vcn.inst[i].gpu_addr, &adev->vcn.inst[i].cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
			return r;
		}
212

213 214 215 216 217
		adev->vcn.inst[i].fw_shared_cpu_addr = adev->vcn.inst[i].cpu_addr +
				bo_size - AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_fw_shared));
		adev->vcn.inst[i].fw_shared_gpu_addr = adev->vcn.inst[i].gpu_addr +
				bo_size - AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_fw_shared));

218 219 220 221 222 223 224 225
		if (adev->vcn.indirect_sram) {
			r = amdgpu_bo_create_kernel(adev, 64 * 2 * 4, PAGE_SIZE,
					AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].dpg_sram_bo,
					&adev->vcn.inst[i].dpg_sram_gpu_addr, &adev->vcn.inst[i].dpg_sram_cpu_addr);
			if (r) {
				dev_err(adev->dev, "VCN %d (%d) failed to allocate DPG bo\n", i, r);
				return r;
			}
226 227 228
		}
	}

229 230 231 232 233
	return 0;
}

int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
{
234
	int i, j;
235

236 237
	cancel_delayed_work_sync(&adev->vcn.idle_work);

238
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
239 240
		if (adev->vcn.harvest_config & (1 << j))
			continue;
241

242 243 244 245 246
		if (adev->vcn.indirect_sram) {
			amdgpu_bo_free_kernel(&adev->vcn.inst[j].dpg_sram_bo,
						  &adev->vcn.inst[j].dpg_sram_gpu_addr,
						  (void **)&adev->vcn.inst[j].dpg_sram_cpu_addr);
		}
247
		kvfree(adev->vcn.inst[j].saved_bo);
248

249 250 251
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].vcpu_bo,
					  &adev->vcn.inst[j].gpu_addr,
					  (void **)&adev->vcn.inst[j].cpu_addr);
252

253
		amdgpu_ring_fini(&adev->vcn.inst[j].ring_dec);
L
Leo Liu 已提交
254

255 256 257
		for (i = 0; i < adev->vcn.num_enc_rings; ++i)
			amdgpu_ring_fini(&adev->vcn.inst[j].ring_enc[i]);
	}
258

259
	release_firmware(adev->vcn.fw);
260
	mutex_destroy(&adev->vcn.vcn1_jpeg1_workaround);
261
	mutex_destroy(&adev->vcn.vcn_pg_lock);
262 263 264 265 266 267 268 269

	return 0;
}

int amdgpu_vcn_suspend(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
270
	int i;
271

272 273
	cancel_delayed_work_sync(&adev->vcn.idle_work);

274
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
275 276
		if (adev->vcn.harvest_config & (1 << i))
			continue;
277 278
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return 0;
279

280 281
		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;
282

283 284 285
		adev->vcn.inst[i].saved_bo = kvmalloc(size, GFP_KERNEL);
		if (!adev->vcn.inst[i].saved_bo)
			return -ENOMEM;
286

287 288
		memcpy_fromio(adev->vcn.inst[i].saved_bo, ptr, size);
	}
289 290 291 292 293 294 295
	return 0;
}

int amdgpu_vcn_resume(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
296
	int i;
297

298
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
299 300
		if (adev->vcn.harvest_config & (1 << i))
			continue;
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;

		if (adev->vcn.inst[i].saved_bo != NULL) {
			memcpy_toio(ptr, adev->vcn.inst[i].saved_bo, size);
			kvfree(adev->vcn.inst[i].saved_bo);
			adev->vcn.inst[i].saved_bo = NULL;
		} else {
			const struct common_firmware_header *hdr;
			unsigned offset;

			hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
316
			if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
317 318 319 320 321 322 323
				offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
				memcpy_toio(adev->vcn.inst[i].cpu_addr, adev->vcn.fw->data + offset,
					    le32_to_cpu(hdr->ucode_size_bytes));
				size -= le32_to_cpu(hdr->ucode_size_bytes);
				ptr += le32_to_cpu(hdr->ucode_size_bytes);
			}
			memset_io(ptr, 0, size);
324
		}
325 326 327 328
	}
	return 0;
}

329 330 331 332
static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vcn.idle_work.work);
333 334
	unsigned int fences = 0, fence[AMDGPU_MAX_VCN_INSTANCES] = {0};
	unsigned int i, j;
335
	int r = 0;
336

337
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
338 339
		if (adev->vcn.harvest_config & (1 << j))
			continue;
340

341 342 343
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
			fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_enc[i]);
		}
344

345 346
		if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
			struct dpg_pause_state new_state;
347

348 349
			if (fence[j] ||
				unlikely(atomic_read(&adev->vcn.inst[j].dpg_enc_submission_cnt)))
350 351 352
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
353

354
			adev->vcn.pause_dpg_mode(adev, j, &new_state);
355
		}
356

357 358 359
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_dec);
		fences += fence[j];
	}
360

361
	if (!fences && !atomic_read(&adev->vcn.total_submission_cnt)) {
362
		amdgpu_gfx_off_ctrl(adev, true);
363 364
		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
		       AMD_PG_STATE_GATE);
365 366 367 368
		r = amdgpu_dpm_switch_power_profile(adev, PP_SMC_POWER_PROFILE_VIDEO,
				false);
		if (r)
			dev_warn(adev->dev, "(%d) failed to disable video power profile mode\n", r);
369 370 371 372 373 374 375 376
	} else {
		schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
	}
}

void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
377
	int r = 0;
378

379
	atomic_inc(&adev->vcn.total_submission_cnt);
380

381
	if (!cancel_delayed_work_sync(&adev->vcn.idle_work)) {
382
		amdgpu_gfx_off_ctrl(adev, false);
383 384 385 386 387
		r = amdgpu_dpm_switch_power_profile(adev, PP_SMC_POWER_PROFILE_VIDEO,
				true);
		if (r)
			dev_warn(adev->dev, "(%d) failed to switch to video power profile mode\n", r);
	}
388 389 390 391

	mutex_lock(&adev->vcn.vcn_pg_lock);
	amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
	       AMD_PG_STATE_UNGATE);
392 393 394 395

	if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
		struct dpg_pause_state new_state;

396 397
		if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC) {
			atomic_inc(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt);
398
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
399 400 401
		} else {
			unsigned int fences = 0;
			unsigned int i;
402

403 404 405 406 407 408 409 410
			for (i = 0; i < adev->vcn.num_enc_rings; ++i)
				fences += amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_enc[i]);

			if (fences || atomic_read(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt))
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
		}
411

412
		adev->vcn.pause_dpg_mode(adev, ring->me, &new_state);
413
	}
414
	mutex_unlock(&adev->vcn.vcn_pg_lock);
415 416 417 418
}

void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
{
419 420 421 422
	if (ring->adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG &&
		ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
		atomic_dec(&ring->adev->vcn.inst[ring->me].dpg_enc_submission_cnt);

423 424
	atomic_dec(&ring->adev->vcn.total_submission_cnt);

425 426 427
	schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
}

428 429 430 431 432 433 434
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

435 436 437 438
	/* VCN in SRIOV does not support direct register read/write */
	if (amdgpu_sriov_vf(adev))
		return 0;

439
	WREG32(adev->vcn.inst[ring->me].external.scratch9, 0xCAFEDEAD);
440
	r = amdgpu_ring_alloc(ring, 3);
441
	if (r)
442
		return r;
443
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.scratch9, 0));
444 445 446
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);
	for (i = 0; i < adev->usec_timeout; i++) {
447
		tmp = RREG32(adev->vcn.inst[ring->me].external.scratch9);
448 449
		if (tmp == 0xDEADBEEF)
			break;
450
		udelay(1);
451 452
	}

453 454 455
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;

456 457 458
	return r;
}

459
static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
460
				   struct amdgpu_bo *bo,
461
				   struct dma_fence **fence)
462
{
463 464
	struct amdgpu_device *adev = ring->adev;
	struct dma_fence *f = NULL;
465 466 467 468 469
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	uint64_t addr;
	int i, r;

470 471
	r = amdgpu_job_alloc_with_ib(adev, 64,
					AMDGPU_IB_POOL_DIRECT, &job);
472 473 474 475 476
	if (r)
		goto err;

	ib = &job->ibs[0];
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
477
	ib->ptr[0] = PACKET0(adev->vcn.internal.data0, 0);
478
	ib->ptr[1] = addr;
L
Leo Liu 已提交
479
	ib->ptr[2] = PACKET0(adev->vcn.internal.data1, 0);
480
	ib->ptr[3] = addr >> 32;
L
Leo Liu 已提交
481
	ib->ptr[4] = PACKET0(adev->vcn.internal.cmd, 0);
482 483
	ib->ptr[5] = 0;
	for (i = 6; i < 16; i += 2) {
L
Leo Liu 已提交
484
		ib->ptr[i] = PACKET0(adev->vcn.internal.nop, 0);
485 486 487 488
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

489
	r = amdgpu_job_submit_direct(job, ring, &f);
490 491
	if (r)
		goto err_free;
492

493 494 495
	amdgpu_bo_fence(bo, f, false);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
496 497 498 499 500 501 502 503 504 505 506

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err_free:
	amdgpu_job_free(job);

err:
507 508
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
509 510 511 512 513 514 515
	return r;
}

static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
516
	struct amdgpu_bo *bo = NULL;
517 518 519
	uint32_t *msg;
	int r, i;

520 521 522
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
523 524 525
	if (r)
		return r;

526
	msg[0] = cpu_to_le32(0x00000028);
527
	msg[1] = cpu_to_le32(0x00000038);
528
	msg[2] = cpu_to_le32(0x00000001);
529
	msg[3] = cpu_to_le32(0x00000000);
530
	msg[4] = cpu_to_le32(handle);
531
	msg[5] = cpu_to_le32(0x00000000);
532 533
	msg[6] = cpu_to_le32(0x00000001);
	msg[7] = cpu_to_le32(0x00000028);
534
	msg[8] = cpu_to_le32(0x00000010);
535
	msg[9] = cpu_to_le32(0x00000000);
536 537
	msg[10] = cpu_to_le32(0x00000007);
	msg[11] = cpu_to_le32(0x00000000);
538 539 540
	msg[12] = cpu_to_le32(0x00000780);
	msg[13] = cpu_to_le32(0x00000440);
	for (i = 14; i < 1024; ++i)
541 542
		msg[i] = cpu_to_le32(0x0);

543
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
544 545 546
}

static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
547
			       struct dma_fence **fence)
548 549
{
	struct amdgpu_device *adev = ring->adev;
550
	struct amdgpu_bo *bo = NULL;
551 552 553
	uint32_t *msg;
	int r, i;

554 555 556
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
557 558 559
	if (r)
		return r;

560 561 562 563 564 565 566
	msg[0] = cpu_to_le32(0x00000028);
	msg[1] = cpu_to_le32(0x00000018);
	msg[2] = cpu_to_le32(0x00000000);
	msg[3] = cpu_to_le32(0x00000002);
	msg[4] = cpu_to_le32(handle);
	msg[5] = cpu_to_le32(0x00000000);
	for (i = 6; i < 1024; ++i)
567 568
		msg[i] = cpu_to_le32(0x0);

569
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
570 571 572 573 574 575 576 577
}

int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence;
	long r;

	r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
578
	if (r)
579 580
		goto error;

581
	r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
582
	if (r)
583 584 585
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
586
	if (r == 0)
587
		r = -ETIMEDOUT;
588
	else if (r > 0)
589 590 591 592 593 594
		r = 0;

	dma_fence_put(fence);
error:
	return r;
}
L
Leo Liu 已提交
595

596 597 598
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
599
	uint32_t rptr;
600 601 602
	unsigned i;
	int r;

603 604 605
	if (amdgpu_sriov_vf(adev))
		return 0;

606
	r = amdgpu_ring_alloc(ring, 16);
607
	if (r)
608
		return r;
609

610 611
	rptr = amdgpu_ring_get_rptr(ring);

612
	amdgpu_ring_write(ring, VCN_ENC_CMD_END);
613 614 615 616 617
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
618
		udelay(1);
619 620
	}

621
	if (i >= adev->usec_timeout)
622 623 624 625 626
		r = -ETIMEDOUT;

	return r;
}

L
Leo Liu 已提交
627
static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
628 629
					 struct amdgpu_bo *bo,
					 struct dma_fence **fence)
L
Leo Liu 已提交
630
{
L
Leo Liu 已提交
631
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
632 633 634
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
635
	uint64_t addr;
L
Leo Liu 已提交
636 637
	int i, r;

638 639
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
640 641 642 643
	if (r)
		return r;

	ib = &job->ibs[0];
644
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
645 646

	ib->length_dw = 0;
L
Leo Liu 已提交
647 648
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
L
Leo Liu 已提交
649
	ib->ptr[ib->length_dw++] = handle;
650 651
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
652
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
653

L
Leo Liu 已提交
654 655 656
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
657 658 659
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
660 661
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
L
Leo Liu 已提交
662 663 664 665

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

666
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
667 668 669 670 671 672
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
673

L
Leo Liu 已提交
674 675 676 677 678 679 680 681
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
682 683
					  struct amdgpu_bo *bo,
					  struct dma_fence **fence)
L
Leo Liu 已提交
684
{
L
Leo Liu 已提交
685
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
686 687 688
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
689
	uint64_t addr;
L
Leo Liu 已提交
690 691
	int i, r;

692 693
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
694 695 696 697
	if (r)
		return r;

	ib = &job->ibs[0];
698
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
699 700

	ib->length_dw = 0;
L
Leo Liu 已提交
701 702
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001;
L
Leo Liu 已提交
703
	ib->ptr[ib->length_dw++] = handle;
704 705
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
706
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
707

L
Leo Liu 已提交
708 709 710
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002;
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
711 712 713
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
714 715
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
L
Leo Liu 已提交
716 717 718 719

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

720
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
721 722
	if (r)
		goto err;
L
Leo Liu 已提交
723 724 725 726

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
727

L
Leo Liu 已提交
728 729 730 731 732 733 734 735 736 737
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence = NULL;
738
	struct amdgpu_bo *bo = NULL;
L
Leo Liu 已提交
739 740
	long r;

741 742 743 744 745 746 747
	r = amdgpu_bo_create_reserved(ring->adev, 128 * 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, NULL);
	if (r)
		return r;

	r = amdgpu_vcn_enc_get_create_msg(ring, 1, bo, NULL);
748
	if (r)
L
Leo Liu 已提交
749 750
		goto error;

751
	r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, bo, &fence);
752
	if (r)
L
Leo Liu 已提交
753 754 755
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
756
	if (r == 0)
L
Leo Liu 已提交
757
		r = -ETIMEDOUT;
758
	else if (r > 0)
L
Leo Liu 已提交
759
		r = 0;
760

L
Leo Liu 已提交
761 762
error:
	dma_fence_put(fence);
763 764
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
L
Leo Liu 已提交
765 766
	return r;
}