amdgpu_vcn.c 20.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */

#include <linux/firmware.h>
#include <linux/module.h>
29 30
#include <linux/pci.h>

31 32 33 34 35 36 37
#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vcn.h"
#include "soc15d.h"

/* Firmware Names */
#define FIRMWARE_RAVEN		"amdgpu/raven_vcn.bin"
38
#define FIRMWARE_PICASSO	"amdgpu/picasso_vcn.bin"
39
#define FIRMWARE_RAVEN2		"amdgpu/raven2_vcn.bin"
40
#define FIRMWARE_ARCTURUS 	"amdgpu/arcturus_vcn.bin"
41
#define FIRMWARE_RENOIR 	"amdgpu/renoir_vcn.bin"
42
#define FIRMWARE_NAVI10 	"amdgpu/navi10_vcn.bin"
J
James Zhu 已提交
43
#define FIRMWARE_NAVI14 	"amdgpu/navi14_vcn.bin"
44
#define FIRMWARE_NAVI12 	"amdgpu/navi12_vcn.bin"
45
#define FIRMWARE_SIENNA_CICHLID 	"amdgpu/sienna_cichlid_vcn.bin"
46 47

MODULE_FIRMWARE(FIRMWARE_RAVEN);
48
MODULE_FIRMWARE(FIRMWARE_PICASSO);
49
MODULE_FIRMWARE(FIRMWARE_RAVEN2);
50
MODULE_FIRMWARE(FIRMWARE_ARCTURUS);
51
MODULE_FIRMWARE(FIRMWARE_RENOIR);
52
MODULE_FIRMWARE(FIRMWARE_NAVI10);
J
James Zhu 已提交
53
MODULE_FIRMWARE(FIRMWARE_NAVI14);
54
MODULE_FIRMWARE(FIRMWARE_NAVI12);
55
MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID);
56 57 58 59 60

static void amdgpu_vcn_idle_work_handler(struct work_struct *work);

int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
{
61
	unsigned long bo_size, fw_shared_bo_size;
62 63
	const char *fw_name;
	const struct common_firmware_header *hdr;
64
	unsigned char fw_check;
65
	int i, r;
66 67

	INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
68 69
	mutex_init(&adev->vcn.vcn_pg_lock);
	atomic_set(&adev->vcn.total_submission_cnt, 0);
70 71
	for (i = 0; i < adev->vcn.num_vcn_inst; i++)
		atomic_set(&adev->vcn.inst[i].dpg_enc_submission_cnt, 0);
72 73 74

	switch (adev->asic_type) {
	case CHIP_RAVEN:
A
Alex Deucher 已提交
75
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
76
			fw_name = FIRMWARE_RAVEN2;
A
Alex Deucher 已提交
77
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
78
			fw_name = FIRMWARE_PICASSO;
79 80
		else
			fw_name = FIRMWARE_RAVEN;
81
		break;
82 83
	case CHIP_ARCTURUS:
		fw_name = FIRMWARE_ARCTURUS;
84 85 86
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
87
		break;
88 89 90 91 92 93
	case CHIP_RENOIR:
		fw_name = FIRMWARE_RENOIR;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
94 95
	case CHIP_NAVI10:
		fw_name = FIRMWARE_NAVI10;
96 97 98
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
99
		break;
100
	case CHIP_NAVI14:
J
James Zhu 已提交
101
		fw_name = FIRMWARE_NAVI14;
102
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
103
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
104
			adev->vcn.indirect_sram = true;
J
James Zhu 已提交
105
		break;
106 107 108 109 110 111
	case CHIP_NAVI12:
		fw_name = FIRMWARE_NAVI12;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
112 113 114
	case CHIP_SIENNA_CICHLID:
		fw_name = FIRMWARE_SIENNA_CICHLID;
		break;
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vcn.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vcn.fw);
		adev->vcn.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
136
	adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
137

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
	/* Bit 20-23, it is encode major and non-zero for new naming convention.
	 * This field is part of version minor and DRM_DISABLED_FLAG in old naming
	 * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
	 * is zero in old naming convention, this field is always zero so far.
	 * These four bits are used to tell which naming convention is present.
	 */
	fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
	if (fw_check) {
		unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;

		fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
		enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
		enc_major = fw_check;
		dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
		vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
		DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
			enc_major, enc_minor, dec_ver, vep, fw_rev);
	} else {
		unsigned int version_major, version_minor, family_id;

		family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
		version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
		version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
		DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
			version_major, version_minor, family_id);
	}
164

165
	bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
166
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
167
		bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
168 169

	for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
170 171 172
		if (adev->vcn.harvest_config & (1 << i))
			continue;

173 174 175 176 177 178 179
		r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
						AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].vcpu_bo,
						&adev->vcn.inst[i].gpu_addr, &adev->vcn.inst[i].cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
			return r;
		}
180

181 182 183 184 185 186 187 188
		if (adev->vcn.indirect_sram) {
			r = amdgpu_bo_create_kernel(adev, 64 * 2 * 4, PAGE_SIZE,
					AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].dpg_sram_bo,
					&adev->vcn.inst[i].dpg_sram_gpu_addr, &adev->vcn.inst[i].dpg_sram_cpu_addr);
			if (r) {
				dev_err(adev->dev, "VCN %d (%d) failed to allocate DPG bo\n", i, r);
				return r;
			}
189
		}
190 191 192 193 194

		r = amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_fw_shared)),
				PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].fw_shared_bo,
				&adev->vcn.inst[i].fw_shared_gpu_addr, &adev->vcn.inst[i].fw_shared_cpu_addr);
		if (r) {
195
			dev_err(adev->dev, "VCN %d (%d) failed to allocate firmware shared bo\n", i, r);
196 197
			return r;
		}
198 199 200

		fw_shared_bo_size = amdgpu_bo_size(adev->vcn.inst[i].fw_shared_bo);
		adev->vcn.inst[i].saved_shm_bo = kvmalloc(fw_shared_bo_size, GFP_KERNEL);
201 202
	}

203 204 205 206 207
	return 0;
}

int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
{
208
	int i, j;
209

210 211
	cancel_delayed_work_sync(&adev->vcn.idle_work);

212
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
213 214
		if (adev->vcn.harvest_config & (1 << j))
			continue;
215

216
		kvfree(adev->vcn.inst[j].saved_shm_bo);
217 218 219 220
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].fw_shared_bo,
					  &adev->vcn.inst[j].fw_shared_gpu_addr,
					  (void **)&adev->vcn.inst[j].fw_shared_cpu_addr);

221 222 223 224 225
		if (adev->vcn.indirect_sram) {
			amdgpu_bo_free_kernel(&adev->vcn.inst[j].dpg_sram_bo,
						  &adev->vcn.inst[j].dpg_sram_gpu_addr,
						  (void **)&adev->vcn.inst[j].dpg_sram_cpu_addr);
		}
226
		kvfree(adev->vcn.inst[j].saved_bo);
227

228 229 230
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].vcpu_bo,
					  &adev->vcn.inst[j].gpu_addr,
					  (void **)&adev->vcn.inst[j].cpu_addr);
231

232
		amdgpu_ring_fini(&adev->vcn.inst[j].ring_dec);
L
Leo Liu 已提交
233

234 235 236
		for (i = 0; i < adev->vcn.num_enc_rings; ++i)
			amdgpu_ring_fini(&adev->vcn.inst[j].ring_enc[i]);
	}
237

238
	release_firmware(adev->vcn.fw);
239
	mutex_destroy(&adev->vcn.vcn_pg_lock);
240 241 242 243 244 245 246 247

	return 0;
}

int amdgpu_vcn_suspend(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
248
	int i;
249

250 251
	cancel_delayed_work_sync(&adev->vcn.idle_work);

252
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
253 254
		if (adev->vcn.harvest_config & (1 << i))
			continue;
255 256
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return 0;
257

258 259
		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;
260

261 262 263
		adev->vcn.inst[i].saved_bo = kvmalloc(size, GFP_KERNEL);
		if (!adev->vcn.inst[i].saved_bo)
			return -ENOMEM;
264

265
		memcpy_fromio(adev->vcn.inst[i].saved_bo, ptr, size);
266 267 268 269 270 271 272 273 274 275 276

		if (adev->vcn.inst[i].fw_shared_bo == NULL)
			return 0;

		if (!adev->vcn.inst[i].saved_shm_bo)
			return -ENOMEM;

		size = amdgpu_bo_size(adev->vcn.inst[i].fw_shared_bo);
		ptr = adev->vcn.inst[i].fw_shared_cpu_addr;

		memcpy_fromio(adev->vcn.inst[i].saved_shm_bo, ptr, size);
277
	}
278 279 280 281 282 283 284
	return 0;
}

int amdgpu_vcn_resume(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
285
	int i;
286

287
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
288 289
		if (adev->vcn.harvest_config & (1 << i))
			continue;
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;

		if (adev->vcn.inst[i].saved_bo != NULL) {
			memcpy_toio(ptr, adev->vcn.inst[i].saved_bo, size);
			kvfree(adev->vcn.inst[i].saved_bo);
			adev->vcn.inst[i].saved_bo = NULL;
		} else {
			const struct common_firmware_header *hdr;
			unsigned offset;

			hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
305
			if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
306 307 308 309 310 311 312
				offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
				memcpy_toio(adev->vcn.inst[i].cpu_addr, adev->vcn.fw->data + offset,
					    le32_to_cpu(hdr->ucode_size_bytes));
				size -= le32_to_cpu(hdr->ucode_size_bytes);
				ptr += le32_to_cpu(hdr->ucode_size_bytes);
			}
			memset_io(ptr, 0, size);
313
		}
314 315 316 317 318 319 320 321 322 323 324

		if (adev->vcn.inst[i].fw_shared_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].fw_shared_bo);
		ptr = adev->vcn.inst[i].fw_shared_cpu_addr;

		if (adev->vcn.inst[i].saved_shm_bo != NULL)
			memcpy_toio(ptr, adev->vcn.inst[i].saved_shm_bo, size);
		else
			memset_io(ptr, 0, size);
325 326 327 328
	}
	return 0;
}

329 330 331 332
static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vcn.idle_work.work);
333 334
	unsigned int fences = 0, fence[AMDGPU_MAX_VCN_INSTANCES] = {0};
	unsigned int i, j;
335

336
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
337 338
		if (adev->vcn.harvest_config & (1 << j))
			continue;
339

340 341 342
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
			fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_enc[i]);
		}
343

344 345
		if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
			struct dpg_pause_state new_state;
346

347 348
			if (fence[j] ||
				unlikely(atomic_read(&adev->vcn.inst[j].dpg_enc_submission_cnt)))
349 350 351
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
352

353
			adev->vcn.pause_dpg_mode(adev, j, &new_state);
354
		}
355

356 357 358
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_dec);
		fences += fence[j];
	}
359

360
	if (!fences && !atomic_read(&adev->vcn.total_submission_cnt)) {
361 362
		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
		       AMD_PG_STATE_GATE);
363 364 365 366 367 368 369 370 371
	} else {
		schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
	}
}

void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;

372 373 374 375 376 377
	atomic_inc(&adev->vcn.total_submission_cnt);
	cancel_delayed_work_sync(&adev->vcn.idle_work);

	mutex_lock(&adev->vcn.vcn_pg_lock);
	amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
	       AMD_PG_STATE_UNGATE);
378 379 380 381

	if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
		struct dpg_pause_state new_state;

382 383
		if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC) {
			atomic_inc(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt);
384
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
385 386 387
		} else {
			unsigned int fences = 0;
			unsigned int i;
388

389 390 391 392 393 394 395 396
			for (i = 0; i < adev->vcn.num_enc_rings; ++i)
				fences += amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_enc[i]);

			if (fences || atomic_read(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt))
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
		}
397

398
		adev->vcn.pause_dpg_mode(adev, ring->me, &new_state);
399
	}
400
	mutex_unlock(&adev->vcn.vcn_pg_lock);
401 402 403 404
}

void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
{
405 406 407 408
	if (ring->adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG &&
		ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
		atomic_dec(&ring->adev->vcn.inst[ring->me].dpg_enc_submission_cnt);

409 410
	atomic_dec(&ring->adev->vcn.total_submission_cnt);

411 412 413
	schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
}

414 415 416 417 418 419 420
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

421
	WREG32(adev->vcn.inst[ring->me].external.scratch9, 0xCAFEDEAD);
422
	r = amdgpu_ring_alloc(ring, 3);
423
	if (r)
424
		return r;
425
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.scratch9, 0));
426 427 428
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);
	for (i = 0; i < adev->usec_timeout; i++) {
429
		tmp = RREG32(adev->vcn.inst[ring->me].external.scratch9);
430 431
		if (tmp == 0xDEADBEEF)
			break;
432
		udelay(1);
433 434
	}

435 436 437
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;

438 439 440
	return r;
}

441
static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
442
				   struct amdgpu_bo *bo,
443
				   struct dma_fence **fence)
444
{
445 446
	struct amdgpu_device *adev = ring->adev;
	struct dma_fence *f = NULL;
447 448 449 450 451
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	uint64_t addr;
	int i, r;

452 453
	r = amdgpu_job_alloc_with_ib(adev, 64,
					AMDGPU_IB_POOL_DIRECT, &job);
454 455 456 457 458
	if (r)
		goto err;

	ib = &job->ibs[0];
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
459
	ib->ptr[0] = PACKET0(adev->vcn.internal.data0, 0);
460
	ib->ptr[1] = addr;
L
Leo Liu 已提交
461
	ib->ptr[2] = PACKET0(adev->vcn.internal.data1, 0);
462
	ib->ptr[3] = addr >> 32;
L
Leo Liu 已提交
463
	ib->ptr[4] = PACKET0(adev->vcn.internal.cmd, 0);
464 465
	ib->ptr[5] = 0;
	for (i = 6; i < 16; i += 2) {
L
Leo Liu 已提交
466
		ib->ptr[i] = PACKET0(adev->vcn.internal.nop, 0);
467 468 469 470
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

471
	r = amdgpu_job_submit_direct(job, ring, &f);
472 473
	if (r)
		goto err_free;
474

475 476 477
	amdgpu_bo_fence(bo, f, false);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
478 479 480 481 482 483 484 485 486 487 488

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err_free:
	amdgpu_job_free(job);

err:
489 490
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
491 492 493 494 495 496 497
	return r;
}

static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
498
	struct amdgpu_bo *bo = NULL;
499 500 501
	uint32_t *msg;
	int r, i;

502 503 504
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
505 506 507
	if (r)
		return r;

508
	msg[0] = cpu_to_le32(0x00000028);
509
	msg[1] = cpu_to_le32(0x00000038);
510
	msg[2] = cpu_to_le32(0x00000001);
511
	msg[3] = cpu_to_le32(0x00000000);
512
	msg[4] = cpu_to_le32(handle);
513
	msg[5] = cpu_to_le32(0x00000000);
514 515
	msg[6] = cpu_to_le32(0x00000001);
	msg[7] = cpu_to_le32(0x00000028);
516
	msg[8] = cpu_to_le32(0x00000010);
517
	msg[9] = cpu_to_le32(0x00000000);
518 519
	msg[10] = cpu_to_le32(0x00000007);
	msg[11] = cpu_to_le32(0x00000000);
520 521 522
	msg[12] = cpu_to_le32(0x00000780);
	msg[13] = cpu_to_le32(0x00000440);
	for (i = 14; i < 1024; ++i)
523 524
		msg[i] = cpu_to_le32(0x0);

525
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
526 527 528
}

static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
529
			       struct dma_fence **fence)
530 531
{
	struct amdgpu_device *adev = ring->adev;
532
	struct amdgpu_bo *bo = NULL;
533 534 535
	uint32_t *msg;
	int r, i;

536 537 538
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
539 540 541
	if (r)
		return r;

542 543 544 545 546 547 548
	msg[0] = cpu_to_le32(0x00000028);
	msg[1] = cpu_to_le32(0x00000018);
	msg[2] = cpu_to_le32(0x00000000);
	msg[3] = cpu_to_le32(0x00000002);
	msg[4] = cpu_to_le32(handle);
	msg[5] = cpu_to_le32(0x00000000);
	for (i = 6; i < 1024; ++i)
549 550
		msg[i] = cpu_to_le32(0x0);

551
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
552 553 554 555 556 557 558 559
}

int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence;
	long r;

	r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
560
	if (r)
561 562
		goto error;

563
	r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
564
	if (r)
565 566 567
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
568
	if (r == 0)
569
		r = -ETIMEDOUT;
570
	else if (r > 0)
571 572 573 574 575 576
		r = 0;

	dma_fence_put(fence);
error:
	return r;
}
L
Leo Liu 已提交
577

578 579 580
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
581
	uint32_t rptr;
582 583 584
	unsigned i;
	int r;

585 586 587
	if (amdgpu_sriov_vf(adev))
		return 0;

588
	r = amdgpu_ring_alloc(ring, 16);
589
	if (r)
590
		return r;
591

592 593
	rptr = amdgpu_ring_get_rptr(ring);

594
	amdgpu_ring_write(ring, VCN_ENC_CMD_END);
595 596 597 598 599
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
600
		udelay(1);
601 602
	}

603
	if (i >= adev->usec_timeout)
604 605 606 607 608
		r = -ETIMEDOUT;

	return r;
}

L
Leo Liu 已提交
609
static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
610 611
					 struct amdgpu_bo *bo,
					 struct dma_fence **fence)
L
Leo Liu 已提交
612
{
L
Leo Liu 已提交
613
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
614 615 616
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
617
	uint64_t addr;
L
Leo Liu 已提交
618 619
	int i, r;

620 621
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
622 623 624 625
	if (r)
		return r;

	ib = &job->ibs[0];
626
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
627 628

	ib->length_dw = 0;
L
Leo Liu 已提交
629 630
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
L
Leo Liu 已提交
631
	ib->ptr[ib->length_dw++] = handle;
632 633
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
634
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
635

L
Leo Liu 已提交
636 637 638
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
639 640 641
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
642 643
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
L
Leo Liu 已提交
644 645 646 647

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

648
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
649 650 651 652 653 654
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
655

L
Leo Liu 已提交
656 657 658 659 660 661 662 663
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
664 665
					  struct amdgpu_bo *bo,
					  struct dma_fence **fence)
L
Leo Liu 已提交
666
{
L
Leo Liu 已提交
667
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
668 669 670
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
671
	uint64_t addr;
L
Leo Liu 已提交
672 673
	int i, r;

674 675
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
676 677 678 679
	if (r)
		return r;

	ib = &job->ibs[0];
680
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
681 682

	ib->length_dw = 0;
L
Leo Liu 已提交
683 684
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001;
L
Leo Liu 已提交
685
	ib->ptr[ib->length_dw++] = handle;
686 687
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
688
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
689

L
Leo Liu 已提交
690 691 692
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002;
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
693 694 695
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
696 697
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
L
Leo Liu 已提交
698 699 700 701

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

702
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
703 704
	if (r)
		goto err;
L
Leo Liu 已提交
705 706 707 708

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
709

L
Leo Liu 已提交
710 711 712 713 714 715 716 717 718 719
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence = NULL;
720
	struct amdgpu_bo *bo = NULL;
L
Leo Liu 已提交
721 722
	long r;

723 724 725 726 727 728 729
	r = amdgpu_bo_create_reserved(ring->adev, 128 * 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, NULL);
	if (r)
		return r;

	r = amdgpu_vcn_enc_get_create_msg(ring, 1, bo, NULL);
730
	if (r)
L
Leo Liu 已提交
731 732
		goto error;

733
	r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, bo, &fence);
734
	if (r)
L
Leo Liu 已提交
735 736 737
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
738
	if (r == 0)
L
Leo Liu 已提交
739
		r = -ETIMEDOUT;
740
	else if (r > 0)
L
Leo Liu 已提交
741
		r = 0;
742

L
Leo Liu 已提交
743 744
error:
	dma_fence_put(fence);
745 746
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
L
Leo Liu 已提交
747 748
	return r;
}