amdgpu_vcn.c 19.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */

#include <linux/firmware.h>
#include <linux/module.h>
29 30
#include <linux/pci.h>

31 32 33 34 35 36 37
#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vcn.h"
#include "soc15d.h"

/* Firmware Names */
#define FIRMWARE_RAVEN		"amdgpu/raven_vcn.bin"
38
#define FIRMWARE_PICASSO	"amdgpu/picasso_vcn.bin"
39
#define FIRMWARE_RAVEN2		"amdgpu/raven2_vcn.bin"
40
#define FIRMWARE_ARCTURUS 	"amdgpu/arcturus_vcn.bin"
41
#define FIRMWARE_RENOIR 	"amdgpu/renoir_vcn.bin"
42
#define FIRMWARE_NAVI10 	"amdgpu/navi10_vcn.bin"
J
James Zhu 已提交
43
#define FIRMWARE_NAVI14 	"amdgpu/navi14_vcn.bin"
44
#define FIRMWARE_NAVI12 	"amdgpu/navi12_vcn.bin"
45
#define FIRMWARE_SIENNA_CICHLID 	"amdgpu/sienna_cichlid_vcn.bin"
46
#define FIRMWARE_NAVY_FLOUNDER 	"amdgpu/navy_flounder_vcn.bin"
47 48

MODULE_FIRMWARE(FIRMWARE_RAVEN);
49
MODULE_FIRMWARE(FIRMWARE_PICASSO);
50
MODULE_FIRMWARE(FIRMWARE_RAVEN2);
51
MODULE_FIRMWARE(FIRMWARE_ARCTURUS);
52
MODULE_FIRMWARE(FIRMWARE_RENOIR);
53
MODULE_FIRMWARE(FIRMWARE_NAVI10);
J
James Zhu 已提交
54
MODULE_FIRMWARE(FIRMWARE_NAVI14);
55
MODULE_FIRMWARE(FIRMWARE_NAVI12);
56
MODULE_FIRMWARE(FIRMWARE_SIENNA_CICHLID);
57
MODULE_FIRMWARE(FIRMWARE_NAVY_FLOUNDER);
58 59 60 61 62

static void amdgpu_vcn_idle_work_handler(struct work_struct *work);

int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
{
63
	unsigned long bo_size;
64 65
	const char *fw_name;
	const struct common_firmware_header *hdr;
66
	unsigned char fw_check;
67
	int i, r;
68 69

	INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
70 71
	mutex_init(&adev->vcn.vcn_pg_lock);
	atomic_set(&adev->vcn.total_submission_cnt, 0);
72 73
	for (i = 0; i < adev->vcn.num_vcn_inst; i++)
		atomic_set(&adev->vcn.inst[i].dpg_enc_submission_cnt, 0);
74 75 76

	switch (adev->asic_type) {
	case CHIP_RAVEN:
A
Alex Deucher 已提交
77
		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
78
			fw_name = FIRMWARE_RAVEN2;
A
Alex Deucher 已提交
79
		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
80
			fw_name = FIRMWARE_PICASSO;
81 82
		else
			fw_name = FIRMWARE_RAVEN;
83
		break;
84 85
	case CHIP_ARCTURUS:
		fw_name = FIRMWARE_ARCTURUS;
86 87 88
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
89
		break;
90 91 92 93 94 95
	case CHIP_RENOIR:
		fw_name = FIRMWARE_RENOIR;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
96 97
	case CHIP_NAVI10:
		fw_name = FIRMWARE_NAVI10;
98 99 100
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
101
		break;
102
	case CHIP_NAVI14:
J
James Zhu 已提交
103
		fw_name = FIRMWARE_NAVI14;
104
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
105
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
106
			adev->vcn.indirect_sram = true;
J
James Zhu 已提交
107
		break;
108 109 110 111 112 113
	case CHIP_NAVI12:
		fw_name = FIRMWARE_NAVI12;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
114 115
	case CHIP_SIENNA_CICHLID:
		fw_name = FIRMWARE_SIENNA_CICHLID;
116 117 118
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
119
		break;
120 121 122 123 124 125
	case CHIP_NAVY_FLOUNDER:
		fw_name = FIRMWARE_NAVY_FLOUNDER;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vcn.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vcn.fw);
		adev->vcn.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
147
	adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
148

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
	/* Bit 20-23, it is encode major and non-zero for new naming convention.
	 * This field is part of version minor and DRM_DISABLED_FLAG in old naming
	 * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
	 * is zero in old naming convention, this field is always zero so far.
	 * These four bits are used to tell which naming convention is present.
	 */
	fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
	if (fw_check) {
		unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;

		fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
		enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
		enc_major = fw_check;
		dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
		vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
		DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
			enc_major, enc_minor, dec_ver, vep, fw_rev);
	} else {
		unsigned int version_major, version_minor, family_id;

		family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
		version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
		version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
		DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
			version_major, version_minor, family_id);
	}
175

176
	bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
177
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
178
		bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
179 180

	for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
181 182 183
		if (adev->vcn.harvest_config & (1 << i))
			continue;

184 185 186 187 188 189 190
		r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
						AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].vcpu_bo,
						&adev->vcn.inst[i].gpu_addr, &adev->vcn.inst[i].cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
			return r;
		}
191

192 193 194 195 196 197 198 199
		if (adev->vcn.indirect_sram) {
			r = amdgpu_bo_create_kernel(adev, 64 * 2 * 4, PAGE_SIZE,
					AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].dpg_sram_bo,
					&adev->vcn.inst[i].dpg_sram_gpu_addr, &adev->vcn.inst[i].dpg_sram_cpu_addr);
			if (r) {
				dev_err(adev->dev, "VCN %d (%d) failed to allocate DPG bo\n", i, r);
				return r;
			}
200
		}
201 202 203 204 205

		r = amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_ALIGN(sizeof(struct amdgpu_fw_shared)),
				PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].fw_shared_bo,
				&adev->vcn.inst[i].fw_shared_gpu_addr, &adev->vcn.inst[i].fw_shared_cpu_addr);
		if (r) {
206
			dev_err(adev->dev, "VCN %d (%d) failed to allocate firmware shared bo\n", i, r);
207 208
			return r;
		}
209 210
	}

211 212 213 214 215
	return 0;
}

int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
{
216
	int i, j;
217

218 219
	cancel_delayed_work_sync(&adev->vcn.idle_work);

220
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
221 222
		if (adev->vcn.harvest_config & (1 << j))
			continue;
223 224 225 226 227

		amdgpu_bo_free_kernel(&adev->vcn.inst[j].fw_shared_bo,
					  &adev->vcn.inst[j].fw_shared_gpu_addr,
					  (void **)&adev->vcn.inst[j].fw_shared_cpu_addr);

228 229 230 231 232
		if (adev->vcn.indirect_sram) {
			amdgpu_bo_free_kernel(&adev->vcn.inst[j].dpg_sram_bo,
						  &adev->vcn.inst[j].dpg_sram_gpu_addr,
						  (void **)&adev->vcn.inst[j].dpg_sram_cpu_addr);
		}
233
		kvfree(adev->vcn.inst[j].saved_bo);
234

235 236 237
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].vcpu_bo,
					  &adev->vcn.inst[j].gpu_addr,
					  (void **)&adev->vcn.inst[j].cpu_addr);
238

239
		amdgpu_ring_fini(&adev->vcn.inst[j].ring_dec);
L
Leo Liu 已提交
240

241 242 243
		for (i = 0; i < adev->vcn.num_enc_rings; ++i)
			amdgpu_ring_fini(&adev->vcn.inst[j].ring_enc[i]);
	}
244

245
	release_firmware(adev->vcn.fw);
246
	mutex_destroy(&adev->vcn.vcn_pg_lock);
247 248 249 250 251 252 253 254

	return 0;
}

int amdgpu_vcn_suspend(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
255
	int i;
256

257 258
	cancel_delayed_work_sync(&adev->vcn.idle_work);

259
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
260 261
		if (adev->vcn.harvest_config & (1 << i))
			continue;
262 263
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return 0;
264

265 266
		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;
267

268 269 270
		adev->vcn.inst[i].saved_bo = kvmalloc(size, GFP_KERNEL);
		if (!adev->vcn.inst[i].saved_bo)
			return -ENOMEM;
271

272 273
		memcpy_fromio(adev->vcn.inst[i].saved_bo, ptr, size);
	}
274 275 276 277 278 279 280
	return 0;
}

int amdgpu_vcn_resume(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
281
	int i;
282

283
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
284 285
		if (adev->vcn.harvest_config & (1 << i))
			continue;
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;

		if (adev->vcn.inst[i].saved_bo != NULL) {
			memcpy_toio(ptr, adev->vcn.inst[i].saved_bo, size);
			kvfree(adev->vcn.inst[i].saved_bo);
			adev->vcn.inst[i].saved_bo = NULL;
		} else {
			const struct common_firmware_header *hdr;
			unsigned offset;

			hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
301
			if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
302 303 304 305 306 307 308
				offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
				memcpy_toio(adev->vcn.inst[i].cpu_addr, adev->vcn.fw->data + offset,
					    le32_to_cpu(hdr->ucode_size_bytes));
				size -= le32_to_cpu(hdr->ucode_size_bytes);
				ptr += le32_to_cpu(hdr->ucode_size_bytes);
			}
			memset_io(ptr, 0, size);
309
		}
310 311 312 313
	}
	return 0;
}

314 315 316 317
static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vcn.idle_work.work);
318 319
	unsigned int fences = 0, fence[AMDGPU_MAX_VCN_INSTANCES] = {0};
	unsigned int i, j;
320

321
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
322 323
		if (adev->vcn.harvest_config & (1 << j))
			continue;
324

325 326 327
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
			fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_enc[i]);
		}
328

329 330
		if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
			struct dpg_pause_state new_state;
331

332 333
			if (fence[j] ||
				unlikely(atomic_read(&adev->vcn.inst[j].dpg_enc_submission_cnt)))
334 335 336
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
337

338
			adev->vcn.pause_dpg_mode(adev, j, &new_state);
339
		}
340

341 342 343
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_dec);
		fences += fence[j];
	}
344

345
	if (!fences && !atomic_read(&adev->vcn.total_submission_cnt)) {
346 347
		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
		       AMD_PG_STATE_GATE);
348 349 350 351 352 353 354 355 356
	} else {
		schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
	}
}

void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;

357 358 359 360 361 362
	atomic_inc(&adev->vcn.total_submission_cnt);
	cancel_delayed_work_sync(&adev->vcn.idle_work);

	mutex_lock(&adev->vcn.vcn_pg_lock);
	amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
	       AMD_PG_STATE_UNGATE);
363 364 365 366

	if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
		struct dpg_pause_state new_state;

367 368
		if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC) {
			atomic_inc(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt);
369
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
370 371 372
		} else {
			unsigned int fences = 0;
			unsigned int i;
373

374 375 376 377 378 379 380 381
			for (i = 0; i < adev->vcn.num_enc_rings; ++i)
				fences += amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_enc[i]);

			if (fences || atomic_read(&adev->vcn.inst[ring->me].dpg_enc_submission_cnt))
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
		}
382

383
		adev->vcn.pause_dpg_mode(adev, ring->me, &new_state);
384
	}
385
	mutex_unlock(&adev->vcn.vcn_pg_lock);
386 387 388 389
}

void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
{
390 391 392 393
	if (ring->adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG &&
		ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
		atomic_dec(&ring->adev->vcn.inst[ring->me].dpg_enc_submission_cnt);

394 395
	atomic_dec(&ring->adev->vcn.total_submission_cnt);

396 397 398
	schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
}

399 400 401 402 403 404 405
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

406 407 408 409
	/* VCN in SRIOV does not support direct register read/write */
	if (amdgpu_sriov_vf(adev))
		return 0;

410
	WREG32(adev->vcn.inst[ring->me].external.scratch9, 0xCAFEDEAD);
411
	r = amdgpu_ring_alloc(ring, 3);
412
	if (r)
413
		return r;
414
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.scratch9, 0));
415 416 417
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);
	for (i = 0; i < adev->usec_timeout; i++) {
418
		tmp = RREG32(adev->vcn.inst[ring->me].external.scratch9);
419 420
		if (tmp == 0xDEADBEEF)
			break;
421
		udelay(1);
422 423
	}

424 425 426
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;

427 428 429
	return r;
}

430
static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
431
				   struct amdgpu_bo *bo,
432
				   struct dma_fence **fence)
433
{
434 435
	struct amdgpu_device *adev = ring->adev;
	struct dma_fence *f = NULL;
436 437 438 439 440
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	uint64_t addr;
	int i, r;

441 442
	r = amdgpu_job_alloc_with_ib(adev, 64,
					AMDGPU_IB_POOL_DIRECT, &job);
443 444 445 446 447
	if (r)
		goto err;

	ib = &job->ibs[0];
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
448
	ib->ptr[0] = PACKET0(adev->vcn.internal.data0, 0);
449
	ib->ptr[1] = addr;
L
Leo Liu 已提交
450
	ib->ptr[2] = PACKET0(adev->vcn.internal.data1, 0);
451
	ib->ptr[3] = addr >> 32;
L
Leo Liu 已提交
452
	ib->ptr[4] = PACKET0(adev->vcn.internal.cmd, 0);
453 454
	ib->ptr[5] = 0;
	for (i = 6; i < 16; i += 2) {
L
Leo Liu 已提交
455
		ib->ptr[i] = PACKET0(adev->vcn.internal.nop, 0);
456 457 458 459
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

460
	r = amdgpu_job_submit_direct(job, ring, &f);
461 462
	if (r)
		goto err_free;
463

464 465 466
	amdgpu_bo_fence(bo, f, false);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
467 468 469 470 471 472 473 474 475 476 477

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err_free:
	amdgpu_job_free(job);

err:
478 479
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
480 481 482 483 484 485 486
	return r;
}

static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
487
	struct amdgpu_bo *bo = NULL;
488 489 490
	uint32_t *msg;
	int r, i;

491 492 493
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
494 495 496
	if (r)
		return r;

497
	msg[0] = cpu_to_le32(0x00000028);
498
	msg[1] = cpu_to_le32(0x00000038);
499
	msg[2] = cpu_to_le32(0x00000001);
500
	msg[3] = cpu_to_le32(0x00000000);
501
	msg[4] = cpu_to_le32(handle);
502
	msg[5] = cpu_to_le32(0x00000000);
503 504
	msg[6] = cpu_to_le32(0x00000001);
	msg[7] = cpu_to_le32(0x00000028);
505
	msg[8] = cpu_to_le32(0x00000010);
506
	msg[9] = cpu_to_le32(0x00000000);
507 508
	msg[10] = cpu_to_le32(0x00000007);
	msg[11] = cpu_to_le32(0x00000000);
509 510 511
	msg[12] = cpu_to_le32(0x00000780);
	msg[13] = cpu_to_le32(0x00000440);
	for (i = 14; i < 1024; ++i)
512 513
		msg[i] = cpu_to_le32(0x0);

514
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
515 516 517
}

static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
518
			       struct dma_fence **fence)
519 520
{
	struct amdgpu_device *adev = ring->adev;
521
	struct amdgpu_bo *bo = NULL;
522 523 524
	uint32_t *msg;
	int r, i;

525 526 527
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
528 529 530
	if (r)
		return r;

531 532 533 534 535 536 537
	msg[0] = cpu_to_le32(0x00000028);
	msg[1] = cpu_to_le32(0x00000018);
	msg[2] = cpu_to_le32(0x00000000);
	msg[3] = cpu_to_le32(0x00000002);
	msg[4] = cpu_to_le32(handle);
	msg[5] = cpu_to_le32(0x00000000);
	for (i = 6; i < 1024; ++i)
538 539
		msg[i] = cpu_to_le32(0x0);

540
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
541 542 543 544 545 546 547 548
}

int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence;
	long r;

	r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
549
	if (r)
550 551
		goto error;

552
	r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
553
	if (r)
554 555 556
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
557
	if (r == 0)
558
		r = -ETIMEDOUT;
559
	else if (r > 0)
560 561 562 563 564 565
		r = 0;

	dma_fence_put(fence);
error:
	return r;
}
L
Leo Liu 已提交
566

567 568 569
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
570
	uint32_t rptr;
571 572 573
	unsigned i;
	int r;

574 575 576
	if (amdgpu_sriov_vf(adev))
		return 0;

577
	r = amdgpu_ring_alloc(ring, 16);
578
	if (r)
579
		return r;
580

581 582
	rptr = amdgpu_ring_get_rptr(ring);

583
	amdgpu_ring_write(ring, VCN_ENC_CMD_END);
584 585 586 587 588
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
589
		udelay(1);
590 591
	}

592
	if (i >= adev->usec_timeout)
593 594 595 596 597
		r = -ETIMEDOUT;

	return r;
}

L
Leo Liu 已提交
598
static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
599 600
					 struct amdgpu_bo *bo,
					 struct dma_fence **fence)
L
Leo Liu 已提交
601
{
L
Leo Liu 已提交
602
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
603 604 605
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
606
	uint64_t addr;
L
Leo Liu 已提交
607 608
	int i, r;

609 610
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
611 612 613 614
	if (r)
		return r;

	ib = &job->ibs[0];
615
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
616 617

	ib->length_dw = 0;
L
Leo Liu 已提交
618 619
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
L
Leo Liu 已提交
620
	ib->ptr[ib->length_dw++] = handle;
621 622
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
623
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
624

L
Leo Liu 已提交
625 626 627
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
628 629 630
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
631 632
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
L
Leo Liu 已提交
633 634 635 636

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

637
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
638 639 640 641 642 643
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
644

L
Leo Liu 已提交
645 646 647 648 649 650 651 652
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
653 654
					  struct amdgpu_bo *bo,
					  struct dma_fence **fence)
L
Leo Liu 已提交
655
{
L
Leo Liu 已提交
656
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
657 658 659
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
660
	uint64_t addr;
L
Leo Liu 已提交
661 662
	int i, r;

663 664
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
665 666 667 668
	if (r)
		return r;

	ib = &job->ibs[0];
669
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
670 671

	ib->length_dw = 0;
L
Leo Liu 已提交
672 673
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001;
L
Leo Liu 已提交
674
	ib->ptr[ib->length_dw++] = handle;
675 676
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
677
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
678

L
Leo Liu 已提交
679 680 681
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002;
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
682 683 684
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
685 686
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
L
Leo Liu 已提交
687 688 689 690

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

691
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
692 693
	if (r)
		goto err;
L
Leo Liu 已提交
694 695 696 697

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
698

L
Leo Liu 已提交
699 700 701 702 703 704 705 706 707 708
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence = NULL;
709
	struct amdgpu_bo *bo = NULL;
L
Leo Liu 已提交
710 711
	long r;

712 713 714 715 716 717 718
	r = amdgpu_bo_create_reserved(ring->adev, 128 * 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, NULL);
	if (r)
		return r;

	r = amdgpu_vcn_enc_get_create_msg(ring, 1, bo, NULL);
719
	if (r)
L
Leo Liu 已提交
720 721
		goto error;

722
	r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, bo, &fence);
723
	if (r)
L
Leo Liu 已提交
724 725 726
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
727
	if (r == 0)
L
Leo Liu 已提交
728
		r = -ETIMEDOUT;
729
	else if (r > 0)
L
Leo Liu 已提交
730
		r = 0;
731

L
Leo Liu 已提交
732 733
error:
	dma_fence_put(fence);
734 735
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
L
Leo Liu 已提交
736 737
	return r;
}