amdgpu_vcn.c 17.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */

#include <linux/firmware.h>
#include <linux/module.h>
29 30
#include <linux/pci.h>

31 32 33 34 35 36 37
#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vcn.h"
#include "soc15d.h"

/* Firmware Names */
#define FIRMWARE_RAVEN		"amdgpu/raven_vcn.bin"
38
#define FIRMWARE_PICASSO	"amdgpu/picasso_vcn.bin"
39
#define FIRMWARE_RAVEN2		"amdgpu/raven2_vcn.bin"
40
#define FIRMWARE_ARCTURUS 	"amdgpu/arcturus_vcn.bin"
41
#define FIRMWARE_RENOIR 	"amdgpu/renoir_vcn.bin"
42
#define FIRMWARE_NAVI10 	"amdgpu/navi10_vcn.bin"
J
James Zhu 已提交
43
#define FIRMWARE_NAVI14 	"amdgpu/navi14_vcn.bin"
44
#define FIRMWARE_NAVI12 	"amdgpu/navi12_vcn.bin"
45 46

MODULE_FIRMWARE(FIRMWARE_RAVEN);
47
MODULE_FIRMWARE(FIRMWARE_PICASSO);
48
MODULE_FIRMWARE(FIRMWARE_RAVEN2);
49
MODULE_FIRMWARE(FIRMWARE_ARCTURUS);
50
MODULE_FIRMWARE(FIRMWARE_RENOIR);
51
MODULE_FIRMWARE(FIRMWARE_NAVI10);
J
James Zhu 已提交
52
MODULE_FIRMWARE(FIRMWARE_NAVI14);
53
MODULE_FIRMWARE(FIRMWARE_NAVI12);
54 55 56 57 58 59 60 61

static void amdgpu_vcn_idle_work_handler(struct work_struct *work);

int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
{
	unsigned long bo_size;
	const char *fw_name;
	const struct common_firmware_header *hdr;
62
	unsigned char fw_check;
63
	int i, r;
64 65 66 67 68

	INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);

	switch (adev->asic_type) {
	case CHIP_RAVEN:
69
		if (adev->rev_id >= 8)
70
			fw_name = FIRMWARE_RAVEN2;
71 72
		else if (adev->pdev->device == 0x15d8)
			fw_name = FIRMWARE_PICASSO;
73 74
		else
			fw_name = FIRMWARE_RAVEN;
75
		break;
76 77 78
	case CHIP_ARCTURUS:
		fw_name = FIRMWARE_ARCTURUS;
		break;
79 80 81 82 83 84
	case CHIP_RENOIR:
		fw_name = FIRMWARE_RENOIR;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
85 86
	case CHIP_NAVI10:
		fw_name = FIRMWARE_NAVI10;
87 88 89
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
90
		break;
91
	case CHIP_NAVI14:
J
James Zhu 已提交
92
		fw_name = FIRMWARE_NAVI14;
93
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
94
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
95
			adev->vcn.indirect_sram = true;
J
James Zhu 已提交
96
		break;
97 98 99 100 101 102
	case CHIP_NAVI12:
		fw_name = FIRMWARE_NAVI12;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vcn.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vcn.fw);
		adev->vcn.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
124
	adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
125

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
	/* Bit 20-23, it is encode major and non-zero for new naming convention.
	 * This field is part of version minor and DRM_DISABLED_FLAG in old naming
	 * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
	 * is zero in old naming convention, this field is always zero so far.
	 * These four bits are used to tell which naming convention is present.
	 */
	fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
	if (fw_check) {
		unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;

		fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
		enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
		enc_major = fw_check;
		dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
		vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
		DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
			enc_major, enc_minor, dec_ver, vep, fw_rev);
	} else {
		unsigned int version_major, version_minor, family_id;

		family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
		version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
		version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
		DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
			version_major, version_minor, family_id);
	}
152

153
	bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
154
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
155
		bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
156 157

	for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
158 159 160
		if (adev->vcn.harvest_config & (1 << i))
			continue;

161 162 163 164 165 166 167
		r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
						AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].vcpu_bo,
						&adev->vcn.inst[i].gpu_addr, &adev->vcn.inst[i].cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
			return r;
		}
168 169
	}

170 171 172 173 174 175 176 177 178 179
	if (adev->vcn.indirect_sram) {
		r = amdgpu_bo_create_kernel(adev, 64 * 2 * 4, PAGE_SIZE,
			    AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.dpg_sram_bo,
			    &adev->vcn.dpg_sram_gpu_addr, &adev->vcn.dpg_sram_cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate DPG bo\n", r);
			return r;
		}
	}

180 181 182 183 184
	return 0;
}

int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
{
185
	int i, j;
186

187 188
	cancel_delayed_work_sync(&adev->vcn.idle_work);

189 190
	if (adev->vcn.indirect_sram) {
		amdgpu_bo_free_kernel(&adev->vcn.dpg_sram_bo,
191 192
				      &adev->vcn.dpg_sram_gpu_addr,
				      (void **)&adev->vcn.dpg_sram_cpu_addr);
193 194
	}

195
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
196 197
		if (adev->vcn.harvest_config & (1 << j))
			continue;
198
		kvfree(adev->vcn.inst[j].saved_bo);
199

200 201 202
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].vcpu_bo,
					  &adev->vcn.inst[j].gpu_addr,
					  (void **)&adev->vcn.inst[j].cpu_addr);
203

204
		amdgpu_ring_fini(&adev->vcn.inst[j].ring_dec);
L
Leo Liu 已提交
205

206 207 208
		for (i = 0; i < adev->vcn.num_enc_rings; ++i)
			amdgpu_ring_fini(&adev->vcn.inst[j].ring_enc[i]);
	}
209

210 211 212 213 214 215 216 217 218
	release_firmware(adev->vcn.fw);

	return 0;
}

int amdgpu_vcn_suspend(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
219
	int i;
220

221 222
	cancel_delayed_work_sync(&adev->vcn.idle_work);

223
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
224 225
		if (adev->vcn.harvest_config & (1 << i))
			continue;
226 227
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return 0;
228

229 230
		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;
231

232 233 234
		adev->vcn.inst[i].saved_bo = kvmalloc(size, GFP_KERNEL);
		if (!adev->vcn.inst[i].saved_bo)
			return -ENOMEM;
235

236 237
		memcpy_fromio(adev->vcn.inst[i].saved_bo, ptr, size);
	}
238 239 240 241 242 243 244
	return 0;
}

int amdgpu_vcn_resume(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
245
	int i;
246

247
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
248 249
		if (adev->vcn.harvest_config & (1 << i))
			continue;
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;

		if (adev->vcn.inst[i].saved_bo != NULL) {
			memcpy_toio(ptr, adev->vcn.inst[i].saved_bo, size);
			kvfree(adev->vcn.inst[i].saved_bo);
			adev->vcn.inst[i].saved_bo = NULL;
		} else {
			const struct common_firmware_header *hdr;
			unsigned offset;

			hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
265
			if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
266 267 268 269 270 271 272
				offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
				memcpy_toio(adev->vcn.inst[i].cpu_addr, adev->vcn.fw->data + offset,
					    le32_to_cpu(hdr->ucode_size_bytes));
				size -= le32_to_cpu(hdr->ucode_size_bytes);
				ptr += le32_to_cpu(hdr->ucode_size_bytes);
			}
			memset_io(ptr, 0, size);
273
		}
274 275 276 277
	}
	return 0;
}

278 279 280 281
static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vcn.idle_work.work);
282 283
	unsigned int fences = 0, fence[AMDGPU_MAX_VCN_INSTANCES] = {0};
	unsigned int i, j;
284

285
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
286 287
		if (adev->vcn.harvest_config & (1 << j))
			continue;
288

289 290 291
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
			fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_enc[i]);
		}
292

293 294
		if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
			struct dpg_pause_state new_state;
295

296 297 298 299
			if (fence[j])
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
300

301 302
			adev->vcn.pause_dpg_mode(adev, &new_state);
		}
303

304 305 306
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_dec);
		fences += fence[j];
	}
307

308
	if (fences == 0) {
309
		amdgpu_gfx_off_ctrl(adev, true);
310 311
		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
		       AMD_PG_STATE_GATE);
312 313 314 315 316 317 318 319 320 321
	} else {
		schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
	}
}

void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);

322
	if (set_clocks) {
323
		amdgpu_gfx_off_ctrl(adev, false);
324 325
		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
		       AMD_PG_STATE_UNGATE);
326
	}
327 328 329

	if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
		struct dpg_pause_state new_state;
330 331
		unsigned int fences = 0;
		unsigned int i;
332

333
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
334
			fences += amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_enc[i]);
335 336
		}
		if (fences)
337 338
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
		else
339
			new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
340

341 342
		if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
343

344
		adev->vcn.pause_dpg_mode(adev, &new_state);
345
	}
346 347 348 349 350 351 352
}

void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
{
	schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
}

353 354 355 356 357 358 359
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

360
	WREG32(adev->vcn.inst[ring->me].external.scratch9, 0xCAFEDEAD);
361
	r = amdgpu_ring_alloc(ring, 3);
362
	if (r)
363
		return r;
364
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.scratch9, 0));
365 366 367
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);
	for (i = 0; i < adev->usec_timeout; i++) {
368
		tmp = RREG32(adev->vcn.inst[ring->me].external.scratch9);
369 370
		if (tmp == 0xDEADBEEF)
			break;
371
		udelay(1);
372 373
	}

374 375 376
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;

377 378 379
	return r;
}

380
static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
381
				   struct amdgpu_bo *bo,
382
				   struct dma_fence **fence)
383
{
384 385
	struct amdgpu_device *adev = ring->adev;
	struct dma_fence *f = NULL;
386 387 388 389 390 391 392 393 394 395 396
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	uint64_t addr;
	int i, r;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto err;

	ib = &job->ibs[0];
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
397
	ib->ptr[0] = PACKET0(adev->vcn.internal.data0, 0);
398
	ib->ptr[1] = addr;
L
Leo Liu 已提交
399
	ib->ptr[2] = PACKET0(adev->vcn.internal.data1, 0);
400
	ib->ptr[3] = addr >> 32;
L
Leo Liu 已提交
401
	ib->ptr[4] = PACKET0(adev->vcn.internal.cmd, 0);
402 403
	ib->ptr[5] = 0;
	for (i = 6; i < 16; i += 2) {
L
Leo Liu 已提交
404
		ib->ptr[i] = PACKET0(adev->vcn.internal.nop, 0);
405 406 407 408
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

409
	r = amdgpu_job_submit_direct(job, ring, &f);
410 411
	if (r)
		goto err_free;
412

413 414 415
	amdgpu_bo_fence(bo, f, false);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
416 417 418 419 420 421 422 423 424 425 426

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err_free:
	amdgpu_job_free(job);

err:
427 428
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
429 430 431 432 433 434 435
	return r;
}

static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
436
	struct amdgpu_bo *bo = NULL;
437 438 439
	uint32_t *msg;
	int r, i;

440 441 442
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
443 444 445
	if (r)
		return r;

446
	msg[0] = cpu_to_le32(0x00000028);
447
	msg[1] = cpu_to_le32(0x00000038);
448
	msg[2] = cpu_to_le32(0x00000001);
449
	msg[3] = cpu_to_le32(0x00000000);
450
	msg[4] = cpu_to_le32(handle);
451
	msg[5] = cpu_to_le32(0x00000000);
452 453
	msg[6] = cpu_to_le32(0x00000001);
	msg[7] = cpu_to_le32(0x00000028);
454
	msg[8] = cpu_to_le32(0x00000010);
455
	msg[9] = cpu_to_le32(0x00000000);
456 457
	msg[10] = cpu_to_le32(0x00000007);
	msg[11] = cpu_to_le32(0x00000000);
458 459 460
	msg[12] = cpu_to_le32(0x00000780);
	msg[13] = cpu_to_le32(0x00000440);
	for (i = 14; i < 1024; ++i)
461 462
		msg[i] = cpu_to_le32(0x0);

463
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
464 465 466
}

static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
467
			       struct dma_fence **fence)
468 469
{
	struct amdgpu_device *adev = ring->adev;
470
	struct amdgpu_bo *bo = NULL;
471 472 473
	uint32_t *msg;
	int r, i;

474 475 476
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
477 478 479
	if (r)
		return r;

480 481 482 483 484 485 486
	msg[0] = cpu_to_le32(0x00000028);
	msg[1] = cpu_to_le32(0x00000018);
	msg[2] = cpu_to_le32(0x00000000);
	msg[3] = cpu_to_le32(0x00000002);
	msg[4] = cpu_to_le32(handle);
	msg[5] = cpu_to_le32(0x00000000);
	for (i = 6; i < 1024; ++i)
487 488
		msg[i] = cpu_to_le32(0x0);

489
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
490 491 492 493
}

int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
494
	struct amdgpu_device *adev = ring->adev;
495 496 497
	struct dma_fence *fence;
	long r;

498 499 500 501
	/* temporarily disable ib test for sriov */
	if (amdgpu_sriov_vf(adev))
		return 0;

502
	r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
503
	if (r)
504 505
		goto error;

506
	r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
507
	if (r)
508 509 510
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
511
	if (r == 0)
512
		r = -ETIMEDOUT;
513
	else if (r > 0)
514 515 516 517 518 519
		r = 0;

	dma_fence_put(fence);
error:
	return r;
}
L
Leo Liu 已提交
520

521 522 523
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
524
	uint32_t rptr;
525 526 527 528
	unsigned i;
	int r;

	r = amdgpu_ring_alloc(ring, 16);
529
	if (r)
530
		return r;
531

532 533
	rptr = amdgpu_ring_get_rptr(ring);

534
	amdgpu_ring_write(ring, VCN_ENC_CMD_END);
535 536 537 538 539
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
540
		udelay(1);
541 542
	}

543
	if (i >= adev->usec_timeout)
544 545 546 547 548
		r = -ETIMEDOUT;

	return r;
}

L
Leo Liu 已提交
549
static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
550 551
					 struct amdgpu_bo *bo,
					 struct dma_fence **fence)
L
Leo Liu 已提交
552
{
L
Leo Liu 已提交
553
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
554 555 556
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
557
	uint64_t addr;
L
Leo Liu 已提交
558 559 560 561 562 563 564
	int i, r;

	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
	if (r)
		return r;

	ib = &job->ibs[0];
565
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
566 567

	ib->length_dw = 0;
L
Leo Liu 已提交
568 569
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
L
Leo Liu 已提交
570
	ib->ptr[ib->length_dw++] = handle;
571 572
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
573
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
574

L
Leo Liu 已提交
575 576 577
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
578 579 580
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
581 582
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
L
Leo Liu 已提交
583 584 585 586

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

587
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
588 589 590 591 592 593
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
594

L
Leo Liu 已提交
595 596 597 598 599 600 601 602
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
603 604
					  struct amdgpu_bo *bo,
					  struct dma_fence **fence)
L
Leo Liu 已提交
605
{
L
Leo Liu 已提交
606
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
607 608 609
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
610
	uint64_t addr;
L
Leo Liu 已提交
611 612 613 614 615 616 617
	int i, r;

	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
	if (r)
		return r;

	ib = &job->ibs[0];
618
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
619 620

	ib->length_dw = 0;
L
Leo Liu 已提交
621 622
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001;
L
Leo Liu 已提交
623
	ib->ptr[ib->length_dw++] = handle;
624 625
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
626
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
627

L
Leo Liu 已提交
628 629 630
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002;
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
631 632 633
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
634 635
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
L
Leo Liu 已提交
636 637 638 639

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

640
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
641 642
	if (r)
		goto err;
L
Leo Liu 已提交
643 644 645 646

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
647

L
Leo Liu 已提交
648 649 650 651 652 653 654 655 656
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
657
	struct amdgpu_device *adev = ring->adev;
L
Leo Liu 已提交
658
	struct dma_fence *fence = NULL;
659
	struct amdgpu_bo *bo = NULL;
L
Leo Liu 已提交
660 661
	long r;

662 663 664 665
	/* temporarily disable ib test for sriov */
	if (amdgpu_sriov_vf(adev))
		return 0;

666 667 668 669 670 671 672
	r = amdgpu_bo_create_reserved(ring->adev, 128 * 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, NULL);
	if (r)
		return r;

	r = amdgpu_vcn_enc_get_create_msg(ring, 1, bo, NULL);
673
	if (r)
L
Leo Liu 已提交
674 675
		goto error;

676
	r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, bo, &fence);
677
	if (r)
L
Leo Liu 已提交
678 679 680
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
681
	if (r == 0)
L
Leo Liu 已提交
682
		r = -ETIMEDOUT;
683
	else if (r > 0)
L
Leo Liu 已提交
684
		r = 0;
685

L
Leo Liu 已提交
686 687
error:
	dma_fence_put(fence);
688 689
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
L
Leo Liu 已提交
690 691
	return r;
}