amdgpu_vcn.c 18.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2016 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */

#include <linux/firmware.h>
#include <linux/module.h>
29 30
#include <linux/pci.h>

31 32 33 34 35 36 37
#include "amdgpu.h"
#include "amdgpu_pm.h"
#include "amdgpu_vcn.h"
#include "soc15d.h"

/* Firmware Names */
#define FIRMWARE_RAVEN		"amdgpu/raven_vcn.bin"
38
#define FIRMWARE_PICASSO	"amdgpu/picasso_vcn.bin"
39
#define FIRMWARE_RAVEN2		"amdgpu/raven2_vcn.bin"
40
#define FIRMWARE_ARCTURUS 	"amdgpu/arcturus_vcn.bin"
41
#define FIRMWARE_RENOIR 	"amdgpu/renoir_vcn.bin"
42
#define FIRMWARE_NAVI10 	"amdgpu/navi10_vcn.bin"
J
James Zhu 已提交
43
#define FIRMWARE_NAVI14 	"amdgpu/navi14_vcn.bin"
44
#define FIRMWARE_NAVI12 	"amdgpu/navi12_vcn.bin"
45 46

MODULE_FIRMWARE(FIRMWARE_RAVEN);
47
MODULE_FIRMWARE(FIRMWARE_PICASSO);
48
MODULE_FIRMWARE(FIRMWARE_RAVEN2);
49
MODULE_FIRMWARE(FIRMWARE_ARCTURUS);
50
MODULE_FIRMWARE(FIRMWARE_RENOIR);
51
MODULE_FIRMWARE(FIRMWARE_NAVI10);
J
James Zhu 已提交
52
MODULE_FIRMWARE(FIRMWARE_NAVI14);
53
MODULE_FIRMWARE(FIRMWARE_NAVI12);
54 55 56 57 58 59 60 61

static void amdgpu_vcn_idle_work_handler(struct work_struct *work);

int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
{
	unsigned long bo_size;
	const char *fw_name;
	const struct common_firmware_header *hdr;
62
	unsigned char fw_check;
63
	int i, r;
64 65

	INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
66 67
	mutex_init(&adev->vcn.vcn_pg_lock);
	atomic_set(&adev->vcn.total_submission_cnt, 0);
68 69 70

	switch (adev->asic_type) {
	case CHIP_RAVEN:
71
		if (adev->rev_id >= 8)
72
			fw_name = FIRMWARE_RAVEN2;
73 74
		else if (adev->pdev->device == 0x15d8)
			fw_name = FIRMWARE_PICASSO;
75 76
		else
			fw_name = FIRMWARE_RAVEN;
77
		break;
78 79
	case CHIP_ARCTURUS:
		fw_name = FIRMWARE_ARCTURUS;
80 81 82
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
83
		break;
84 85 86 87 88 89
	case CHIP_RENOIR:
		fw_name = FIRMWARE_RENOIR;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
90 91
	case CHIP_NAVI10:
		fw_name = FIRMWARE_NAVI10;
92 93 94
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
95
		break;
96
	case CHIP_NAVI14:
J
James Zhu 已提交
97
		fw_name = FIRMWARE_NAVI14;
98
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
99
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
100
			adev->vcn.indirect_sram = true;
J
James Zhu 已提交
101
		break;
102 103 104 105 106 107
	case CHIP_NAVI12:
		fw_name = FIRMWARE_NAVI12;
		if ((adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) &&
		    (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG))
			adev->vcn.indirect_sram = true;
		break;
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	default:
		return -EINVAL;
	}

	r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
			fw_name);
		return r;
	}

	r = amdgpu_ucode_validate(adev->vcn.fw);
	if (r) {
		dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
			fw_name);
		release_firmware(adev->vcn.fw);
		adev->vcn.fw = NULL;
		return r;
	}

	hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
129
	adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
130

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/* Bit 20-23, it is encode major and non-zero for new naming convention.
	 * This field is part of version minor and DRM_DISABLED_FLAG in old naming
	 * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
	 * is zero in old naming convention, this field is always zero so far.
	 * These four bits are used to tell which naming convention is present.
	 */
	fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
	if (fw_check) {
		unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;

		fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
		enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
		enc_major = fw_check;
		dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
		vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
		DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
			enc_major, enc_minor, dec_ver, vep, fw_rev);
	} else {
		unsigned int version_major, version_minor, family_id;

		family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
		version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
		version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
		DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
			version_major, version_minor, family_id);
	}
157

158
	bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_CONTEXT_SIZE;
159
	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
160
		bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
161 162

	for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
163 164 165
		if (adev->vcn.harvest_config & (1 << i))
			continue;

166 167 168 169 170 171 172
		r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
						AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].vcpu_bo,
						&adev->vcn.inst[i].gpu_addr, &adev->vcn.inst[i].cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
			return r;
		}
173

174 175 176 177 178 179 180 181
		if (adev->vcn.indirect_sram) {
			r = amdgpu_bo_create_kernel(adev, 64 * 2 * 4, PAGE_SIZE,
					AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.inst[i].dpg_sram_bo,
					&adev->vcn.inst[i].dpg_sram_gpu_addr, &adev->vcn.inst[i].dpg_sram_cpu_addr);
			if (r) {
				dev_err(adev->dev, "VCN %d (%d) failed to allocate DPG bo\n", i, r);
				return r;
			}
182 183 184
		}
	}

185 186 187 188 189
	return 0;
}

int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
{
190
	int i, j;
191

192 193
	cancel_delayed_work_sync(&adev->vcn.idle_work);

194
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
195 196
		if (adev->vcn.harvest_config & (1 << j))
			continue;
197 198 199 200 201
		if (adev->vcn.indirect_sram) {
			amdgpu_bo_free_kernel(&adev->vcn.inst[j].dpg_sram_bo,
						  &adev->vcn.inst[j].dpg_sram_gpu_addr,
						  (void **)&adev->vcn.inst[j].dpg_sram_cpu_addr);
		}
202
		kvfree(adev->vcn.inst[j].saved_bo);
203

204 205 206
		amdgpu_bo_free_kernel(&adev->vcn.inst[j].vcpu_bo,
					  &adev->vcn.inst[j].gpu_addr,
					  (void **)&adev->vcn.inst[j].cpu_addr);
207

208
		amdgpu_ring_fini(&adev->vcn.inst[j].ring_dec);
L
Leo Liu 已提交
209

210 211 212
		for (i = 0; i < adev->vcn.num_enc_rings; ++i)
			amdgpu_ring_fini(&adev->vcn.inst[j].ring_enc[i]);
	}
213

214
	release_firmware(adev->vcn.fw);
215
	mutex_destroy(&adev->vcn.vcn_pg_lock);
216 217 218 219 220 221 222 223

	return 0;
}

int amdgpu_vcn_suspend(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
224
	int i;
225

226 227
	cancel_delayed_work_sync(&adev->vcn.idle_work);

228
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
229 230
		if (adev->vcn.harvest_config & (1 << i))
			continue;
231 232
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return 0;
233

234 235
		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;
236

237 238 239
		adev->vcn.inst[i].saved_bo = kvmalloc(size, GFP_KERNEL);
		if (!adev->vcn.inst[i].saved_bo)
			return -ENOMEM;
240

241 242
		memcpy_fromio(adev->vcn.inst[i].saved_bo, ptr, size);
	}
243 244 245 246 247 248 249
	return 0;
}

int amdgpu_vcn_resume(struct amdgpu_device *adev)
{
	unsigned size;
	void *ptr;
250
	int i;
251

252
	for (i = 0; i < adev->vcn.num_vcn_inst; ++i) {
253 254
		if (adev->vcn.harvest_config & (1 << i))
			continue;
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
		if (adev->vcn.inst[i].vcpu_bo == NULL)
			return -EINVAL;

		size = amdgpu_bo_size(adev->vcn.inst[i].vcpu_bo);
		ptr = adev->vcn.inst[i].cpu_addr;

		if (adev->vcn.inst[i].saved_bo != NULL) {
			memcpy_toio(ptr, adev->vcn.inst[i].saved_bo, size);
			kvfree(adev->vcn.inst[i].saved_bo);
			adev->vcn.inst[i].saved_bo = NULL;
		} else {
			const struct common_firmware_header *hdr;
			unsigned offset;

			hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
270
			if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
271 272 273 274 275 276 277
				offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
				memcpy_toio(adev->vcn.inst[i].cpu_addr, adev->vcn.fw->data + offset,
					    le32_to_cpu(hdr->ucode_size_bytes));
				size -= le32_to_cpu(hdr->ucode_size_bytes);
				ptr += le32_to_cpu(hdr->ucode_size_bytes);
			}
			memset_io(ptr, 0, size);
278
		}
279 280 281 282
	}
	return 0;
}

283 284 285 286
static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
{
	struct amdgpu_device *adev =
		container_of(work, struct amdgpu_device, vcn.idle_work.work);
287 288
	unsigned int fences = 0, fence[AMDGPU_MAX_VCN_INSTANCES] = {0};
	unsigned int i, j;
289

290
	for (j = 0; j < adev->vcn.num_vcn_inst; ++j) {
291 292
		if (adev->vcn.harvest_config & (1 << j))
			continue;
293

294 295 296
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
			fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_enc[i]);
		}
297

298 299
		if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
			struct dpg_pause_state new_state;
300

301 302 303 304
			if (fence[j])
				new_state.fw_based = VCN_DPG_STATE__PAUSE;
			else
				new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
305

306
			adev->vcn.pause_dpg_mode(adev, j, &new_state);
307
		}
308

309 310 311
		fence[j] += amdgpu_fence_count_emitted(&adev->vcn.inst[j].ring_dec);
		fences += fence[j];
	}
312

313
	if (!fences && !atomic_read(&adev->vcn.total_submission_cnt)) {
314
		amdgpu_gfx_off_ctrl(adev, true);
315 316
		amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
		       AMD_PG_STATE_GATE);
317 318 319 320 321 322 323 324 325
	} else {
		schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
	}
}

void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;

326 327 328 329 330 331 332
	atomic_inc(&adev->vcn.total_submission_cnt);
	cancel_delayed_work_sync(&adev->vcn.idle_work);

	mutex_lock(&adev->vcn.vcn_pg_lock);
	amdgpu_gfx_off_ctrl(adev, false);
	amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
	       AMD_PG_STATE_UNGATE);
333 334 335

	if (adev->pg_flags & AMD_PG_SUPPORT_VCN_DPG)	{
		struct dpg_pause_state new_state;
336 337
		unsigned int fences = 0;
		unsigned int i;
338

339
		for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
340
			fences += amdgpu_fence_count_emitted(&adev->vcn.inst[ring->me].ring_enc[i]);
341 342
		}
		if (fences)
343 344
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
		else
345
			new_state.fw_based = VCN_DPG_STATE__UNPAUSE;
346

347 348
		if (ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC)
			new_state.fw_based = VCN_DPG_STATE__PAUSE;
349

350
		adev->vcn.pause_dpg_mode(adev, ring->me, &new_state);
351
	}
352
	mutex_unlock(&adev->vcn.vcn_pg_lock);
353 354 355 356
}

void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
{
357 358
	atomic_dec(&ring->adev->vcn.total_submission_cnt);

359 360 361
	schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
}

362 363 364 365 366 367 368
int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
	uint32_t tmp = 0;
	unsigned i;
	int r;

369
	WREG32(adev->vcn.inst[ring->me].external.scratch9, 0xCAFEDEAD);
370
	r = amdgpu_ring_alloc(ring, 3);
371
	if (r)
372
		return r;
373
	amdgpu_ring_write(ring, PACKET0(adev->vcn.internal.scratch9, 0));
374 375 376
	amdgpu_ring_write(ring, 0xDEADBEEF);
	amdgpu_ring_commit(ring);
	for (i = 0; i < adev->usec_timeout; i++) {
377
		tmp = RREG32(adev->vcn.inst[ring->me].external.scratch9);
378 379
		if (tmp == 0xDEADBEEF)
			break;
380
		udelay(1);
381 382
	}

383 384 385
	if (i >= adev->usec_timeout)
		r = -ETIMEDOUT;

386 387 388
	return r;
}

389
static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
390
				   struct amdgpu_bo *bo,
391
				   struct dma_fence **fence)
392
{
393 394
	struct amdgpu_device *adev = ring->adev;
	struct dma_fence *f = NULL;
395 396 397 398 399
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	uint64_t addr;
	int i, r;

400 401
	r = amdgpu_job_alloc_with_ib(adev, 64,
					AMDGPU_IB_POOL_DIRECT, &job);
402 403 404 405 406
	if (r)
		goto err;

	ib = &job->ibs[0];
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
407
	ib->ptr[0] = PACKET0(adev->vcn.internal.data0, 0);
408
	ib->ptr[1] = addr;
L
Leo Liu 已提交
409
	ib->ptr[2] = PACKET0(adev->vcn.internal.data1, 0);
410
	ib->ptr[3] = addr >> 32;
L
Leo Liu 已提交
411
	ib->ptr[4] = PACKET0(adev->vcn.internal.cmd, 0);
412 413
	ib->ptr[5] = 0;
	for (i = 6; i < 16; i += 2) {
L
Leo Liu 已提交
414
		ib->ptr[i] = PACKET0(adev->vcn.internal.nop, 0);
415 416 417 418
		ib->ptr[i+1] = 0;
	}
	ib->length_dw = 16;

419
	r = amdgpu_job_submit_direct(job, ring, &f);
420 421
	if (r)
		goto err_free;
422

423 424 425
	amdgpu_bo_fence(bo, f, false);
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
426 427 428 429 430 431 432 433 434 435 436

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);

	return 0;

err_free:
	amdgpu_job_free(job);

err:
437 438
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
439 440 441 442 443 444 445
	return r;
}

static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
			      struct dma_fence **fence)
{
	struct amdgpu_device *adev = ring->adev;
446
	struct amdgpu_bo *bo = NULL;
447 448 449
	uint32_t *msg;
	int r, i;

450 451 452
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
453 454 455
	if (r)
		return r;

456
	msg[0] = cpu_to_le32(0x00000028);
457
	msg[1] = cpu_to_le32(0x00000038);
458
	msg[2] = cpu_to_le32(0x00000001);
459
	msg[3] = cpu_to_le32(0x00000000);
460
	msg[4] = cpu_to_le32(handle);
461
	msg[5] = cpu_to_le32(0x00000000);
462 463
	msg[6] = cpu_to_le32(0x00000001);
	msg[7] = cpu_to_le32(0x00000028);
464
	msg[8] = cpu_to_le32(0x00000010);
465
	msg[9] = cpu_to_le32(0x00000000);
466 467
	msg[10] = cpu_to_le32(0x00000007);
	msg[11] = cpu_to_le32(0x00000000);
468 469 470
	msg[12] = cpu_to_le32(0x00000780);
	msg[13] = cpu_to_le32(0x00000440);
	for (i = 14; i < 1024; ++i)
471 472
		msg[i] = cpu_to_le32(0x0);

473
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
474 475 476
}

static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
477
			       struct dma_fence **fence)
478 479
{
	struct amdgpu_device *adev = ring->adev;
480
	struct amdgpu_bo *bo = NULL;
481 482 483
	uint32_t *msg;
	int r, i;

484 485 486
	r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, (void **)&msg);
487 488 489
	if (r)
		return r;

490 491 492 493 494 495 496
	msg[0] = cpu_to_le32(0x00000028);
	msg[1] = cpu_to_le32(0x00000018);
	msg[2] = cpu_to_le32(0x00000000);
	msg[3] = cpu_to_le32(0x00000002);
	msg[4] = cpu_to_le32(handle);
	msg[5] = cpu_to_le32(0x00000000);
	for (i = 6; i < 1024; ++i)
497 498
		msg[i] = cpu_to_le32(0x0);

499
	return amdgpu_vcn_dec_send_msg(ring, bo, fence);
500 501 502 503 504 505 506 507
}

int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence;
	long r;

	r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
508
	if (r)
509 510
		goto error;

511
	r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
512
	if (r)
513 514 515
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
516
	if (r == 0)
517
		r = -ETIMEDOUT;
518
	else if (r > 0)
519 520 521 522 523 524
		r = 0;

	dma_fence_put(fence);
error:
	return r;
}
L
Leo Liu 已提交
525

526 527 528
int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
529
	uint32_t rptr;
530 531 532
	unsigned i;
	int r;

533 534 535
	if (amdgpu_sriov_vf(adev))
		return 0;

536
	r = amdgpu_ring_alloc(ring, 16);
537
	if (r)
538
		return r;
539

540 541
	rptr = amdgpu_ring_get_rptr(ring);

542
	amdgpu_ring_write(ring, VCN_ENC_CMD_END);
543 544 545 546 547
	amdgpu_ring_commit(ring);

	for (i = 0; i < adev->usec_timeout; i++) {
		if (amdgpu_ring_get_rptr(ring) != rptr)
			break;
548
		udelay(1);
549 550
	}

551
	if (i >= adev->usec_timeout)
552 553 554 555 556
		r = -ETIMEDOUT;

	return r;
}

L
Leo Liu 已提交
557
static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
558 559
					 struct amdgpu_bo *bo,
					 struct dma_fence **fence)
L
Leo Liu 已提交
560
{
L
Leo Liu 已提交
561
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
562 563 564
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
565
	uint64_t addr;
L
Leo Liu 已提交
566 567
	int i, r;

568 569
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
570 571 572 573
	if (r)
		return r;

	ib = &job->ibs[0];
574
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
575 576

	ib->length_dw = 0;
L
Leo Liu 已提交
577 578
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
L
Leo Liu 已提交
579
	ib->ptr[ib->length_dw++] = handle;
580 581
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
582
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
583

L
Leo Liu 已提交
584 585 586
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
587 588 589
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
590 591
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
L
Leo Liu 已提交
592 593 594 595

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

596
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
597 598 599 600 601 602
	if (r)
		goto err;

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
603

L
Leo Liu 已提交
604 605 606 607 608 609 610 611
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
612 613
					  struct amdgpu_bo *bo,
					  struct dma_fence **fence)
L
Leo Liu 已提交
614
{
L
Leo Liu 已提交
615
	const unsigned ib_size_dw = 16;
L
Leo Liu 已提交
616 617 618
	struct amdgpu_job *job;
	struct amdgpu_ib *ib;
	struct dma_fence *f = NULL;
619
	uint64_t addr;
L
Leo Liu 已提交
620 621
	int i, r;

622 623
	r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4,
					AMDGPU_IB_POOL_DIRECT, &job);
L
Leo Liu 已提交
624 625 626 627
	if (r)
		return r;

	ib = &job->ibs[0];
628
	addr = amdgpu_bo_gpu_offset(bo);
L
Leo Liu 已提交
629 630

	ib->length_dw = 0;
L
Leo Liu 已提交
631 632
	ib->ptr[ib->length_dw++] = 0x00000018;
	ib->ptr[ib->length_dw++] = 0x00000001;
L
Leo Liu 已提交
633
	ib->ptr[ib->length_dw++] = handle;
634 635
	ib->ptr[ib->length_dw++] = upper_32_bits(addr);
	ib->ptr[ib->length_dw++] = addr;
L
Leo Liu 已提交
636
	ib->ptr[ib->length_dw++] = 0x0000000b;
L
Leo Liu 已提交
637

L
Leo Liu 已提交
638 639 640
	ib->ptr[ib->length_dw++] = 0x00000014;
	ib->ptr[ib->length_dw++] = 0x00000002;
	ib->ptr[ib->length_dw++] = 0x0000001c;
L
Leo Liu 已提交
641 642 643
	ib->ptr[ib->length_dw++] = 0x00000000;
	ib->ptr[ib->length_dw++] = 0x00000000;

L
Leo Liu 已提交
644 645
	ib->ptr[ib->length_dw++] = 0x00000008;
	ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
L
Leo Liu 已提交
646 647 648 649

	for (i = ib->length_dw; i < ib_size_dw; ++i)
		ib->ptr[i] = 0x0;

650
	r = amdgpu_job_submit_direct(job, ring, &f);
L
Leo Liu 已提交
651 652
	if (r)
		goto err;
L
Leo Liu 已提交
653 654 655 656

	if (fence)
		*fence = dma_fence_get(f);
	dma_fence_put(f);
L
Leo Liu 已提交
657

L
Leo Liu 已提交
658 659 660 661 662 663 664 665 666 667
	return 0;

err:
	amdgpu_job_free(job);
	return r;
}

int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
{
	struct dma_fence *fence = NULL;
668
	struct amdgpu_bo *bo = NULL;
L
Leo Liu 已提交
669 670
	long r;

671 672 673 674 675 676 677
	r = amdgpu_bo_create_reserved(ring->adev, 128 * 1024, PAGE_SIZE,
				      AMDGPU_GEM_DOMAIN_VRAM,
				      &bo, NULL, NULL);
	if (r)
		return r;

	r = amdgpu_vcn_enc_get_create_msg(ring, 1, bo, NULL);
678
	if (r)
L
Leo Liu 已提交
679 680
		goto error;

681
	r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, bo, &fence);
682
	if (r)
L
Leo Liu 已提交
683 684 685
		goto error;

	r = dma_fence_wait_timeout(fence, false, timeout);
686
	if (r == 0)
L
Leo Liu 已提交
687
		r = -ETIMEDOUT;
688
	else if (r > 0)
L
Leo Liu 已提交
689
		r = 0;
690

L
Leo Liu 已提交
691 692
error:
	dma_fence_put(fence);
693 694
	amdgpu_bo_unreserve(bo);
	amdgpu_bo_unref(&bo);
L
Leo Liu 已提交
695 696
	return r;
}