omap_crtc.c 16.5 KB
Newer Older
1
/*
R
Rob Clark 已提交
2
 * drivers/gpu/drm/omapdrm/omap_crtc.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Copyright (C) 2011 Texas Instruments
 * Author: Rob Clark <rob@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

20 21
#include <linux/completion.h>

22 23
#include <drm/drm_atomic.h>
#include <drm/drm_atomic_helper.h>
24 25
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
26
#include <drm/drm_mode.h>
27
#include <drm/drm_plane_helper.h>
28 29

#include "omap_drv.h"
30 31 32 33 34

#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)

struct omap_crtc {
	struct drm_crtc base;
35

36
	const char *name;
37
	enum omap_channel channel;
38
	struct drm_encoder *current_encoder;
39 40 41 42 43 44 45

	/*
	 * Temporary: eventually this will go away, but it is needed
	 * for now to keep the output's happy.  (They only need
	 * mgr->id.)  Eventually this will be replaced w/ something
	 * more common-panel-framework-y
	 */
46
	struct omap_overlay_manager *mgr;
47 48 49

	struct omap_video_timings timings;

50
	struct omap_drm_irq vblank_irq;
51 52
	struct omap_drm_irq error_irq;

53 54
	/* pending event */
	struct drm_pending_vblank_event *event;
55
	wait_queue_head_t flip_wait;
56

57 58
	struct completion completion;

59
	bool ignore_digit_sync_lost;
60 61
};

62 63 64 65
/* -----------------------------------------------------------------------------
 * Helper Functions
 */

66 67 68 69 70 71 72
uint32_t pipe2vbl(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	return dispc_mgr_get_vsync_irq(omap_crtc->channel);
}

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return &omap_crtc->timings;
}

enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return omap_crtc->channel;
}

/* -----------------------------------------------------------------------------
 * DSS Manager Functions
 */

89 90 91 92 93 94 95 96 97
/*
 * Manager-ops, callbacks from output when they need to configure
 * the upstream part of the video pipe.
 *
 * Most of these we can ignore until we add support for command-mode
 * panels.. for video-mode the crtc-helpers already do an adequate
 * job of sequencing the setup of the video pipe in the proper order
 */

98 99 100
/* ovl-mgr-id -> crtc */
static struct omap_crtc *omap_crtcs[8];

101
/* we can probably ignore these until we support command-mode panels: */
102
static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
103
		struct omap_dss_device *dst)
104 105 106 107 108 109 110 111 112 113 114 115 116
{
	if (mgr->output)
		return -EINVAL;

	if ((mgr->supported_outputs & dst->id) == 0)
		return -EINVAL;

	dst->manager = mgr;
	mgr->output = dst;

	return 0;
}

117
static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
118
		struct omap_dss_device *dst)
119 120 121 122 123
{
	mgr->output->manager = NULL;
	mgr->output = NULL;
}

124
static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
125 126 127
{
}

128
/* Called only from omap_crtc_encoder_setup and suspend/resume handlers. */
129 130 131 132 133 134 135 136 137 138 139 140
static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
{
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	enum omap_channel channel = omap_crtc->channel;
	struct omap_irq_wait *wait;
	u32 framedone_irq, vsync_irq;
	int ret;

	if (dispc_mgr_is_enabled(channel) == enable)
		return;

141 142 143 144 145 146 147
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		/*
		 * Digit output produces some sync lost interrupts during the
		 * first frame when enabling, so we need to ignore those.
		 */
		omap_crtc->ignore_digit_sync_lost = true;
	}
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177

	framedone_irq = dispc_mgr_get_framedone_irq(channel);
	vsync_irq = dispc_mgr_get_vsync_irq(channel);

	if (enable) {
		wait = omap_irq_wait_init(dev, vsync_irq, 1);
	} else {
		/*
		 * When we disable the digit output, we need to wait for
		 * FRAMEDONE to know that DISPC has finished with the output.
		 *
		 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
		 * that case we need to use vsync interrupt, and wait for both
		 * even and odd frames.
		 */

		if (framedone_irq)
			wait = omap_irq_wait_init(dev, framedone_irq, 1);
		else
			wait = omap_irq_wait_init(dev, vsync_irq, 2);
	}

	dispc_mgr_enable(channel, enable);

	ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
	if (ret) {
		dev_err(dev->dev, "%s: timeout waiting for %s\n",
				omap_crtc->name, enable ? "enable" : "disable");
	}

178 179 180 181 182
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		omap_crtc->ignore_digit_sync_lost = false;
		/* make sure the irq handler sees the value above */
		mb();
	}
183 184
}

185

186
static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
187
{
188
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
189
	struct omap_overlay_manager_info info;
190

191 192 193 194 195 196 197
	memset(&info, 0, sizeof(info));
	info.default_color = 0x00000000;
	info.trans_key = 0x00000000;
	info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
	info.trans_enabled = false;

	dispc_mgr_setup(omap_crtc->channel, &info);
198 199
	dispc_mgr_set_timings(omap_crtc->channel,
			&omap_crtc->timings);
200
	omap_crtc_set_enabled(&omap_crtc->base, true);
201

202 203 204
	return 0;
}

205
static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
206
{
207 208
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];

209
	omap_crtc_set_enabled(&omap_crtc->base, false);
210 211
}

212
static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
213 214
		const struct omap_video_timings *timings)
{
215
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
216 217 218 219
	DBG("%s", omap_crtc->name);
	omap_crtc->timings = *timings;
}

220
static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
221 222
		const struct dss_lcd_mgr_config *config)
{
223
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
224 225 226 227
	DBG("%s", omap_crtc->name);
	dispc_mgr_set_lcd_config(omap_crtc->channel, config);
}

228
static int omap_crtc_dss_register_framedone(
229 230 231 232 233 234
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
	return 0;
}

235
static void omap_crtc_dss_unregister_framedone(
236 237 238 239 240 241
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
}

static const struct dss_mgr_ops mgr_ops = {
242 243 244 245 246 247 248 249 250
	.connect = omap_crtc_dss_connect,
	.disconnect = omap_crtc_dss_disconnect,
	.start_update = omap_crtc_dss_start_update,
	.enable = omap_crtc_dss_enable,
	.disable = omap_crtc_dss_disable,
	.set_timings = omap_crtc_dss_set_timings,
	.set_lcd_config = omap_crtc_dss_set_lcd_config,
	.register_framedone_handler = omap_crtc_dss_register_framedone,
	.unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
251 252
};

253
/* -----------------------------------------------------------------------------
254
 * Setup, Flush and Page Flip
255 256
 */

257
static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
258 259
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
260
	struct drm_pending_vblank_event *event;
261
	struct drm_device *dev = crtc->dev;
262
	unsigned long flags;
263

264
	spin_lock_irqsave(&dev->event_lock, flags);
265

266 267
	event = omap_crtc->event;
	omap_crtc->event = NULL;
268

269
	if (event) {
270 271 272 273 274 275 276 277 278 279 280
		list_del(&event->base.link);

		/*
		 * Queue the event for delivery if it's still linked to a file
		 * handle, otherwise just destroy it.
		 */
		if (event->base.file_priv)
			drm_crtc_send_vblank_event(crtc, event);
		else
			event->base.destroy(&event->base);

281
		wake_up(&omap_crtc->flip_wait);
282 283 284 285
		drm_crtc_vblank_put(crtc);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);
286 287 288 289 290 291 292 293 294 295
}

static bool omap_crtc_page_flip_pending(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	unsigned long flags;
	bool pending;

	spin_lock_irqsave(&dev->event_lock, flags);
296
	pending = omap_crtc->event != NULL;
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

static void omap_crtc_wait_page_flip(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	if (wait_event_timeout(omap_crtc->flip_wait,
			       !omap_crtc_page_flip_pending(crtc),
			       msecs_to_jiffies(50)))
		return;

	dev_warn(crtc->dev->dev, "page flip timeout!\n");

313
	omap_crtc_complete_page_flip(crtc);
314 315
}

316 317 318 319
static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
{
	struct omap_crtc *omap_crtc =
			container_of(irq, struct omap_crtc, error_irq);
320 321 322 323 324 325 326

	if (omap_crtc->ignore_digit_sync_lost) {
		irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		if (!irqstatus)
			return;
	}

327
	DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
328 329
}

330
static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
331 332
{
	struct omap_crtc *omap_crtc =
333 334
			container_of(irq, struct omap_crtc, vblank_irq);
	struct drm_device *dev = omap_crtc->base.dev;
335

336 337 338 339 340 341 342
	if (dispc_mgr_go_busy(omap_crtc->channel))
		return;

	DBG("%s: apply done", omap_crtc->name);
	__omap_irq_unregister(dev, &omap_crtc->vblank_irq);

	/* wakeup userspace */
343
	omap_crtc_complete_page_flip(&omap_crtc->base);
344 345

	complete(&omap_crtc->completion);
346 347
}

348
static int omap_crtc_flush(struct drm_crtc *crtc)
349
{
350
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
351

352
	DBG("%s: GO", omap_crtc->name);
353

354
	WARN_ON(omap_crtc->vblank_irq.registered);
355

356 357 358
	if (dispc_mgr_is_enabled(omap_crtc->channel)) {
		dispc_mgr_go(omap_crtc->channel);
		omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
359

360 361 362 363
		WARN_ON(!wait_for_completion_timeout(&omap_crtc->completion,
						     msecs_to_jiffies(100)));
		reinit_completion(&omap_crtc->completion);
	}
364 365 366 367

	return 0;
}

368
static void omap_crtc_encoder_setup(struct drm_crtc *crtc, bool enable)
369
{
370
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
371 372 373 374
	struct omap_drm_private *priv = crtc->dev->dev_private;
	struct drm_encoder *encoder = NULL;
	unsigned int i;

375
	DBG("%s: enable=%d", omap_crtc->name, enable);
376

377 378
	dispc_runtime_get();

379 380 381 382 383 384 385 386 387 388 389 390
	for (i = 0; i < priv->num_encoders; i++) {
		if (priv->encoders[i]->crtc == crtc) {
			encoder = priv->encoders[i];
			break;
		}
	}

	if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder)
		omap_encoder_set_enabled(omap_crtc->current_encoder, false);

	omap_crtc->current_encoder = encoder;

391 392 393
	if (encoder) {
		omap_encoder_set_enabled(encoder, false);
		if (enable) {
394
			omap_encoder_update(encoder, omap_crtc->mgr,
395
					    &omap_crtc->timings);
396 397 398 399
			omap_encoder_set_enabled(encoder, true);
		}
	}

400
	dispc_runtime_put();
401 402 403 404
}

/* -----------------------------------------------------------------------------
 * CRTC Functions
405 406
 */

407 408 409
static void omap_crtc_destroy(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
410 411 412

	DBG("%s", omap_crtc->name);

413
	WARN_ON(omap_crtc->vblank_irq.registered);
414 415
	omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);

416
	drm_crtc_cleanup(crtc);
417

418 419 420
	kfree(omap_crtc);
}

421 422 423 424 425 426 427 428
static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	return true;
}

static void omap_crtc_enable(struct drm_crtc *crtc)
429
{
430
	struct omap_drm_private *priv = crtc->dev->dev_private;
431
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
432
	unsigned int i;
433

434
	DBG("%s", omap_crtc->name);
435

436 437
	dispc_runtime_get();

438
	/* Enable all planes associated with the CRTC. */
439 440 441 442
	for (i = 0; i < priv->num_planes; i++) {
		struct drm_plane *plane = priv->planes[i];

		if (plane->crtc == crtc)
443
			WARN_ON(omap_plane_setup(plane));
444
	}
445

446
	omap_crtc_encoder_setup(crtc, true);
447
	omap_crtc_flush(crtc);
448

449
	drm_crtc_vblank_on(crtc);
450

451
	dispc_runtime_put();
452 453
}

454
static void omap_crtc_disable(struct drm_crtc *crtc)
455
{
456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
	struct omap_drm_private *priv = crtc->dev->dev_private;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	unsigned int i;

	DBG("%s", omap_crtc->name);

	omap_crtc_wait_page_flip(crtc);
	dispc_runtime_get();
	drm_crtc_vblank_off(crtc);

	/* Disable all planes associated with the CRTC. */
	for (i = 0; i < priv->num_planes; i++) {
		struct drm_plane *plane = priv->planes[i];

		if (plane->crtc == crtc)
471
			WARN_ON(omap_plane_setup(plane));
472 473
	}

474
	omap_crtc_encoder_setup(crtc, false);
475
	omap_crtc_flush(crtc);
476 477

	dispc_runtime_put();
478 479
}

480
static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
481 482
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
483
	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
484 485

	DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
486 487 488 489 490
	    omap_crtc->name, mode->base.id, mode->name,
	    mode->vrefresh, mode->clock,
	    mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
	    mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
	    mode->type, mode->flags);
491 492

	copy_timings_drm_to_omap(&omap_crtc->timings, mode);
493 494
}

495 496
static void omap_crtc_atomic_begin(struct drm_crtc *crtc)
{
497
	struct drm_pending_vblank_event *event = crtc->state->event;
498
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
499
	struct drm_device *dev = crtc->dev;
500
	unsigned long flags;
501

502
	dispc_runtime_get();
503

504 505 506
	if (event) {
		WARN_ON(omap_crtc->event);
		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
507

508 509
		spin_lock_irqsave(&dev->event_lock, flags);
		omap_crtc->event = event;
510
		spin_unlock_irqrestore(&dev->event_lock, flags);
511
	}
512
}
513

514 515 516
static void omap_crtc_atomic_flush(struct drm_crtc *crtc)
{
	omap_crtc_flush(crtc);
517

518
	dispc_runtime_put();
519 520 521

	crtc->invert_dimensions = !!(crtc->primary->state->rotation &
				    (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270)));
522 523
}

524 525 526 527
static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
					 struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t val)
528
{
529 530 531 532 533 534 535 536 537 538 539 540 541 542
	struct drm_plane_state *plane_state;
	struct drm_plane *plane = crtc->primary;

	/*
	 * Delegate property set to the primary plane. Get the plane state and
	 * set the property directly.
	 */

	plane_state = drm_atomic_get_plane_state(state->state, plane);
	if (!plane_state)
		return -EINVAL;

	return drm_atomic_plane_set_property(plane, plane_state, property, val);
}
543

544 545 546 547 548 549 550 551 552 553 554 555 556
static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
					 const struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t *val)
{
	/*
	 * Delegate property get to the primary plane. The
	 * drm_atomic_plane_get_property() function isn't exported, but can be
	 * called through drm_object_property_get_value() as that will call
	 * drm_atomic_get_property() for atomic drivers.
	 */
	return drm_object_property_get_value(&crtc->primary->base, property,
					     val);
557 558
}

559
static const struct drm_crtc_funcs omap_crtc_funcs = {
560
	.reset = drm_atomic_helper_crtc_reset,
561
	.set_config = drm_atomic_helper_set_config,
562
	.destroy = omap_crtc_destroy,
563
	.page_flip = drm_atomic_helper_page_flip,
564
	.set_property = drm_atomic_helper_crtc_set_property,
565 566
	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
567 568
	.atomic_set_property = omap_crtc_atomic_set_property,
	.atomic_get_property = omap_crtc_atomic_get_property,
569 570 571 572
};

static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
	.mode_fixup = omap_crtc_mode_fixup,
573
	.mode_set_nofb = omap_crtc_mode_set_nofb,
574 575
	.disable = omap_crtc_disable,
	.enable = omap_crtc_enable,
576 577
	.atomic_begin = omap_crtc_atomic_begin,
	.atomic_flush = omap_crtc_atomic_flush,
578 579
};

580 581 582
/* -----------------------------------------------------------------------------
 * Init and Cleanup
 */
583

584
static const char *channel_names[] = {
585 586 587 588
	[OMAP_DSS_CHANNEL_LCD] = "lcd",
	[OMAP_DSS_CHANNEL_DIGIT] = "tv",
	[OMAP_DSS_CHANNEL_LCD2] = "lcd2",
	[OMAP_DSS_CHANNEL_LCD3] = "lcd3",
589 590
};

591 592 593 594 595
void omap_crtc_pre_init(void)
{
	dss_install_mgr_ops(&mgr_ops);
}

596 597 598 599 600
void omap_crtc_pre_uninit(void)
{
	dss_uninstall_mgr_ops();
}

601 602
/* initialize crtc */
struct drm_crtc *omap_crtc_init(struct drm_device *dev,
603
		struct drm_plane *plane, enum omap_channel channel, int id)
604 605
{
	struct drm_crtc *crtc = NULL;
606
	struct omap_crtc *omap_crtc;
607
	int ret;
608 609

	DBG("%s", channel_names[channel]);
610

611
	omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
612
	if (!omap_crtc)
613
		return NULL;
614 615

	crtc = &omap_crtc->base;
616

617
	init_waitqueue_head(&omap_crtc->flip_wait);
618
	init_completion(&omap_crtc->completion);
619

620 621 622
	omap_crtc->channel = channel;
	omap_crtc->name = channel_names[channel];

623 624
	omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
	omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
625 626 627 628 629 630 631

	omap_crtc->error_irq.irqmask =
			dispc_mgr_get_sync_lost_irq(channel);
	omap_crtc->error_irq.irq = omap_crtc_error_irq;
	omap_irq_register(dev, &omap_crtc->error_irq);

	/* temporary: */
632
	omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
633

634 635 636 637 638 639 640
	ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
					&omap_crtc_funcs);
	if (ret < 0) {
		kfree(omap_crtc);
		return NULL;
	}

641 642
	drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);

643
	omap_plane_install_properties(crtc->primary, &crtc->base);
644

645 646
	omap_crtcs[channel] = omap_crtc;

647 648
	return crtc;
}