omap_crtc.c 22.8 KB
Newer Older
1
/*
R
Rob Clark 已提交
2
 * drivers/gpu/drm/omapdrm/omap_crtc.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Copyright (C) 2011 Texas Instruments
 * Author: Rob Clark <rob@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

20 21
#include <linux/completion.h>

22 23
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
24
#include <drm/drm_mode.h>
25
#include <drm/drm_plane_helper.h>
26 27

#include "omap_drv.h"
28 29 30

#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)

31 32 33 34 35 36 37
enum omap_page_flip_state {
	OMAP_PAGE_FLIP_IDLE,
	OMAP_PAGE_FLIP_WAIT,
	OMAP_PAGE_FLIP_QUEUED,
	OMAP_PAGE_FLIP_CANCELLED,
};

38 39
struct omap_crtc {
	struct drm_crtc base;
40

41
	const char *name;
42 43 44
	int pipe;
	enum omap_channel channel;
	struct omap_overlay_manager_info info;
45
	struct drm_encoder *current_encoder;
46 47 48 49 50 51 52

	/*
	 * Temporary: eventually this will go away, but it is needed
	 * for now to keep the output's happy.  (They only need
	 * mgr->id.)  Eventually this will be replaced w/ something
	 * more common-panel-framework-y
	 */
53
	struct omap_overlay_manager *mgr;
54 55 56 57

	struct omap_video_timings timings;
	bool enabled;

58
	struct omap_drm_irq vblank_irq;
59 60
	struct omap_drm_irq error_irq;

61 62
	/* list of framebuffers to unpin */
	struct list_head pending_unpins;
63

64
	/*
65 66 67 68
	 * flip_state flag indicates the current page flap state: IDLE if no
	 * page queue has been submitted, WAIT when waiting for GEM async
	 * completion, QUEUED when the page flip has been queued to the hardware
	 * or CANCELLED when the CRTC is turned off before the flip gets queued
69 70
	 * to the hardware. The flip event, if any, is stored in flip_event, and
	 * the framebuffer queued for page flip is stored in flip_fb. The
71
	 * flip_wait wait queue is used to wait for page flip completion.
72 73 74 75 76 77
	 *
	 * The flip_work work queue handles page flip requests without caring
	 * about what context the GEM async callback is called from. Possibly we
	 * should just make omap_gem always call the cb from the worker so we
	 * don't have to care about this.
	 */
78
	enum omap_page_flip_state flip_state;
79
	struct drm_pending_vblank_event *flip_event;
80
	struct drm_framebuffer *flip_fb;
81
	wait_queue_head_t flip_wait;
82
	struct work_struct flip_work;
83

84 85
	struct completion completion;

86
	bool ignore_digit_sync_lost;
87 88
};

89 90 91 92 93
struct omap_framebuffer_unpin {
	struct list_head list;
	struct drm_framebuffer *fb;
};

94 95 96 97
/* -----------------------------------------------------------------------------
 * Helper Functions
 */

98 99 100 101 102 103 104
uint32_t pipe2vbl(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	return dispc_mgr_get_vsync_irq(omap_crtc->channel);
}

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return &omap_crtc->timings;
}

enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return omap_crtc->channel;
}

/* -----------------------------------------------------------------------------
 * DSS Manager Functions
 */

121 122 123 124 125 126 127 128 129
/*
 * Manager-ops, callbacks from output when they need to configure
 * the upstream part of the video pipe.
 *
 * Most of these we can ignore until we add support for command-mode
 * panels.. for video-mode the crtc-helpers already do an adequate
 * job of sequencing the setup of the video pipe in the proper order
 */

130 131 132
/* ovl-mgr-id -> crtc */
static struct omap_crtc *omap_crtcs[8];

133
/* we can probably ignore these until we support command-mode panels: */
134
static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
135
		struct omap_dss_device *dst)
136 137 138 139 140 141 142 143 144 145 146 147 148
{
	if (mgr->output)
		return -EINVAL;

	if ((mgr->supported_outputs & dst->id) == 0)
		return -EINVAL;

	dst->manager = mgr;
	mgr->output = dst;

	return 0;
}

149
static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
150
		struct omap_dss_device *dst)
151 152 153 154 155
{
	mgr->output->manager = NULL;
	mgr->output = NULL;
}

156
static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
157 158 159
{
}

160
/* Called only from omap_crtc_setup and suspend/resume handlers. */
161 162 163 164 165 166 167 168 169 170 171 172
static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
{
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	enum omap_channel channel = omap_crtc->channel;
	struct omap_irq_wait *wait;
	u32 framedone_irq, vsync_irq;
	int ret;

	if (dispc_mgr_is_enabled(channel) == enable)
		return;

173 174 175 176 177 178 179
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		/*
		 * Digit output produces some sync lost interrupts during the
		 * first frame when enabling, so we need to ignore those.
		 */
		omap_crtc->ignore_digit_sync_lost = true;
	}
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209

	framedone_irq = dispc_mgr_get_framedone_irq(channel);
	vsync_irq = dispc_mgr_get_vsync_irq(channel);

	if (enable) {
		wait = omap_irq_wait_init(dev, vsync_irq, 1);
	} else {
		/*
		 * When we disable the digit output, we need to wait for
		 * FRAMEDONE to know that DISPC has finished with the output.
		 *
		 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
		 * that case we need to use vsync interrupt, and wait for both
		 * even and odd frames.
		 */

		if (framedone_irq)
			wait = omap_irq_wait_init(dev, framedone_irq, 1);
		else
			wait = omap_irq_wait_init(dev, vsync_irq, 2);
	}

	dispc_mgr_enable(channel, enable);

	ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
	if (ret) {
		dev_err(dev->dev, "%s: timeout waiting for %s\n",
				omap_crtc->name, enable ? "enable" : "disable");
	}

210 211 212 213 214
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		omap_crtc->ignore_digit_sync_lost = false;
		/* make sure the irq handler sees the value above */
		mb();
	}
215 216
}

217

218
static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
219
{
220 221 222 223 224
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];

	dispc_mgr_setup(omap_crtc->channel, &omap_crtc->info);
	dispc_mgr_set_timings(omap_crtc->channel,
			&omap_crtc->timings);
225
	omap_crtc_set_enabled(&omap_crtc->base, true);
226

227 228 229
	return 0;
}

230
static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
231
{
232 233
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];

234
	omap_crtc_set_enabled(&omap_crtc->base, false);
235 236
}

237
static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
238 239
		const struct omap_video_timings *timings)
{
240
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
241 242 243 244
	DBG("%s", omap_crtc->name);
	omap_crtc->timings = *timings;
}

245
static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
246 247
		const struct dss_lcd_mgr_config *config)
{
248
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
249 250 251 252
	DBG("%s", omap_crtc->name);
	dispc_mgr_set_lcd_config(omap_crtc->channel, config);
}

253
static int omap_crtc_dss_register_framedone(
254 255 256 257 258 259
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
	return 0;
}

260
static void omap_crtc_dss_unregister_framedone(
261 262 263 264 265 266
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
}

static const struct dss_mgr_ops mgr_ops = {
267 268 269 270 271 272 273 274 275
	.connect = omap_crtc_dss_connect,
	.disconnect = omap_crtc_dss_disconnect,
	.start_update = omap_crtc_dss_start_update,
	.enable = omap_crtc_dss_enable,
	.disable = omap_crtc_dss_disable,
	.set_timings = omap_crtc_dss_set_timings,
	.set_lcd_config = omap_crtc_dss_set_lcd_config,
	.register_framedone_handler = omap_crtc_dss_register_framedone,
	.unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
276 277
};

278
/* -----------------------------------------------------------------------------
279
 * Setup, Flush and Page Flip
280 281
 */

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300
void omap_crtc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);

	/* Only complete events queued for our file handle. */
	if (omap_crtc->flip_event &&
	    file == omap_crtc->flip_event->base.file_priv) {
		drm_send_vblank_event(dev, omap_crtc->pipe,
				      omap_crtc->flip_event);
		omap_crtc->flip_event = NULL;
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);
}

301 302 303 304 305 306 307 308 309 310 311 312 313 314
/* Must be called with dev->event_lock locked. */
static void omap_crtc_complete_page_flip(struct drm_crtc *crtc,
					 enum omap_page_flip_state state)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct drm_device *dev = crtc->dev;

	if (omap_crtc->flip_event) {
		drm_send_vblank_event(dev, omap_crtc->pipe,
				      omap_crtc->flip_event);
		omap_crtc->flip_event = NULL;
	}

	omap_crtc->flip_state = state;
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369

	if (state == OMAP_PAGE_FLIP_IDLE)
		wake_up(&omap_crtc->flip_wait);
}

static bool omap_crtc_page_flip_pending(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	unsigned long flags;
	bool pending;

	spin_lock_irqsave(&dev->event_lock, flags);
	pending = omap_crtc->flip_state != OMAP_PAGE_FLIP_IDLE;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

static void omap_crtc_wait_page_flip(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	bool cancelled = false;
	unsigned long flags;

	/*
	 * If we're still waiting for the GEM async operation to complete just
	 * cancel the page flip, as we're holding the CRTC mutex preventing the
	 * page flip work handler from queueing the page flip.
	 *
	 * We can't release the reference to the frame buffer here as the async
	 * operation doesn't keep its own reference to the buffer. We'll just
	 * let the page flip work queue handle that.
	 */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (omap_crtc->flip_state == OMAP_PAGE_FLIP_WAIT) {
		omap_crtc_complete_page_flip(crtc, OMAP_PAGE_FLIP_CANCELLED);
		cancelled = true;
	}
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (cancelled)
		return;

	if (wait_event_timeout(omap_crtc->flip_wait,
			       !omap_crtc_page_flip_pending(crtc),
			       msecs_to_jiffies(50)))
		return;

	dev_warn(crtc->dev->dev, "page flip timeout!\n");

	spin_lock_irqsave(&dev->event_lock, flags);
	omap_crtc_complete_page_flip(crtc, OMAP_PAGE_FLIP_IDLE);
	spin_unlock_irqrestore(&dev->event_lock, flags);
370 371
}

372 373 374 375
static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
{
	struct omap_crtc *omap_crtc =
			container_of(irq, struct omap_crtc, error_irq);
376 377 378 379 380 381 382

	if (omap_crtc->ignore_digit_sync_lost) {
		irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		if (!irqstatus)
			return;
	}

383
	DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
384 385
}

386
static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
387 388
{
	struct omap_crtc *omap_crtc =
389 390 391
			container_of(irq, struct omap_crtc, vblank_irq);
	struct drm_device *dev = omap_crtc->base.dev;
	unsigned long flags;
392

393 394 395 396 397 398 399
	if (dispc_mgr_go_busy(omap_crtc->channel))
		return;

	DBG("%s: apply done", omap_crtc->name);
	__omap_irq_unregister(dev, &omap_crtc->vblank_irq);

	/* wakeup userspace */
400 401
	spin_lock_irqsave(&dev->event_lock, flags);
	omap_crtc_complete_page_flip(&omap_crtc->base, OMAP_PAGE_FLIP_IDLE);
402 403 404
	spin_unlock_irqrestore(&dev->event_lock, flags);

	complete(&omap_crtc->completion);
405 406
}

407
int omap_crtc_flush(struct drm_crtc *crtc)
408
{
409 410
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct omap_framebuffer_unpin *fb, *next;
411

412
	DBG("%s: GO", omap_crtc->name);
413

414 415
	WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
	WARN_ON(omap_crtc->vblank_irq.registered);
416

417
	dispc_runtime_get();
418

419 420 421
	if (dispc_mgr_is_enabled(omap_crtc->channel)) {
		dispc_mgr_go(omap_crtc->channel);
		omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
422

423 424 425 426
		WARN_ON(!wait_for_completion_timeout(&omap_crtc->completion,
						     msecs_to_jiffies(100)));
		reinit_completion(&omap_crtc->completion);
	}
427

428
	dispc_runtime_put();
429

430 431 432 433 434 435
	/* Unpin and unreference pending framebuffers. */
	list_for_each_entry_safe(fb, next, &omap_crtc->pending_unpins, list) {
		omap_framebuffer_unpin(fb->fb);
		drm_framebuffer_unreference(fb->fb);
		list_del(&fb->list);
		kfree(fb);
436 437
	}

438
	return 0;
439 440
}

441
int omap_crtc_queue_unpin(struct drm_crtc *crtc, struct drm_framebuffer *fb)
442 443
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
444
	struct omap_framebuffer_unpin *unpin;
445

446 447 448
	unpin = kzalloc(sizeof(*unpin), GFP_KERNEL);
	if (!unpin)
		return -ENOMEM;
449

450 451
	unpin->fb = fb;
	list_add_tail(&unpin->list, &omap_crtc->pending_unpins);
452 453 454 455

	return 0;
}

456
static void omap_crtc_setup(struct drm_crtc *crtc)
457
{
458
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
459 460 461 462 463 464
	struct omap_drm_private *priv = crtc->dev->dev_private;
	struct drm_encoder *encoder = NULL;
	unsigned int i;

	DBG("%s: enabled=%d", omap_crtc->name, omap_crtc->enabled);

465 466
	dispc_runtime_get();

467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	for (i = 0; i < priv->num_encoders; i++) {
		if (priv->encoders[i]->crtc == crtc) {
			encoder = priv->encoders[i];
			break;
		}
	}

	if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder)
		omap_encoder_set_enabled(omap_crtc->current_encoder, false);

	omap_crtc->current_encoder = encoder;

	if (!omap_crtc->enabled) {
		if (encoder)
			omap_encoder_set_enabled(encoder, false);
	} else {
		if (encoder) {
			omap_encoder_set_enabled(encoder, false);
			omap_encoder_update(encoder, omap_crtc->mgr,
					&omap_crtc->timings);
			omap_encoder_set_enabled(encoder, true);
		}
	}

491
	dispc_runtime_put();
492 493 494 495
}

/* -----------------------------------------------------------------------------
 * CRTC Functions
496 497
 */

498 499 500
static void omap_crtc_destroy(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
501 502 503

	DBG("%s", omap_crtc->name);

504
	WARN_ON(omap_crtc->vblank_irq.registered);
505 506
	omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);

507
	drm_crtc_cleanup(crtc);
508

509 510 511
	kfree(omap_crtc);
}

512 513 514 515 516 517 518 519
static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	return true;
}

static void omap_crtc_enable(struct drm_crtc *crtc)
520
{
521
	struct omap_drm_private *priv = crtc->dev->dev_private;
522
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
523
	unsigned int i;
524

525
	DBG("%s", omap_crtc->name);
526

527
	if (omap_crtc->enabled)
528
		return;
529

530
	/* Enable all planes associated with the CRTC. */
531 532 533 534
	for (i = 0; i < priv->num_planes; i++) {
		struct drm_plane *plane = priv->planes[i];

		if (plane->crtc == crtc)
535
			WARN_ON(omap_plane_set_enable(plane, true));
536
	}
537

538
	omap_crtc->enabled = true;
539 540 541

	omap_crtc_setup(crtc);
	omap_crtc_flush(crtc);
542

543 544 545
	dispc_runtime_get();
	drm_crtc_vblank_on(crtc);
	dispc_runtime_put();
546 547
}

548
static void omap_crtc_disable(struct drm_crtc *crtc)
549
{
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
	struct omap_drm_private *priv = crtc->dev->dev_private;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	unsigned int i;

	DBG("%s", omap_crtc->name);

	if (!omap_crtc->enabled)
		return;

	omap_crtc_wait_page_flip(crtc);
	dispc_runtime_get();
	drm_crtc_vblank_off(crtc);
	dispc_runtime_put();

	/* Disable all planes associated with the CRTC. */
	for (i = 0; i < priv->num_planes; i++) {
		struct drm_plane *plane = priv->planes[i];

		if (plane->crtc == crtc)
			WARN_ON(omap_plane_set_enable(plane, false));
	}

	omap_crtc->enabled = false;

	omap_crtc_setup(crtc);
	omap_crtc_flush(crtc);
576 577 578
}

static int omap_crtc_mode_set(struct drm_crtc *crtc,
579 580 581 582
		struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode,
		int x, int y,
		struct drm_framebuffer *old_fb)
583 584 585
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

586 587 588 589 590 591 592 593 594 595 596 597 598
	mode = adjusted_mode;

	DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
			omap_crtc->name, mode->base.id, mode->name,
			mode->vrefresh, mode->clock,
			mode->hdisplay, mode->hsync_start,
			mode->hsync_end, mode->htotal,
			mode->vdisplay, mode->vsync_start,
			mode->vsync_end, mode->vtotal,
			mode->type, mode->flags);

	copy_timings_drm_to_omap(&omap_crtc->timings, mode);

599 600 601 602 603 604 605
	/*
	 * The primary plane CRTC can be reset if the plane is disabled directly
	 * through the universal plane API. Set it again here.
	 */
	crtc->primary->crtc = crtc;

	return omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
606
				   0, 0, mode->hdisplay, mode->vdisplay,
607
				   x, y, mode->hdisplay, mode->vdisplay);
608 609
}

610 611 612 613 614 615 616 617 618 619 620 621 622
static void omap_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	bool enable = (mode == DRM_MODE_DPMS_ON);

	DBG("%s: %d", omap_crtc->name, mode);

	if (enable)
		omap_crtc_enable(crtc);
	else
		omap_crtc_disable(crtc);
}

623 624 625
static void omap_crtc_prepare(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
626
	DBG("%s", omap_crtc->name);
627 628 629 630 631 632
	omap_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
}

static void omap_crtc_commit(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
633
	DBG("%s", omap_crtc->name);
634 635 636 637
	omap_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
}

static int omap_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
638
		struct drm_framebuffer *old_fb)
639
{
640
	struct drm_plane *plane = crtc->primary;
641
	struct drm_display_mode *mode = &crtc->mode;
642
	int ret;
643

644 645 646 647 648
	ret = omap_plane_mode_set(plane, crtc, crtc->primary->fb,
				  0, 0, mode->hdisplay, mode->vdisplay,
				  x, y, mode->hdisplay, mode->vdisplay);
	if (ret < 0)
		return ret;
T
Tomi Valkeinen 已提交
649

650
	return omap_crtc_flush(crtc);
651 652
}

653
static void page_flip_worker(struct work_struct *work)
654
{
655
	struct omap_crtc *omap_crtc =
656
			container_of(work, struct omap_crtc, flip_work);
657 658
	struct drm_crtc *crtc = &omap_crtc->base;
	struct drm_display_mode *mode = &crtc->mode;
659 660
	struct drm_device *dev = crtc->dev;
	struct drm_framebuffer *fb;
661
	struct drm_gem_object *bo;
662 663
	unsigned long flags;
	bool queue_flip;
664

665
	drm_modeset_lock(&crtc->mutex, NULL);
666 667

	spin_lock_irqsave(&dev->event_lock, flags);
668

669 670 671 672 673 674 675 676 677 678 679 680
	/*
	 * The page flip could have been cancelled while waiting for the GEM
	 * async operation to complete. Don't queue the flip in that case.
	 */
	if (omap_crtc->flip_state == OMAP_PAGE_FLIP_WAIT) {
		omap_crtc->flip_state = OMAP_PAGE_FLIP_QUEUED;
		queue_flip = true;
	} else {
		omap_crtc->flip_state = OMAP_PAGE_FLIP_IDLE;
		queue_flip = false;
	}

681 682 683 684
	fb = omap_crtc->flip_fb;
	omap_crtc->flip_fb = NULL;

	spin_unlock_irqrestore(&dev->event_lock, flags);
685 686 687 688 689 690 691 692 693

	if (queue_flip) {
		omap_plane_mode_set(crtc->primary, crtc, fb,
				    0, 0, mode->hdisplay, mode->vdisplay,
				    crtc->x, crtc->y, mode->hdisplay,
				    mode->vdisplay);
		omap_crtc_flush(crtc);
	}

694
	drm_modeset_unlock(&crtc->mutex);
695

696
	bo = omap_framebuffer_bo(fb, 0);
697
	drm_gem_object_unreference_unlocked(bo);
698
	drm_framebuffer_unreference(fb);
699 700
}

701 702 703 704 705 706 707
static void page_flip_cb(void *arg)
{
	struct drm_crtc *crtc = arg;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct omap_drm_private *priv = crtc->dev->dev_private;

	/* avoid assumptions about what ctxt we are called from: */
708
	queue_work(priv->wq, &omap_crtc->flip_work);
709 710
}

711 712 713 714
static int omap_crtc_page_flip(struct drm_crtc *crtc,
			       struct drm_framebuffer *fb,
			       struct drm_pending_vblank_event *event,
			       uint32_t page_flip_flags)
715 716 717
{
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
718
	struct drm_plane *primary = crtc->primary;
719
	struct drm_gem_object *bo;
720
	unsigned long flags;
721

722
	DBG("%d -> %d (event=%p)", primary->fb ? primary->fb->base.id : -1,
723
			fb->base.id, event);
724

725 726
	spin_lock_irqsave(&dev->event_lock, flags);

727
	if (omap_crtc->flip_state != OMAP_PAGE_FLIP_IDLE) {
728
		spin_unlock_irqrestore(&dev->event_lock, flags);
729
		dev_err(dev->dev, "already a pending flip\n");
730
		return -EBUSY;
731 732
	}

733 734 735 736 737 738 739 740 741
	/*
	 * Store a reference to the framebuffer queued for page flip in the CRTC
	 * private structure. We can't rely on crtc->primary->fb in the page
	 * flip worker, as a racing CRTC disable (due for instance to an
	 * explicit framebuffer deletion from userspace) would set that field to
	 * NULL before the worker gets a change to run.
	 */
	drm_framebuffer_reference(fb);
	omap_crtc->flip_fb = fb;
742
	omap_crtc->flip_event = event;
743
	omap_crtc->flip_state = OMAP_PAGE_FLIP_WAIT;
744

745
	primary->fb = fb;
746

747 748
	spin_unlock_irqrestore(&dev->event_lock, flags);

749 750 751 752 753 754 755 756 757
	/*
	 * Hold a reference temporarily until the crtc is updated
	 * and takes the reference to the bo.  This avoids it
	 * getting freed from under us:
	 */
	bo = omap_framebuffer_bo(fb, 0);
	drm_gem_object_reference(bo);

	omap_gem_op_async(bo, OMAP_GEM_READ, page_flip_cb, crtc);
758 759 760 761

	return 0;
}

762 763 764
static int omap_crtc_set_property(struct drm_crtc *crtc,
		struct drm_property *property, uint64_t val)
{
765
	if (property == crtc->dev->mode_config.rotation_property) {
766 767 768 769
		crtc->invert_dimensions =
				!!(val & ((1LL << DRM_ROTATE_90) | (1LL << DRM_ROTATE_270)));
	}

770
	return omap_plane_set_property(crtc->primary, property, val);
771 772
}

773 774 775
static const struct drm_crtc_funcs omap_crtc_funcs = {
	.set_config = drm_crtc_helper_set_config,
	.destroy = omap_crtc_destroy,
776
	.page_flip = omap_crtc_page_flip,
777
	.set_property = omap_crtc_set_property,
778 779 780 781 782 783 784 785 786
};

static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
	.dpms = omap_crtc_dpms,
	.mode_fixup = omap_crtc_mode_fixup,
	.mode_set = omap_crtc_mode_set,
	.prepare = omap_crtc_prepare,
	.commit = omap_crtc_commit,
	.mode_set_base = omap_crtc_mode_set_base,
787 788
	.disable = omap_crtc_disable,
	.enable = omap_crtc_enable,
789 790
};

791 792 793
/* -----------------------------------------------------------------------------
 * Init and Cleanup
 */
794

795
static const char *channel_names[] = {
796 797 798 799
	[OMAP_DSS_CHANNEL_LCD] = "lcd",
	[OMAP_DSS_CHANNEL_DIGIT] = "tv",
	[OMAP_DSS_CHANNEL_LCD2] = "lcd2",
	[OMAP_DSS_CHANNEL_LCD3] = "lcd3",
800 801
};

802 803 804 805 806
void omap_crtc_pre_init(void)
{
	dss_install_mgr_ops(&mgr_ops);
}

807 808 809 810 811
void omap_crtc_pre_uninit(void)
{
	dss_uninstall_mgr_ops();
}

812 813
/* initialize crtc */
struct drm_crtc *omap_crtc_init(struct drm_device *dev,
814
		struct drm_plane *plane, enum omap_channel channel, int id)
815 816
{
	struct drm_crtc *crtc = NULL;
817 818
	struct omap_crtc *omap_crtc;
	struct omap_overlay_manager_info *info;
819
	int ret;
820 821

	DBG("%s", channel_names[channel]);
822

823
	omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
824
	if (!omap_crtc)
825
		return NULL;
826 827

	crtc = &omap_crtc->base;
828

829
	INIT_WORK(&omap_crtc->flip_work, page_flip_worker);
830
	init_waitqueue_head(&omap_crtc->flip_wait);
831

832
	INIT_LIST_HEAD(&omap_crtc->pending_unpins);
833

834
	init_completion(&omap_crtc->completion);
835

836 837 838 839
	omap_crtc->channel = channel;
	omap_crtc->name = channel_names[channel];
	omap_crtc->pipe = id;

840 841
	omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
	omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
842 843 844 845 846 847 848

	omap_crtc->error_irq.irqmask =
			dispc_mgr_get_sync_lost_irq(channel);
	omap_crtc->error_irq.irq = omap_crtc_error_irq;
	omap_irq_register(dev, &omap_crtc->error_irq);

	/* temporary: */
849
	omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
850 851 852 853 854 855 856

	/* TODO: fix hard-coded setup.. add properties! */
	info = &omap_crtc->info;
	info->default_color = 0x00000000;
	info->trans_key = 0x00000000;
	info->trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
	info->trans_enabled = false;
857

858 859 860 861 862 863 864
	ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
					&omap_crtc_funcs);
	if (ret < 0) {
		kfree(omap_crtc);
		return NULL;
	}

865 866
	drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);

867
	omap_plane_install_properties(crtc->primary, &crtc->base);
868

869 870
	omap_crtcs[channel] = omap_crtc;

871 872
	return crtc;
}