8250_dw.c 13.7 KB
Newer Older
J
Jamie Iles 已提交
1 2 3 4
/*
 * Synopsys DesignWare 8250 driver.
 *
 * Copyright 2011 Picochip, Jamie Iles.
5
 * Copyright 2013 Intel Corporation
J
Jamie Iles 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
 * LCR is written whilst busy.  If it is, then a busy detect interrupt is
 * raised, the LCR needs to be rewritten and the uart status register read.
 */
#include <linux/device.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/serial_8250.h>
#include <linux/serial_core.h>
#include <linux/serial_reg.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/platform_device.h>
#include <linux/slab.h>
27
#include <linux/acpi.h>
28
#include <linux/clk.h>
29
#include <linux/reset.h>
30
#include <linux/pm_runtime.h>
J
Jamie Iles 已提交
31

32 33
#include <asm/byteorder.h>

34 35
#include "8250.h"

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
/* Offsets for the DesignWare specific registers */
#define DW_UART_USR	0x1f /* UART Status Register */
#define DW_UART_CPR	0xf4 /* Component Parameter Register */
#define DW_UART_UCV	0xf8 /* UART Component Version */

/* Component Parameter Register bits */
#define DW_UART_CPR_ABP_DATA_WIDTH	(3 << 0)
#define DW_UART_CPR_AFCE_MODE		(1 << 4)
#define DW_UART_CPR_THRE_MODE		(1 << 5)
#define DW_UART_CPR_SIR_MODE		(1 << 6)
#define DW_UART_CPR_SIR_LP_MODE		(1 << 7)
#define DW_UART_CPR_ADDITIONAL_FEATURES	(1 << 8)
#define DW_UART_CPR_FIFO_ACCESS		(1 << 9)
#define DW_UART_CPR_FIFO_STAT		(1 << 10)
#define DW_UART_CPR_SHADOW		(1 << 11)
#define DW_UART_CPR_ENCODED_PARMS	(1 << 12)
#define DW_UART_CPR_DMA_EXTRA		(1 << 13)
#define DW_UART_CPR_FIFO_MODE		(0xff << 16)
/* Helper for fifo size calculation */
#define DW_UART_CPR_FIFO_SIZE(a)	(((a >> 16) & 0xff) * 16)


J
Jamie Iles 已提交
58
struct dw8250_data {
59 60 61 62
	u8			usr_reg;
	int			last_mcr;
	int			line;
	struct clk		*clk;
63
	struct clk		*pclk;
64
	struct reset_control	*rst;
65
	struct uart_8250_dma	dma;
J
Jamie Iles 已提交
66 67
};

68 69 70 71 72 73
#define BYT_PRV_CLK			0x800
#define BYT_PRV_CLK_EN			(1 << 0)
#define BYT_PRV_CLK_M_VAL_SHIFT		1
#define BYT_PRV_CLK_N_VAL_SHIFT		16
#define BYT_PRV_CLK_UPDATE		(1 << 31)

74 75 76 77 78 79 80 81 82 83 84 85 86
static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

	/* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
	if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
		value |= UART_MSR_CTS;
		value &= ~UART_MSR_DCTS;
	}

	return value;
}

87 88
static void dw8250_force_idle(struct uart_port *p)
{
89 90 91
	struct uart_8250_port *up = up_to_u8250p(p);

	serial8250_clear_and_reinit_fifos(up);
92 93 94
	(void)p->serial_in(p, UART_RX);
}

J
Jamie Iles 已提交
95 96 97 98
static void dw8250_serial_out(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

99 100 101 102
	if (offset == UART_MCR)
		d->last_mcr = value;

	writeb(value, p->membase + (offset << p->regshift));
103 104 105 106 107

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
108 109
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
110 111 112 113 114 115
				return;
			dw8250_force_idle(p);
			writeb(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
116 117 118 119
}

static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
{
120
	unsigned int value = readb(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
121

122
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
123 124
}

125 126 127 128 129 130 131
/* Read Back (rb) version to ensure register access ording. */
static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
{
	dw8250_serial_out(p, offset, value);
	dw8250_serial_in(p, UART_LCR);
}

J
Jamie Iles 已提交
132 133 134 135
static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

136 137 138 139
	if (offset == UART_MCR)
		d->last_mcr = value;

	writel(value, p->membase + (offset << p->regshift));
140 141 142 143 144

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
145 146
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
147 148 149 150 151 152
				return;
			dw8250_force_idle(p);
			writel(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
153 154 155 156
}

static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
{
157
	unsigned int value = readl(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
158

159
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
160 161 162 163 164 165 166 167 168 169
}

static int dw8250_handle_irq(struct uart_port *p)
{
	struct dw8250_data *d = p->private_data;
	unsigned int iir = p->serial_in(p, UART_IIR);

	if (serial8250_handle_irq(p, iir)) {
		return 1;
	} else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
170
		/* Clear the USR */
171
		(void)p->serial_in(p, d->usr_reg);
J
Jamie Iles 已提交
172 173 174 175 176 177 178

		return 1;
	}

	return 0;
}

179 180 181 182 183 184 185 186 187 188 189 190
static void
dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
{
	if (!state)
		pm_runtime_get_sync(port->dev);

	serial8250_do_pm(port, state, old);

	if (state)
		pm_runtime_put_sync_suspend(port->dev);
}

191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
			       struct ktermios *old)
{
	unsigned int baud = tty_termios_baud_rate(termios);
	struct dw8250_data *d = p->private_data;
	unsigned int rate;
	int ret;

	if (IS_ERR(d->clk) || !old)
		goto out;

	/* Not requesting clock rates below 1.8432Mhz */
	if (baud < 115200)
		baud = 115200;

	clk_disable_unprepare(d->clk);
	rate = clk_round_rate(d->clk, baud * 16);
	ret = clk_set_rate(d->clk, rate);
	clk_prepare_enable(d->clk);

	if (!ret)
		p->uartclk = rate;
out:
	serial8250_do_set_termios(p, termios, old);
}

217 218
static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
{
219
	return false;
220 221
}

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
static void dw8250_setup_port(struct uart_8250_port *up)
{
	struct uart_port	*p = &up->port;
	u32			reg = readl(p->membase + DW_UART_UCV);

	/*
	 * If the Component Version Register returns zero, we know that
	 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
	 */
	if (!reg)
		return;

	dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
		(reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);

	reg = readl(p->membase + DW_UART_CPR);
	if (!reg)
		return;

	/* Select the type based on fifo */
	if (reg & DW_UART_CPR_FIFO_MODE) {
		p->type = PORT_16550A;
		p->flags |= UPF_FIXED_TYPE;
		p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
		up->tx_loadsz = p->fifosize;
		up->capabilities = UART_CAP_FIFO;
	}

	if (reg & DW_UART_CPR_AFCE_MODE)
		up->capabilities |= UART_CAP_AFE;
}

static int dw8250_probe_of(struct uart_port *p,
			   struct dw8250_data *data)
256 257
{
	struct device_node	*np = p->dev->of_node;
258
	struct uart_8250_port *up = up_to_u8250p(p);
259
	u32			val;
260 261 262 263 264 265 266 267 268 269 270 271
	bool has_ucv = true;

	if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
#ifdef __BIG_ENDIAN
		/*
		 * Low order bits of these 64-bit registers, when
		 * accessed as a byte, are 7 bytes further down in the
		 * address space in big endian mode.
		 */
		p->membase += 7;
#endif
		p->serial_out = dw8250_serial_out_rb;
272
		p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
273 274 275 276
		p->type = PORT_OCTEON;
		data->usr_reg = 0x27;
		has_ucv = false;
	} else if (!of_property_read_u32(np, "reg-io-width", &val)) {
277 278 279 280 281 282 283 284 285 286 287 288 289
		switch (val) {
		case 1:
			break;
		case 4:
			p->iotype = UPIO_MEM32;
			p->serial_in = dw8250_serial_in32;
			p->serial_out = dw8250_serial_out32;
			break;
		default:
			dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
			return -EINVAL;
		}
	}
290
	if (has_ucv)
291
		dw8250_setup_port(up);
292

293 294 295 296 297 298 299 300
	/* if we have a valid fifosize, try hooking up DMA here */
	if (p->fifosize) {
		up->dma = &data->dma;

		up->dma->rxconf.src_maxburst = p->fifosize / 4;
		up->dma->txconf.dst_maxburst = p->fifosize / 4;
	}

301 302 303
	if (!of_property_read_u32(np, "reg-shift", &val))
		p->regshift = val;

304 305 306 307 308
	/* clock got configured through clk api, all done */
	if (p->uartclk)
		return 0;

	/* try to find out clock frequency from DT as fallback */
309
	if (of_property_read_u32(np, "clock-frequency", &val)) {
310
		dev_err(p->dev, "clk or clock-frequency not defined\n");
311 312 313 314 315 316 317
		return -EINVAL;
	}
	p->uartclk = val;

	return 0;
}

318 319
static int dw8250_probe_acpi(struct uart_8250_port *up,
			     struct dw8250_data *data)
320
{
321
	struct uart_port *p = &up->port;
322

323 324
	dw8250_setup_port(up);

325 326 327 328
	p->iotype = UPIO_MEM32;
	p->serial_in = dw8250_serial_in32;
	p->serial_out = dw8250_serial_out32;
	p->regshift = 2;
329

330
	up->dma = &data->dma;
331 332 333

	up->dma->rxconf.src_maxburst = p->fifosize / 4;
	up->dma->txconf.dst_maxburst = p->fifosize / 4;
334

335
	up->port.set_termios = dw8250_set_termios;
336

337 338 339
	return 0;
}

B
Bill Pemberton 已提交
340
static int dw8250_probe(struct platform_device *pdev)
J
Jamie Iles 已提交
341
{
342
	struct uart_8250_port uart = {};
J
Jamie Iles 已提交
343 344 345
	struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	struct dw8250_data *data;
346
	int err;
J
Jamie Iles 已提交
347 348 349 350 351 352

	if (!regs || !irq) {
		dev_err(&pdev->dev, "no registers/irq defined\n");
		return -EINVAL;
	}

353 354 355 356
	spin_lock_init(&uart.port.lock);
	uart.port.mapbase = regs->start;
	uart.port.irq = irq->start;
	uart.port.handle_irq = dw8250_handle_irq;
357
	uart.port.pm = dw8250_do_pm;
358
	uart.port.type = PORT_8250;
H
Heikki Krogerus 已提交
359
	uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
360
	uart.port.dev = &pdev->dev;
J
Jamie Iles 已提交
361

362 363
	uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
					 resource_size(regs));
H
Heikki Krogerus 已提交
364 365 366
	if (!uart.port.membase)
		return -ENOMEM;

367 368 369 370
	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

371
	data->usr_reg = DW_UART_USR;
372
	data->clk = devm_clk_get(&pdev->dev, "baudclk");
373
	if (IS_ERR(data->clk) && PTR_ERR(data->clk) != -EPROBE_DEFER)
374
		data->clk = devm_clk_get(&pdev->dev, NULL);
375 376
	if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER)
		return -EPROBE_DEFER;
377
	if (!IS_ERR(data->clk)) {
378 379 380 381 382 383 384 385 386
		err = clk_prepare_enable(data->clk);
		if (err)
			dev_warn(&pdev->dev, "could not enable optional baudclk: %d\n",
				 err);
		else
			uart.port.uartclk = clk_get_rate(data->clk);
	}

	data->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
387 388 389 390
	if (IS_ERR(data->clk) && PTR_ERR(data->clk) == -EPROBE_DEFER) {
		err = -EPROBE_DEFER;
		goto err_clk;
	}
391 392 393 394
	if (!IS_ERR(data->pclk)) {
		err = clk_prepare_enable(data->pclk);
		if (err) {
			dev_err(&pdev->dev, "could not enable apb_pclk\n");
395
			goto err_clk;
396
		}
397 398
	}

399
	data->rst = devm_reset_control_get_optional(&pdev->dev, NULL);
400 401 402 403
	if (IS_ERR(data->rst) && PTR_ERR(data->rst) == -EPROBE_DEFER) {
		err = -EPROBE_DEFER;
		goto err_pclk;
	}
404 405 406
	if (!IS_ERR(data->rst))
		reset_control_deassert(data->rst);

407 408 409 410
	data->dma.rx_param = data;
	data->dma.tx_param = data;
	data->dma.fn = dw8250_dma_filter;

411 412 413
	uart.port.iotype = UPIO_MEM;
	uart.port.serial_in = dw8250_serial_in;
	uart.port.serial_out = dw8250_serial_out;
414
	uart.port.private_data = data;
415 416

	if (pdev->dev.of_node) {
417
		err = dw8250_probe_of(&uart.port, data);
418
		if (err)
419
			goto err_reset;
420
	} else if (ACPI_HANDLE(&pdev->dev)) {
421
		err = dw8250_probe_acpi(&uart, data);
422
		if (err)
423
			goto err_reset;
424
	} else {
425 426
		err = -ENODEV;
		goto err_reset;
J
Jamie Iles 已提交
427 428
	}

429
	data->line = serial8250_register_8250_port(&uart);
430 431 432 433
	if (data->line < 0) {
		err = data->line;
		goto err_reset;
	}
J
Jamie Iles 已提交
434 435 436

	platform_set_drvdata(pdev, data);

437 438 439
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

J
Jamie Iles 已提交
440
	return 0;
441 442 443 444 445 446 447 448 449 450 451 452 453 454

err_reset:
	if (!IS_ERR(data->rst))
		reset_control_assert(data->rst);

err_pclk:
	if (!IS_ERR(data->pclk))
		clk_disable_unprepare(data->pclk);

err_clk:
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);

	return err;
J
Jamie Iles 已提交
455 456
}

B
Bill Pemberton 已提交
457
static int dw8250_remove(struct platform_device *pdev)
J
Jamie Iles 已提交
458 459 460
{
	struct dw8250_data *data = platform_get_drvdata(pdev);

461 462
	pm_runtime_get_sync(&pdev->dev);

J
Jamie Iles 已提交
463 464
	serial8250_unregister_port(data->line);

465 466 467
	if (!IS_ERR(data->rst))
		reset_control_assert(data->rst);

468 469 470
	if (!IS_ERR(data->pclk))
		clk_disable_unprepare(data->pclk);

471 472 473
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);

474 475 476
	pm_runtime_disable(&pdev->dev);
	pm_runtime_put_noidle(&pdev->dev);

J
Jamie Iles 已提交
477 478 479
	return 0;
}

480
#ifdef CONFIG_PM_SLEEP
481
static int dw8250_suspend(struct device *dev)
482
{
483
	struct dw8250_data *data = dev_get_drvdata(dev);
484 485 486 487 488 489

	serial8250_suspend_port(data->line);

	return 0;
}

490
static int dw8250_resume(struct device *dev)
491
{
492
	struct dw8250_data *data = dev_get_drvdata(dev);
493 494 495 496 497

	serial8250_resume_port(data->line);

	return 0;
}
498
#endif /* CONFIG_PM_SLEEP */
499

500 501 502 503 504
#ifdef CONFIG_PM_RUNTIME
static int dw8250_runtime_suspend(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

505 506
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);
507

508 509 510
	if (!IS_ERR(data->pclk))
		clk_disable_unprepare(data->pclk);

511 512 513 514 515 516 517
	return 0;
}

static int dw8250_runtime_resume(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

518 519 520
	if (!IS_ERR(data->pclk))
		clk_prepare_enable(data->pclk);

521 522
	if (!IS_ERR(data->clk))
		clk_prepare_enable(data->clk);
523 524 525 526 527 528 529 530 531 532

	return 0;
}
#endif

static const struct dev_pm_ops dw8250_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
	SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
};

533
static const struct of_device_id dw8250_of_match[] = {
J
Jamie Iles 已提交
534
	{ .compatible = "snps,dw-apb-uart" },
535
	{ .compatible = "cavium,octeon-3860-uart" },
J
Jamie Iles 已提交
536 537
	{ /* Sentinel */ }
};
538
MODULE_DEVICE_TABLE(of, dw8250_of_match);
J
Jamie Iles 已提交
539

540
static const struct acpi_device_id dw8250_acpi_match[] = {
541 542
	{ "INT33C4", 0 },
	{ "INT33C5", 0 },
543 544
	{ "INT3434", 0 },
	{ "INT3435", 0 },
545
	{ "80860F0A", 0 },
546
	{ "8086228A", 0 },
547 548 549 550
	{ },
};
MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);

J
Jamie Iles 已提交
551 552 553 554
static struct platform_driver dw8250_platform_driver = {
	.driver = {
		.name		= "dw-apb-uart",
		.owner		= THIS_MODULE,
555
		.pm		= &dw8250_pm_ops,
556
		.of_match_table	= dw8250_of_match,
557
		.acpi_match_table = ACPI_PTR(dw8250_acpi_match),
J
Jamie Iles 已提交
558 559
	},
	.probe			= dw8250_probe,
560
	.remove			= dw8250_remove,
J
Jamie Iles 已提交
561 562
};

563
module_platform_driver(dw8250_platform_driver);
J
Jamie Iles 已提交
564 565 566 567

MODULE_AUTHOR("Jamie Iles");
MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");