8250_dw.c 12.8 KB
Newer Older
J
Jamie Iles 已提交
1 2 3 4
/*
 * Synopsys DesignWare 8250 driver.
 *
 * Copyright 2011 Picochip, Jamie Iles.
5
 * Copyright 2013 Intel Corporation
J
Jamie Iles 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
 * LCR is written whilst busy.  If it is, then a busy detect interrupt is
 * raised, the LCR needs to be rewritten and the uart status register read.
 */
#include <linux/device.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/serial_8250.h>
#include <linux/serial_core.h>
#include <linux/serial_reg.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/platform_device.h>
#include <linux/slab.h>
27
#include <linux/acpi.h>
28
#include <linux/clk.h>
29
#include <linux/pm_runtime.h>
J
Jamie Iles 已提交
30

31 32
#include <asm/byteorder.h>

33 34
#include "8250.h"

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
/* Offsets for the DesignWare specific registers */
#define DW_UART_USR	0x1f /* UART Status Register */
#define DW_UART_CPR	0xf4 /* Component Parameter Register */
#define DW_UART_UCV	0xf8 /* UART Component Version */

/* Component Parameter Register bits */
#define DW_UART_CPR_ABP_DATA_WIDTH	(3 << 0)
#define DW_UART_CPR_AFCE_MODE		(1 << 4)
#define DW_UART_CPR_THRE_MODE		(1 << 5)
#define DW_UART_CPR_SIR_MODE		(1 << 6)
#define DW_UART_CPR_SIR_LP_MODE		(1 << 7)
#define DW_UART_CPR_ADDITIONAL_FEATURES	(1 << 8)
#define DW_UART_CPR_FIFO_ACCESS		(1 << 9)
#define DW_UART_CPR_FIFO_STAT		(1 << 10)
#define DW_UART_CPR_SHADOW		(1 << 11)
#define DW_UART_CPR_ENCODED_PARMS	(1 << 12)
#define DW_UART_CPR_DMA_EXTRA		(1 << 13)
#define DW_UART_CPR_FIFO_MODE		(0xff << 16)
/* Helper for fifo size calculation */
#define DW_UART_CPR_FIFO_SIZE(a)	(((a >> 16) & 0xff) * 16)


J
Jamie Iles 已提交
57
struct dw8250_data {
58 59 60 61
	u8			usr_reg;
	int			last_mcr;
	int			line;
	struct clk		*clk;
62
	struct clk		*pclk;
63
	struct uart_8250_dma	dma;
J
Jamie Iles 已提交
64 65
};

66 67 68 69 70 71
#define BYT_PRV_CLK			0x800
#define BYT_PRV_CLK_EN			(1 << 0)
#define BYT_PRV_CLK_M_VAL_SHIFT		1
#define BYT_PRV_CLK_N_VAL_SHIFT		16
#define BYT_PRV_CLK_UPDATE		(1 << 31)

72 73 74 75 76 77 78 79 80 81 82 83 84
static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

	/* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
	if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
		value |= UART_MSR_CTS;
		value &= ~UART_MSR_DCTS;
	}

	return value;
}

85 86
static void dw8250_force_idle(struct uart_port *p)
{
87 88 89
	struct uart_8250_port *up = up_to_u8250p(p);

	serial8250_clear_and_reinit_fifos(up);
90 91 92
	(void)p->serial_in(p, UART_RX);
}

J
Jamie Iles 已提交
93 94 95 96
static void dw8250_serial_out(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

97 98 99 100
	if (offset == UART_MCR)
		d->last_mcr = value;

	writeb(value, p->membase + (offset << p->regshift));
101 102 103 104 105

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
106 107
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
108 109 110 111 112 113
				return;
			dw8250_force_idle(p);
			writeb(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
114 115 116 117
}

static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
{
118
	unsigned int value = readb(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
119

120
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
121 122
}

123 124 125 126 127 128 129
/* Read Back (rb) version to ensure register access ording. */
static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
{
	dw8250_serial_out(p, offset, value);
	dw8250_serial_in(p, UART_LCR);
}

J
Jamie Iles 已提交
130 131 132 133
static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

134 135 136 137
	if (offset == UART_MCR)
		d->last_mcr = value;

	writel(value, p->membase + (offset << p->regshift));
138 139 140 141 142

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
143 144
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
145 146 147 148 149 150
				return;
			dw8250_force_idle(p);
			writel(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
151 152 153 154
}

static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
{
155
	unsigned int value = readl(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
156

157
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
158 159 160 161 162 163 164 165 166 167
}

static int dw8250_handle_irq(struct uart_port *p)
{
	struct dw8250_data *d = p->private_data;
	unsigned int iir = p->serial_in(p, UART_IIR);

	if (serial8250_handle_irq(p, iir)) {
		return 1;
	} else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
168
		/* Clear the USR */
169
		(void)p->serial_in(p, d->usr_reg);
J
Jamie Iles 已提交
170 171 172 173 174 175 176

		return 1;
	}

	return 0;
}

177 178 179 180 181 182 183 184 185 186 187 188
static void
dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
{
	if (!state)
		pm_runtime_get_sync(port->dev);

	serial8250_do_pm(port, state, old);

	if (state)
		pm_runtime_put_sync_suspend(port->dev);
}

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
			       struct ktermios *old)
{
	unsigned int baud = tty_termios_baud_rate(termios);
	struct dw8250_data *d = p->private_data;
	unsigned int rate;
	int ret;

	if (IS_ERR(d->clk) || !old)
		goto out;

	/* Not requesting clock rates below 1.8432Mhz */
	if (baud < 115200)
		baud = 115200;

	clk_disable_unprepare(d->clk);
	rate = clk_round_rate(d->clk, baud * 16);
	ret = clk_set_rate(d->clk, rate);
	clk_prepare_enable(d->clk);

	if (!ret)
		p->uartclk = rate;
out:
	serial8250_do_set_termios(p, termios, old);
}

215 216 217 218 219 220 221 222
static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw8250_data *data = param;

	return chan->chan_id == data->dma.tx_chan_id ||
	       chan->chan_id == data->dma.rx_chan_id;
}

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
static void dw8250_setup_port(struct uart_8250_port *up)
{
	struct uart_port	*p = &up->port;
	u32			reg = readl(p->membase + DW_UART_UCV);

	/*
	 * If the Component Version Register returns zero, we know that
	 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
	 */
	if (!reg)
		return;

	dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
		(reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);

	reg = readl(p->membase + DW_UART_CPR);
	if (!reg)
		return;

	/* Select the type based on fifo */
	if (reg & DW_UART_CPR_FIFO_MODE) {
		p->type = PORT_16550A;
		p->flags |= UPF_FIXED_TYPE;
		p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
		up->tx_loadsz = p->fifosize;
		up->capabilities = UART_CAP_FIFO;
	}

	if (reg & DW_UART_CPR_AFCE_MODE)
		up->capabilities |= UART_CAP_AFE;
}

static int dw8250_probe_of(struct uart_port *p,
			   struct dw8250_data *data)
257 258
{
	struct device_node	*np = p->dev->of_node;
259
	struct uart_8250_port *up = up_to_u8250p(p);
260
	u32			val;
261 262 263 264 265 266 267 268 269 270 271 272
	bool has_ucv = true;

	if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
#ifdef __BIG_ENDIAN
		/*
		 * Low order bits of these 64-bit registers, when
		 * accessed as a byte, are 7 bytes further down in the
		 * address space in big endian mode.
		 */
		p->membase += 7;
#endif
		p->serial_out = dw8250_serial_out_rb;
273
		p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
274 275 276 277
		p->type = PORT_OCTEON;
		data->usr_reg = 0x27;
		has_ucv = false;
	} else if (!of_property_read_u32(np, "reg-io-width", &val)) {
278 279 280 281 282 283 284 285 286 287 288 289 290
		switch (val) {
		case 1:
			break;
		case 4:
			p->iotype = UPIO_MEM32;
			p->serial_in = dw8250_serial_in32;
			p->serial_out = dw8250_serial_out32;
			break;
		default:
			dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
			return -EINVAL;
		}
	}
291
	if (has_ucv)
292
		dw8250_setup_port(up);
293 294 295 296

	if (!of_property_read_u32(np, "reg-shift", &val))
		p->regshift = val;

297 298 299 300 301
	/* clock got configured through clk api, all done */
	if (p->uartclk)
		return 0;

	/* try to find out clock frequency from DT as fallback */
302
	if (of_property_read_u32(np, "clock-frequency", &val)) {
303
		dev_err(p->dev, "clk or clock-frequency not defined\n");
304 305 306 307 308 309 310
		return -EINVAL;
	}
	p->uartclk = val;

	return 0;
}

311 312
static int dw8250_probe_acpi(struct uart_8250_port *up,
			     struct dw8250_data *data)
313
{
314
	struct uart_port *p = &up->port;
315

316 317
	dw8250_setup_port(up);

318 319 320 321
	p->iotype = UPIO_MEM32;
	p->serial_in = dw8250_serial_in32;
	p->serial_out = dw8250_serial_out32;
	p->regshift = 2;
322

323
	up->dma = &data->dma;
324 325 326

	up->dma->rxconf.src_maxburst = p->fifosize / 4;
	up->dma->txconf.dst_maxburst = p->fifosize / 4;
327

328
	up->port.set_termios = dw8250_set_termios;
329

330 331 332
	return 0;
}

B
Bill Pemberton 已提交
333
static int dw8250_probe(struct platform_device *pdev)
J
Jamie Iles 已提交
334
{
335
	struct uart_8250_port uart = {};
J
Jamie Iles 已提交
336 337 338
	struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	struct dw8250_data *data;
339
	int err;
J
Jamie Iles 已提交
340 341 342 343 344 345

	if (!regs || !irq) {
		dev_err(&pdev->dev, "no registers/irq defined\n");
		return -EINVAL;
	}

346 347 348 349
	spin_lock_init(&uart.port.lock);
	uart.port.mapbase = regs->start;
	uart.port.irq = irq->start;
	uart.port.handle_irq = dw8250_handle_irq;
350
	uart.port.pm = dw8250_do_pm;
351
	uart.port.type = PORT_8250;
H
Heikki Krogerus 已提交
352
	uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
353
	uart.port.dev = &pdev->dev;
J
Jamie Iles 已提交
354

355 356
	uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
					 resource_size(regs));
H
Heikki Krogerus 已提交
357 358 359
	if (!uart.port.membase)
		return -ENOMEM;

360 361 362 363
	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

364
	data->usr_reg = DW_UART_USR;
365 366 367
	data->clk = devm_clk_get(&pdev->dev, "baudclk");
	if (IS_ERR(data->clk))
		data->clk = devm_clk_get(&pdev->dev, NULL);
368
	if (!IS_ERR(data->clk)) {
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
		err = clk_prepare_enable(data->clk);
		if (err)
			dev_warn(&pdev->dev, "could not enable optional baudclk: %d\n",
				 err);
		else
			uart.port.uartclk = clk_get_rate(data->clk);
	}

	data->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
	if (!IS_ERR(data->pclk)) {
		err = clk_prepare_enable(data->pclk);
		if (err) {
			dev_err(&pdev->dev, "could not enable apb_pclk\n");
			return err;
		}
384 385
	}

386 387 388 389 390 391
	data->dma.rx_chan_id = -1;
	data->dma.tx_chan_id = -1;
	data->dma.rx_param = data;
	data->dma.tx_param = data;
	data->dma.fn = dw8250_dma_filter;

392 393 394
	uart.port.iotype = UPIO_MEM;
	uart.port.serial_in = dw8250_serial_in;
	uart.port.serial_out = dw8250_serial_out;
395
	uart.port.private_data = data;
396 397

	if (pdev->dev.of_node) {
398
		err = dw8250_probe_of(&uart.port, data);
399 400
		if (err)
			return err;
401
	} else if (ACPI_HANDLE(&pdev->dev)) {
402
		err = dw8250_probe_acpi(&uart, data);
403 404
		if (err)
			return err;
405 406
	} else {
		return -ENODEV;
J
Jamie Iles 已提交
407 408
	}

409
	data->line = serial8250_register_8250_port(&uart);
J
Jamie Iles 已提交
410 411 412 413 414
	if (data->line < 0)
		return data->line;

	platform_set_drvdata(pdev, data);

415 416 417
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

J
Jamie Iles 已提交
418 419 420
	return 0;
}

B
Bill Pemberton 已提交
421
static int dw8250_remove(struct platform_device *pdev)
J
Jamie Iles 已提交
422 423 424
{
	struct dw8250_data *data = platform_get_drvdata(pdev);

425 426
	pm_runtime_get_sync(&pdev->dev);

J
Jamie Iles 已提交
427 428
	serial8250_unregister_port(data->line);

429 430 431
	if (!IS_ERR(data->pclk))
		clk_disable_unprepare(data->pclk);

432 433 434
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);

435 436 437
	pm_runtime_disable(&pdev->dev);
	pm_runtime_put_noidle(&pdev->dev);

J
Jamie Iles 已提交
438 439 440
	return 0;
}

441
#ifdef CONFIG_PM_SLEEP
442
static int dw8250_suspend(struct device *dev)
443
{
444
	struct dw8250_data *data = dev_get_drvdata(dev);
445 446 447 448 449 450

	serial8250_suspend_port(data->line);

	return 0;
}

451
static int dw8250_resume(struct device *dev)
452
{
453
	struct dw8250_data *data = dev_get_drvdata(dev);
454 455 456 457 458

	serial8250_resume_port(data->line);

	return 0;
}
459
#endif /* CONFIG_PM_SLEEP */
460

461 462 463 464 465
#ifdef CONFIG_PM_RUNTIME
static int dw8250_runtime_suspend(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

466 467
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);
468

469 470 471
	if (!IS_ERR(data->pclk))
		clk_disable_unprepare(data->pclk);

472 473 474 475 476 477 478
	return 0;
}

static int dw8250_runtime_resume(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

479 480 481
	if (!IS_ERR(data->pclk))
		clk_prepare_enable(data->pclk);

482 483
	if (!IS_ERR(data->clk))
		clk_prepare_enable(data->clk);
484 485 486 487 488 489 490 491 492 493

	return 0;
}
#endif

static const struct dev_pm_ops dw8250_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
	SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
};

494
static const struct of_device_id dw8250_of_match[] = {
J
Jamie Iles 已提交
495
	{ .compatible = "snps,dw-apb-uart" },
496
	{ .compatible = "cavium,octeon-3860-uart" },
J
Jamie Iles 已提交
497 498
	{ /* Sentinel */ }
};
499
MODULE_DEVICE_TABLE(of, dw8250_of_match);
J
Jamie Iles 已提交
500

501
static const struct acpi_device_id dw8250_acpi_match[] = {
502 503
	{ "INT33C4", 0 },
	{ "INT33C5", 0 },
504 505
	{ "INT3434", 0 },
	{ "INT3435", 0 },
506
	{ "80860F0A", 0 },
507 508 509 510
	{ },
};
MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);

J
Jamie Iles 已提交
511 512 513 514
static struct platform_driver dw8250_platform_driver = {
	.driver = {
		.name		= "dw-apb-uart",
		.owner		= THIS_MODULE,
515
		.pm		= &dw8250_pm_ops,
516
		.of_match_table	= dw8250_of_match,
517
		.acpi_match_table = ACPI_PTR(dw8250_acpi_match),
J
Jamie Iles 已提交
518 519
	},
	.probe			= dw8250_probe,
520
	.remove			= dw8250_remove,
J
Jamie Iles 已提交
521 522
};

523
module_platform_driver(dw8250_platform_driver);
J
Jamie Iles 已提交
524 525 526 527

MODULE_AUTHOR("Jamie Iles");
MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");