8250_dw.c 11.0 KB
Newer Older
J
Jamie Iles 已提交
1 2 3 4
/*
 * Synopsys DesignWare 8250 driver.
 *
 * Copyright 2011 Picochip, Jamie Iles.
5
 * Copyright 2013 Intel Corporation
J
Jamie Iles 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
 * LCR is written whilst busy.  If it is, then a busy detect interrupt is
 * raised, the LCR needs to be rewritten and the uart status register read.
 */
#include <linux/device.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/serial_8250.h>
#include <linux/serial_core.h>
#include <linux/serial_reg.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/platform_device.h>
#include <linux/slab.h>
28
#include <linux/acpi.h>
29
#include <linux/clk.h>
30
#include <linux/pm_runtime.h>
J
Jamie Iles 已提交
31

32 33
#include <asm/byteorder.h>

34 35
#include "8250.h"

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
/* Offsets for the DesignWare specific registers */
#define DW_UART_USR	0x1f /* UART Status Register */
#define DW_UART_CPR	0xf4 /* Component Parameter Register */
#define DW_UART_UCV	0xf8 /* UART Component Version */

/* Component Parameter Register bits */
#define DW_UART_CPR_ABP_DATA_WIDTH	(3 << 0)
#define DW_UART_CPR_AFCE_MODE		(1 << 4)
#define DW_UART_CPR_THRE_MODE		(1 << 5)
#define DW_UART_CPR_SIR_MODE		(1 << 6)
#define DW_UART_CPR_SIR_LP_MODE		(1 << 7)
#define DW_UART_CPR_ADDITIONAL_FEATURES	(1 << 8)
#define DW_UART_CPR_FIFO_ACCESS		(1 << 9)
#define DW_UART_CPR_FIFO_STAT		(1 << 10)
#define DW_UART_CPR_SHADOW		(1 << 11)
#define DW_UART_CPR_ENCODED_PARMS	(1 << 12)
#define DW_UART_CPR_DMA_EXTRA		(1 << 13)
#define DW_UART_CPR_FIFO_MODE		(0xff << 16)
/* Helper for fifo size calculation */
#define DW_UART_CPR_FIFO_SIZE(a)	(((a >> 16) & 0xff) * 16)


J
Jamie Iles 已提交
58
struct dw8250_data {
59 60 61 62 63 64
	u8			usr_reg;
	int			last_lcr;
	int			last_mcr;
	int			line;
	struct clk		*clk;
	struct uart_8250_dma	dma;
J
Jamie Iles 已提交
65 66
};

67 68 69 70 71 72 73 74 75 76 77 78 79
static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

	/* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
	if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
		value |= UART_MSR_CTS;
		value &= ~UART_MSR_DCTS;
	}

	return value;
}

J
Jamie Iles 已提交
80 81 82 83 84 85 86
static void dw8250_serial_out(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

	if (offset == UART_LCR)
		d->last_lcr = value;

87 88 89 90
	if (offset == UART_MCR)
		d->last_mcr = value;

	writeb(value, p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
91 92 93 94
}

static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
{
95
	unsigned int value = readb(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
96

97
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
98 99
}

100 101 102 103 104 105 106
/* Read Back (rb) version to ensure register access ording. */
static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
{
	dw8250_serial_out(p, offset, value);
	dw8250_serial_in(p, UART_LCR);
}

J
Jamie Iles 已提交
107 108 109 110 111 112 113
static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

	if (offset == UART_LCR)
		d->last_lcr = value;

114 115 116 117
	if (offset == UART_MCR)
		d->last_mcr = value;

	writel(value, p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
118 119 120 121
}

static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
{
122
	unsigned int value = readl(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
123

124
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
125 126 127 128 129 130 131 132 133 134 135
}

static int dw8250_handle_irq(struct uart_port *p)
{
	struct dw8250_data *d = p->private_data;
	unsigned int iir = p->serial_in(p, UART_IIR);

	if (serial8250_handle_irq(p, iir)) {
		return 1;
	} else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
		/* Clear the USR and write the LCR again. */
136
		(void)p->serial_in(p, d->usr_reg);
137
		p->serial_out(p, UART_LCR, d->last_lcr);
J
Jamie Iles 已提交
138 139 140 141 142 143 144

		return 1;
	}

	return 0;
}

145 146 147 148 149 150 151 152 153 154 155 156
static void
dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
{
	if (!state)
		pm_runtime_get_sync(port->dev);

	serial8250_do_pm(port, state, old);

	if (state)
		pm_runtime_put_sync_suspend(port->dev);
}

157 158 159 160 161 162 163 164
static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw8250_data *data = param;

	return chan->chan_id == data->dma.tx_chan_id ||
	       chan->chan_id == data->dma.rx_chan_id;
}

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
static void dw8250_setup_port(struct uart_8250_port *up)
{
	struct uart_port	*p = &up->port;
	u32			reg = readl(p->membase + DW_UART_UCV);

	/*
	 * If the Component Version Register returns zero, we know that
	 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
	 */
	if (!reg)
		return;

	dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
		(reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);

	reg = readl(p->membase + DW_UART_CPR);
	if (!reg)
		return;

	/* Select the type based on fifo */
	if (reg & DW_UART_CPR_FIFO_MODE) {
		p->type = PORT_16550A;
		p->flags |= UPF_FIXED_TYPE;
		p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
		up->tx_loadsz = p->fifosize;
		up->capabilities = UART_CAP_FIFO;
	}

	if (reg & DW_UART_CPR_AFCE_MODE)
		up->capabilities |= UART_CAP_AFE;
}

static int dw8250_probe_of(struct uart_port *p,
			   struct dw8250_data *data)
199 200 201
{
	struct device_node	*np = p->dev->of_node;
	u32			val;
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218
	bool has_ucv = true;

	if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
#ifdef __BIG_ENDIAN
		/*
		 * Low order bits of these 64-bit registers, when
		 * accessed as a byte, are 7 bytes further down in the
		 * address space in big endian mode.
		 */
		p->membase += 7;
#endif
		p->serial_out = dw8250_serial_out_rb;
		p->flags = ASYNC_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
		p->type = PORT_OCTEON;
		data->usr_reg = 0x27;
		has_ucv = false;
	} else if (!of_property_read_u32(np, "reg-io-width", &val)) {
219 220 221 222 223 224 225 226 227 228 229 230 231
		switch (val) {
		case 1:
			break;
		case 4:
			p->iotype = UPIO_MEM32;
			p->serial_in = dw8250_serial_in32;
			p->serial_out = dw8250_serial_out32;
			break;
		default:
			dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
			return -EINVAL;
		}
	}
232 233
	if (has_ucv)
		dw8250_setup_port(container_of(p, struct uart_8250_port, port));
234 235 236 237

	if (!of_property_read_u32(np, "reg-shift", &val))
		p->regshift = val;

238 239 240 241 242
	/* clock got configured through clk api, all done */
	if (p->uartclk)
		return 0;

	/* try to find out clock frequency from DT as fallback */
243
	if (of_property_read_u32(np, "clock-frequency", &val)) {
244
		dev_err(p->dev, "clk or clock-frequency not defined\n");
245 246 247 248 249 250 251
		return -EINVAL;
	}
	p->uartclk = val;

	return 0;
}

252
#ifdef CONFIG_ACPI
253 254
static int dw8250_probe_acpi(struct uart_8250_port *up,
			     struct dw8250_data *data)
255 256
{
	const struct acpi_device_id *id;
257
	struct uart_port *p = &up->port;
258

259 260
	dw8250_setup_port(up);

261 262 263 264 265 266 267 268
	id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
	if (!id)
		return -ENODEV;

	p->iotype = UPIO_MEM32;
	p->serial_in = dw8250_serial_in32;
	p->serial_out = dw8250_serial_out32;
	p->regshift = 2;
269 270 271

	if (!p->uartclk)
		p->uartclk = (unsigned int)id->driver_data;
272

273
	up->dma = &data->dma;
274 275 276

	up->dma->rxconf.src_maxburst = p->fifosize / 4;
	up->dma->txconf.dst_maxburst = p->fifosize / 4;
277

278 279
	return 0;
}
280
#else
281 282
static inline int dw8250_probe_acpi(struct uart_8250_port *up,
				    struct dw8250_data *data)
283 284 285 286
{
	return -ENODEV;
}
#endif /* CONFIG_ACPI */
287

B
Bill Pemberton 已提交
288
static int dw8250_probe(struct platform_device *pdev)
J
Jamie Iles 已提交
289
{
290
	struct uart_8250_port uart = {};
J
Jamie Iles 已提交
291 292 293
	struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	struct dw8250_data *data;
294
	int err;
J
Jamie Iles 已提交
295 296 297 298 299 300

	if (!regs || !irq) {
		dev_err(&pdev->dev, "no registers/irq defined\n");
		return -EINVAL;
	}

301 302 303 304
	spin_lock_init(&uart.port.lock);
	uart.port.mapbase = regs->start;
	uart.port.irq = irq->start;
	uart.port.handle_irq = dw8250_handle_irq;
305
	uart.port.pm = dw8250_do_pm;
306
	uart.port.type = PORT_8250;
H
Heikki Krogerus 已提交
307
	uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
308
	uart.port.dev = &pdev->dev;
J
Jamie Iles 已提交
309

310 311
	uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
					 resource_size(regs));
H
Heikki Krogerus 已提交
312 313 314
	if (!uart.port.membase)
		return -ENOMEM;

315 316 317 318
	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

319
	data->usr_reg = DW_UART_USR;
320 321 322 323 324 325
	data->clk = devm_clk_get(&pdev->dev, NULL);
	if (!IS_ERR(data->clk)) {
		clk_prepare_enable(data->clk);
		uart.port.uartclk = clk_get_rate(data->clk);
	}

326 327 328 329 330 331
	data->dma.rx_chan_id = -1;
	data->dma.tx_chan_id = -1;
	data->dma.rx_param = data;
	data->dma.tx_param = data;
	data->dma.fn = dw8250_dma_filter;

332 333 334
	uart.port.iotype = UPIO_MEM;
	uart.port.serial_in = dw8250_serial_in;
	uart.port.serial_out = dw8250_serial_out;
335
	uart.port.private_data = data;
336 337

	if (pdev->dev.of_node) {
338
		err = dw8250_probe_of(&uart.port, data);
339 340
		if (err)
			return err;
341
	} else if (ACPI_HANDLE(&pdev->dev)) {
342
		err = dw8250_probe_acpi(&uart, data);
343 344
		if (err)
			return err;
345 346
	} else {
		return -ENODEV;
J
Jamie Iles 已提交
347 348
	}

349
	data->line = serial8250_register_8250_port(&uart);
J
Jamie Iles 已提交
350 351 352 353 354
	if (data->line < 0)
		return data->line;

	platform_set_drvdata(pdev, data);

355 356 357
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

J
Jamie Iles 已提交
358 359 360
	return 0;
}

B
Bill Pemberton 已提交
361
static int dw8250_remove(struct platform_device *pdev)
J
Jamie Iles 已提交
362 363 364
{
	struct dw8250_data *data = platform_get_drvdata(pdev);

365 366
	pm_runtime_get_sync(&pdev->dev);

J
Jamie Iles 已提交
367 368
	serial8250_unregister_port(data->line);

369 370 371
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);

372 373 374
	pm_runtime_disable(&pdev->dev);
	pm_runtime_put_noidle(&pdev->dev);

J
Jamie Iles 已提交
375 376 377
	return 0;
}

378
#ifdef CONFIG_PM
379
static int dw8250_suspend(struct device *dev)
380
{
381
	struct dw8250_data *data = dev_get_drvdata(dev);
382 383 384 385 386 387

	serial8250_suspend_port(data->line);

	return 0;
}

388
static int dw8250_resume(struct device *dev)
389
{
390
	struct dw8250_data *data = dev_get_drvdata(dev);
391 392 393 394 395 396 397

	serial8250_resume_port(data->line);

	return 0;
}
#endif /* CONFIG_PM */

398 399 400 401 402
#ifdef CONFIG_PM_RUNTIME
static int dw8250_runtime_suspend(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

403 404
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);
405 406 407 408 409 410 411 412

	return 0;
}

static int dw8250_runtime_resume(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

413 414
	if (!IS_ERR(data->clk))
		clk_prepare_enable(data->clk);
415 416 417 418 419 420 421 422 423 424

	return 0;
}
#endif

static const struct dev_pm_ops dw8250_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
	SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
};

425
static const struct of_device_id dw8250_of_match[] = {
J
Jamie Iles 已提交
426
	{ .compatible = "snps,dw-apb-uart" },
427
	{ .compatible = "cavium,octeon-3860-uart" },
J
Jamie Iles 已提交
428 429
	{ /* Sentinel */ }
};
430
MODULE_DEVICE_TABLE(of, dw8250_of_match);
J
Jamie Iles 已提交
431

432
static const struct acpi_device_id dw8250_acpi_match[] = {
433 434
	{ "INT33C4", 0 },
	{ "INT33C5", 0 },
435
	{ "80860F0A", 0 },
436 437 438 439
	{ },
};
MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);

J
Jamie Iles 已提交
440 441 442 443
static struct platform_driver dw8250_platform_driver = {
	.driver = {
		.name		= "dw-apb-uart",
		.owner		= THIS_MODULE,
444
		.pm		= &dw8250_pm_ops,
445
		.of_match_table	= dw8250_of_match,
446
		.acpi_match_table = ACPI_PTR(dw8250_acpi_match),
J
Jamie Iles 已提交
447 448
	},
	.probe			= dw8250_probe,
449
	.remove			= dw8250_remove,
J
Jamie Iles 已提交
450 451
};

452
module_platform_driver(dw8250_platform_driver);
J
Jamie Iles 已提交
453 454 455 456

MODULE_AUTHOR("Jamie Iles");
MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");