8250_dw.c 13.0 KB
Newer Older
J
Jamie Iles 已提交
1 2 3 4
/*
 * Synopsys DesignWare 8250 driver.
 *
 * Copyright 2011 Picochip, Jamie Iles.
5
 * Copyright 2013 Intel Corporation
J
Jamie Iles 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
 * LCR is written whilst busy.  If it is, then a busy detect interrupt is
 * raised, the LCR needs to be rewritten and the uart status register read.
 */
#include <linux/device.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/serial_8250.h>
#include <linux/serial_core.h>
#include <linux/serial_reg.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/platform_device.h>
#include <linux/slab.h>
27
#include <linux/acpi.h>
28
#include <linux/clk.h>
29
#include <linux/reset.h>
30
#include <linux/pm_runtime.h>
J
Jamie Iles 已提交
31

32 33
#include <asm/byteorder.h>

34 35
#include "8250.h"

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
/* Offsets for the DesignWare specific registers */
#define DW_UART_USR	0x1f /* UART Status Register */
#define DW_UART_CPR	0xf4 /* Component Parameter Register */
#define DW_UART_UCV	0xf8 /* UART Component Version */

/* Component Parameter Register bits */
#define DW_UART_CPR_ABP_DATA_WIDTH	(3 << 0)
#define DW_UART_CPR_AFCE_MODE		(1 << 4)
#define DW_UART_CPR_THRE_MODE		(1 << 5)
#define DW_UART_CPR_SIR_MODE		(1 << 6)
#define DW_UART_CPR_SIR_LP_MODE		(1 << 7)
#define DW_UART_CPR_ADDITIONAL_FEATURES	(1 << 8)
#define DW_UART_CPR_FIFO_ACCESS		(1 << 9)
#define DW_UART_CPR_FIFO_STAT		(1 << 10)
#define DW_UART_CPR_SHADOW		(1 << 11)
#define DW_UART_CPR_ENCODED_PARMS	(1 << 12)
#define DW_UART_CPR_DMA_EXTRA		(1 << 13)
#define DW_UART_CPR_FIFO_MODE		(0xff << 16)
/* Helper for fifo size calculation */
#define DW_UART_CPR_FIFO_SIZE(a)	(((a >> 16) & 0xff) * 16)


J
Jamie Iles 已提交
58
struct dw8250_data {
59 60 61 62
	u8			usr_reg;
	int			last_mcr;
	int			line;
	struct clk		*clk;
63
	struct clk		*pclk;
64
	struct reset_control	*rst;
65
	struct uart_8250_dma	dma;
J
Jamie Iles 已提交
66 67
};

68 69 70 71 72 73
#define BYT_PRV_CLK			0x800
#define BYT_PRV_CLK_EN			(1 << 0)
#define BYT_PRV_CLK_M_VAL_SHIFT		1
#define BYT_PRV_CLK_N_VAL_SHIFT		16
#define BYT_PRV_CLK_UPDATE		(1 << 31)

74 75 76 77 78 79 80 81 82 83 84 85 86
static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

	/* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
	if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
		value |= UART_MSR_CTS;
		value &= ~UART_MSR_DCTS;
	}

	return value;
}

87 88
static void dw8250_force_idle(struct uart_port *p)
{
89 90 91
	struct uart_8250_port *up = up_to_u8250p(p);

	serial8250_clear_and_reinit_fifos(up);
92 93 94
	(void)p->serial_in(p, UART_RX);
}

J
Jamie Iles 已提交
95 96 97 98
static void dw8250_serial_out(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

99 100 101 102
	if (offset == UART_MCR)
		d->last_mcr = value;

	writeb(value, p->membase + (offset << p->regshift));
103 104 105 106 107

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
108 109
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
110 111 112 113 114 115
				return;
			dw8250_force_idle(p);
			writeb(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
116 117 118 119
}

static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
{
120
	unsigned int value = readb(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
121

122
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
123 124
}

125 126 127 128 129 130 131
/* Read Back (rb) version to ensure register access ording. */
static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
{
	dw8250_serial_out(p, offset, value);
	dw8250_serial_in(p, UART_LCR);
}

J
Jamie Iles 已提交
132 133 134 135
static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

136 137 138 139
	if (offset == UART_MCR)
		d->last_mcr = value;

	writel(value, p->membase + (offset << p->regshift));
140 141 142 143 144

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
145 146
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
147 148 149 150 151 152
				return;
			dw8250_force_idle(p);
			writel(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
153 154 155 156
}

static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
{
157
	unsigned int value = readl(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
158

159
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
160 161 162 163 164 165 166 167 168 169
}

static int dw8250_handle_irq(struct uart_port *p)
{
	struct dw8250_data *d = p->private_data;
	unsigned int iir = p->serial_in(p, UART_IIR);

	if (serial8250_handle_irq(p, iir)) {
		return 1;
	} else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
170
		/* Clear the USR */
171
		(void)p->serial_in(p, d->usr_reg);
J
Jamie Iles 已提交
172 173 174 175 176 177 178

		return 1;
	}

	return 0;
}

179 180 181 182 183 184 185 186 187 188 189 190
static void
dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
{
	if (!state)
		pm_runtime_get_sync(port->dev);

	serial8250_do_pm(port, state, old);

	if (state)
		pm_runtime_put_sync_suspend(port->dev);
}

191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
static void dw8250_set_termios(struct uart_port *p, struct ktermios *termios,
			       struct ktermios *old)
{
	unsigned int baud = tty_termios_baud_rate(termios);
	struct dw8250_data *d = p->private_data;
	unsigned int rate;
	int ret;

	if (IS_ERR(d->clk) || !old)
		goto out;

	/* Not requesting clock rates below 1.8432Mhz */
	if (baud < 115200)
		baud = 115200;

	clk_disable_unprepare(d->clk);
	rate = clk_round_rate(d->clk, baud * 16);
	ret = clk_set_rate(d->clk, rate);
	clk_prepare_enable(d->clk);

	if (!ret)
		p->uartclk = rate;
out:
	serial8250_do_set_termios(p, termios, old);
}

217 218 219 220 221 222 223 224
static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw8250_data *data = param;

	return chan->chan_id == data->dma.tx_chan_id ||
	       chan->chan_id == data->dma.rx_chan_id;
}

225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
static void dw8250_setup_port(struct uart_8250_port *up)
{
	struct uart_port	*p = &up->port;
	u32			reg = readl(p->membase + DW_UART_UCV);

	/*
	 * If the Component Version Register returns zero, we know that
	 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
	 */
	if (!reg)
		return;

	dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
		(reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);

	reg = readl(p->membase + DW_UART_CPR);
	if (!reg)
		return;

	/* Select the type based on fifo */
	if (reg & DW_UART_CPR_FIFO_MODE) {
		p->type = PORT_16550A;
		p->flags |= UPF_FIXED_TYPE;
		p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
		up->tx_loadsz = p->fifosize;
		up->capabilities = UART_CAP_FIFO;
	}

	if (reg & DW_UART_CPR_AFCE_MODE)
		up->capabilities |= UART_CAP_AFE;
}

static int dw8250_probe_of(struct uart_port *p,
			   struct dw8250_data *data)
259 260
{
	struct device_node	*np = p->dev->of_node;
261
	struct uart_8250_port *up = up_to_u8250p(p);
262
	u32			val;
263 264 265 266 267 268 269 270 271 272 273 274
	bool has_ucv = true;

	if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
#ifdef __BIG_ENDIAN
		/*
		 * Low order bits of these 64-bit registers, when
		 * accessed as a byte, are 7 bytes further down in the
		 * address space in big endian mode.
		 */
		p->membase += 7;
#endif
		p->serial_out = dw8250_serial_out_rb;
275
		p->flags = UPF_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
276 277 278 279
		p->type = PORT_OCTEON;
		data->usr_reg = 0x27;
		has_ucv = false;
	} else if (!of_property_read_u32(np, "reg-io-width", &val)) {
280 281 282 283 284 285 286 287 288 289 290 291 292
		switch (val) {
		case 1:
			break;
		case 4:
			p->iotype = UPIO_MEM32;
			p->serial_in = dw8250_serial_in32;
			p->serial_out = dw8250_serial_out32;
			break;
		default:
			dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
			return -EINVAL;
		}
	}
293
	if (has_ucv)
294
		dw8250_setup_port(up);
295 296 297 298

	if (!of_property_read_u32(np, "reg-shift", &val))
		p->regshift = val;

299 300 301 302 303
	/* clock got configured through clk api, all done */
	if (p->uartclk)
		return 0;

	/* try to find out clock frequency from DT as fallback */
304
	if (of_property_read_u32(np, "clock-frequency", &val)) {
305
		dev_err(p->dev, "clk or clock-frequency not defined\n");
306 307 308 309 310 311 312
		return -EINVAL;
	}
	p->uartclk = val;

	return 0;
}

313 314
static int dw8250_probe_acpi(struct uart_8250_port *up,
			     struct dw8250_data *data)
315
{
316
	struct uart_port *p = &up->port;
317

318 319
	dw8250_setup_port(up);

320 321 322 323
	p->iotype = UPIO_MEM32;
	p->serial_in = dw8250_serial_in32;
	p->serial_out = dw8250_serial_out32;
	p->regshift = 2;
324

325
	up->dma = &data->dma;
326 327 328

	up->dma->rxconf.src_maxburst = p->fifosize / 4;
	up->dma->txconf.dst_maxburst = p->fifosize / 4;
329

330
	up->port.set_termios = dw8250_set_termios;
331

332 333 334
	return 0;
}

B
Bill Pemberton 已提交
335
static int dw8250_probe(struct platform_device *pdev)
J
Jamie Iles 已提交
336
{
337
	struct uart_8250_port uart = {};
J
Jamie Iles 已提交
338 339 340
	struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	struct dw8250_data *data;
341
	int err;
J
Jamie Iles 已提交
342 343 344 345 346 347

	if (!regs || !irq) {
		dev_err(&pdev->dev, "no registers/irq defined\n");
		return -EINVAL;
	}

348 349 350 351
	spin_lock_init(&uart.port.lock);
	uart.port.mapbase = regs->start;
	uart.port.irq = irq->start;
	uart.port.handle_irq = dw8250_handle_irq;
352
	uart.port.pm = dw8250_do_pm;
353
	uart.port.type = PORT_8250;
H
Heikki Krogerus 已提交
354
	uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
355
	uart.port.dev = &pdev->dev;
J
Jamie Iles 已提交
356

357 358
	uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
					 resource_size(regs));
H
Heikki Krogerus 已提交
359 360 361
	if (!uart.port.membase)
		return -ENOMEM;

362 363 364 365
	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

366
	data->usr_reg = DW_UART_USR;
367 368 369
	data->clk = devm_clk_get(&pdev->dev, "baudclk");
	if (IS_ERR(data->clk))
		data->clk = devm_clk_get(&pdev->dev, NULL);
370
	if (!IS_ERR(data->clk)) {
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
		err = clk_prepare_enable(data->clk);
		if (err)
			dev_warn(&pdev->dev, "could not enable optional baudclk: %d\n",
				 err);
		else
			uart.port.uartclk = clk_get_rate(data->clk);
	}

	data->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
	if (!IS_ERR(data->pclk)) {
		err = clk_prepare_enable(data->pclk);
		if (err) {
			dev_err(&pdev->dev, "could not enable apb_pclk\n");
			return err;
		}
386 387
	}

388 389 390 391
	data->rst = devm_reset_control_get_optional(&pdev->dev, NULL);
	if (!IS_ERR(data->rst))
		reset_control_deassert(data->rst);

392 393 394 395 396 397
	data->dma.rx_chan_id = -1;
	data->dma.tx_chan_id = -1;
	data->dma.rx_param = data;
	data->dma.tx_param = data;
	data->dma.fn = dw8250_dma_filter;

398 399 400
	uart.port.iotype = UPIO_MEM;
	uart.port.serial_in = dw8250_serial_in;
	uart.port.serial_out = dw8250_serial_out;
401
	uart.port.private_data = data;
402 403

	if (pdev->dev.of_node) {
404
		err = dw8250_probe_of(&uart.port, data);
405 406
		if (err)
			return err;
407
	} else if (ACPI_HANDLE(&pdev->dev)) {
408
		err = dw8250_probe_acpi(&uart, data);
409 410
		if (err)
			return err;
411 412
	} else {
		return -ENODEV;
J
Jamie Iles 已提交
413 414
	}

415
	data->line = serial8250_register_8250_port(&uart);
J
Jamie Iles 已提交
416 417 418 419 420
	if (data->line < 0)
		return data->line;

	platform_set_drvdata(pdev, data);

421 422 423
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

J
Jamie Iles 已提交
424 425 426
	return 0;
}

B
Bill Pemberton 已提交
427
static int dw8250_remove(struct platform_device *pdev)
J
Jamie Iles 已提交
428 429 430
{
	struct dw8250_data *data = platform_get_drvdata(pdev);

431 432
	pm_runtime_get_sync(&pdev->dev);

J
Jamie Iles 已提交
433 434
	serial8250_unregister_port(data->line);

435 436 437
	if (!IS_ERR(data->rst))
		reset_control_assert(data->rst);

438 439 440
	if (!IS_ERR(data->pclk))
		clk_disable_unprepare(data->pclk);

441 442 443
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);

444 445 446
	pm_runtime_disable(&pdev->dev);
	pm_runtime_put_noidle(&pdev->dev);

J
Jamie Iles 已提交
447 448 449
	return 0;
}

450
#ifdef CONFIG_PM_SLEEP
451
static int dw8250_suspend(struct device *dev)
452
{
453
	struct dw8250_data *data = dev_get_drvdata(dev);
454 455 456 457 458 459

	serial8250_suspend_port(data->line);

	return 0;
}

460
static int dw8250_resume(struct device *dev)
461
{
462
	struct dw8250_data *data = dev_get_drvdata(dev);
463 464 465 466 467

	serial8250_resume_port(data->line);

	return 0;
}
468
#endif /* CONFIG_PM_SLEEP */
469

470 471 472 473 474
#ifdef CONFIG_PM_RUNTIME
static int dw8250_runtime_suspend(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

475 476
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);
477

478 479 480
	if (!IS_ERR(data->pclk))
		clk_disable_unprepare(data->pclk);

481 482 483 484 485 486 487
	return 0;
}

static int dw8250_runtime_resume(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

488 489 490
	if (!IS_ERR(data->pclk))
		clk_prepare_enable(data->pclk);

491 492
	if (!IS_ERR(data->clk))
		clk_prepare_enable(data->clk);
493 494 495 496 497 498 499 500 501 502

	return 0;
}
#endif

static const struct dev_pm_ops dw8250_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
	SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
};

503
static const struct of_device_id dw8250_of_match[] = {
J
Jamie Iles 已提交
504
	{ .compatible = "snps,dw-apb-uart" },
505
	{ .compatible = "cavium,octeon-3860-uart" },
J
Jamie Iles 已提交
506 507
	{ /* Sentinel */ }
};
508
MODULE_DEVICE_TABLE(of, dw8250_of_match);
J
Jamie Iles 已提交
509

510
static const struct acpi_device_id dw8250_acpi_match[] = {
511 512
	{ "INT33C4", 0 },
	{ "INT33C5", 0 },
513 514
	{ "INT3434", 0 },
	{ "INT3435", 0 },
515
	{ "80860F0A", 0 },
516 517 518 519
	{ },
};
MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);

J
Jamie Iles 已提交
520 521 522 523
static struct platform_driver dw8250_platform_driver = {
	.driver = {
		.name		= "dw-apb-uart",
		.owner		= THIS_MODULE,
524
		.pm		= &dw8250_pm_ops,
525
		.of_match_table	= dw8250_of_match,
526
		.acpi_match_table = ACPI_PTR(dw8250_acpi_match),
J
Jamie Iles 已提交
527 528
	},
	.probe			= dw8250_probe,
529
	.remove			= dw8250_remove,
J
Jamie Iles 已提交
530 531
};

532
module_platform_driver(dw8250_platform_driver);
J
Jamie Iles 已提交
533 534 535 536

MODULE_AUTHOR("Jamie Iles");
MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");