8250_dw.c 11.6 KB
Newer Older
J
Jamie Iles 已提交
1 2 3 4
/*
 * Synopsys DesignWare 8250 driver.
 *
 * Copyright 2011 Picochip, Jamie Iles.
5
 * Copyright 2013 Intel Corporation
J
Jamie Iles 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
 * LCR is written whilst busy.  If it is, then a busy detect interrupt is
 * raised, the LCR needs to be rewritten and the uart status register read.
 */
#include <linux/device.h>
#include <linux/io.h>
#include <linux/module.h>
#include <linux/serial_8250.h>
#include <linux/serial_core.h>
#include <linux/serial_reg.h>
#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/platform_device.h>
#include <linux/slab.h>
27
#include <linux/acpi.h>
28
#include <linux/clk.h>
29
#include <linux/pm_runtime.h>
J
Jamie Iles 已提交
30

31 32
#include <asm/byteorder.h>

33 34
#include "8250.h"

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56
/* Offsets for the DesignWare specific registers */
#define DW_UART_USR	0x1f /* UART Status Register */
#define DW_UART_CPR	0xf4 /* Component Parameter Register */
#define DW_UART_UCV	0xf8 /* UART Component Version */

/* Component Parameter Register bits */
#define DW_UART_CPR_ABP_DATA_WIDTH	(3 << 0)
#define DW_UART_CPR_AFCE_MODE		(1 << 4)
#define DW_UART_CPR_THRE_MODE		(1 << 5)
#define DW_UART_CPR_SIR_MODE		(1 << 6)
#define DW_UART_CPR_SIR_LP_MODE		(1 << 7)
#define DW_UART_CPR_ADDITIONAL_FEATURES	(1 << 8)
#define DW_UART_CPR_FIFO_ACCESS		(1 << 9)
#define DW_UART_CPR_FIFO_STAT		(1 << 10)
#define DW_UART_CPR_SHADOW		(1 << 11)
#define DW_UART_CPR_ENCODED_PARMS	(1 << 12)
#define DW_UART_CPR_DMA_EXTRA		(1 << 13)
#define DW_UART_CPR_FIFO_MODE		(0xff << 16)
/* Helper for fifo size calculation */
#define DW_UART_CPR_FIFO_SIZE(a)	(((a >> 16) & 0xff) * 16)


J
Jamie Iles 已提交
57
struct dw8250_data {
58 59 60 61 62
	u8			usr_reg;
	int			last_mcr;
	int			line;
	struct clk		*clk;
	struct uart_8250_dma	dma;
J
Jamie Iles 已提交
63 64
};

65 66 67 68 69 70 71 72 73 74 75 76 77
static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

	/* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
	if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
		value |= UART_MSR_CTS;
		value &= ~UART_MSR_DCTS;
	}

	return value;
}

78 79 80 81 82 83 84
static void dw8250_force_idle(struct uart_port *p)
{
	serial8250_clear_and_reinit_fifos(container_of
					  (p, struct uart_8250_port, port));
	(void)p->serial_in(p, UART_RX);
}

J
Jamie Iles 已提交
85 86 87 88
static void dw8250_serial_out(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

89 90 91 92
	if (offset == UART_MCR)
		d->last_mcr = value;

	writeb(value, p->membase + (offset << p->regshift));
93 94 95 96 97

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
98 99
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
100 101 102 103 104 105
				return;
			dw8250_force_idle(p);
			writeb(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
106 107 108 109
}

static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
{
110
	unsigned int value = readb(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
111

112
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
113 114
}

115 116 117 118 119 120 121
/* Read Back (rb) version to ensure register access ording. */
static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
{
	dw8250_serial_out(p, offset, value);
	dw8250_serial_in(p, UART_LCR);
}

J
Jamie Iles 已提交
122 123 124 125
static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
{
	struct dw8250_data *d = p->private_data;

126 127 128 129
	if (offset == UART_MCR)
		d->last_mcr = value;

	writel(value, p->membase + (offset << p->regshift));
130 131 132 133 134

	/* Make sure LCR write wasn't ignored */
	if (offset == UART_LCR) {
		int tries = 1000;
		while (tries--) {
135 136
			unsigned int lcr = p->serial_in(p, UART_LCR);
			if ((value & ~UART_LCR_SPAR) == (lcr & ~UART_LCR_SPAR))
137 138 139 140 141 142
				return;
			dw8250_force_idle(p);
			writel(value, p->membase + (UART_LCR << p->regshift));
		}
		dev_err(p->dev, "Couldn't set LCR to %d\n", value);
	}
J
Jamie Iles 已提交
143 144 145 146
}

static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
{
147
	unsigned int value = readl(p->membase + (offset << p->regshift));
J
Jamie Iles 已提交
148

149
	return dw8250_modify_msr(p, offset, value);
J
Jamie Iles 已提交
150 151 152 153 154 155 156 157 158 159
}

static int dw8250_handle_irq(struct uart_port *p)
{
	struct dw8250_data *d = p->private_data;
	unsigned int iir = p->serial_in(p, UART_IIR);

	if (serial8250_handle_irq(p, iir)) {
		return 1;
	} else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
160
		/* Clear the USR */
161
		(void)p->serial_in(p, d->usr_reg);
J
Jamie Iles 已提交
162 163 164 165 166 167 168

		return 1;
	}

	return 0;
}

169 170 171 172 173 174 175 176 177 178 179 180
static void
dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
{
	if (!state)
		pm_runtime_get_sync(port->dev);

	serial8250_do_pm(port, state, old);

	if (state)
		pm_runtime_put_sync_suspend(port->dev);
}

181 182 183 184 185 186 187 188
static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
{
	struct dw8250_data *data = param;

	return chan->chan_id == data->dma.tx_chan_id ||
	       chan->chan_id == data->dma.rx_chan_id;
}

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222
static void dw8250_setup_port(struct uart_8250_port *up)
{
	struct uart_port	*p = &up->port;
	u32			reg = readl(p->membase + DW_UART_UCV);

	/*
	 * If the Component Version Register returns zero, we know that
	 * ADDITIONAL_FEATURES are not enabled. No need to go any further.
	 */
	if (!reg)
		return;

	dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
		(reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);

	reg = readl(p->membase + DW_UART_CPR);
	if (!reg)
		return;

	/* Select the type based on fifo */
	if (reg & DW_UART_CPR_FIFO_MODE) {
		p->type = PORT_16550A;
		p->flags |= UPF_FIXED_TYPE;
		p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
		up->tx_loadsz = p->fifosize;
		up->capabilities = UART_CAP_FIFO;
	}

	if (reg & DW_UART_CPR_AFCE_MODE)
		up->capabilities |= UART_CAP_AFE;
}

static int dw8250_probe_of(struct uart_port *p,
			   struct dw8250_data *data)
223 224 225
{
	struct device_node	*np = p->dev->of_node;
	u32			val;
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
	bool has_ucv = true;

	if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
#ifdef __BIG_ENDIAN
		/*
		 * Low order bits of these 64-bit registers, when
		 * accessed as a byte, are 7 bytes further down in the
		 * address space in big endian mode.
		 */
		p->membase += 7;
#endif
		p->serial_out = dw8250_serial_out_rb;
		p->flags = ASYNC_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
		p->type = PORT_OCTEON;
		data->usr_reg = 0x27;
		has_ucv = false;
	} else if (!of_property_read_u32(np, "reg-io-width", &val)) {
243 244 245 246 247 248 249 250 251 252 253 254 255
		switch (val) {
		case 1:
			break;
		case 4:
			p->iotype = UPIO_MEM32;
			p->serial_in = dw8250_serial_in32;
			p->serial_out = dw8250_serial_out32;
			break;
		default:
			dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
			return -EINVAL;
		}
	}
256 257
	if (has_ucv)
		dw8250_setup_port(container_of(p, struct uart_8250_port, port));
258 259 260 261

	if (!of_property_read_u32(np, "reg-shift", &val))
		p->regshift = val;

262 263 264 265 266
	/* clock got configured through clk api, all done */
	if (p->uartclk)
		return 0;

	/* try to find out clock frequency from DT as fallback */
267
	if (of_property_read_u32(np, "clock-frequency", &val)) {
268
		dev_err(p->dev, "clk or clock-frequency not defined\n");
269 270 271 272 273 274 275
		return -EINVAL;
	}
	p->uartclk = val;

	return 0;
}

276 277
static int dw8250_probe_acpi(struct uart_8250_port *up,
			     struct dw8250_data *data)
278 279
{
	const struct acpi_device_id *id;
280
	struct uart_port *p = &up->port;
281

282 283
	dw8250_setup_port(up);

284 285 286 287 288 289 290 291
	id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
	if (!id)
		return -ENODEV;

	p->iotype = UPIO_MEM32;
	p->serial_in = dw8250_serial_in32;
	p->serial_out = dw8250_serial_out32;
	p->regshift = 2;
292 293 294

	if (!p->uartclk)
		p->uartclk = (unsigned int)id->driver_data;
295

296
	up->dma = &data->dma;
297 298 299

	up->dma->rxconf.src_maxburst = p->fifosize / 4;
	up->dma->txconf.dst_maxburst = p->fifosize / 4;
300

301 302 303
	return 0;
}

B
Bill Pemberton 已提交
304
static int dw8250_probe(struct platform_device *pdev)
J
Jamie Iles 已提交
305
{
306
	struct uart_8250_port uart = {};
J
Jamie Iles 已提交
307 308 309
	struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	struct dw8250_data *data;
310
	int err;
J
Jamie Iles 已提交
311 312 313 314 315 316

	if (!regs || !irq) {
		dev_err(&pdev->dev, "no registers/irq defined\n");
		return -EINVAL;
	}

317 318 319 320
	spin_lock_init(&uart.port.lock);
	uart.port.mapbase = regs->start;
	uart.port.irq = irq->start;
	uart.port.handle_irq = dw8250_handle_irq;
321
	uart.port.pm = dw8250_do_pm;
322
	uart.port.type = PORT_8250;
H
Heikki Krogerus 已提交
323
	uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
324
	uart.port.dev = &pdev->dev;
J
Jamie Iles 已提交
325

326 327
	uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
					 resource_size(regs));
H
Heikki Krogerus 已提交
328 329 330
	if (!uart.port.membase)
		return -ENOMEM;

331 332 333 334
	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
	if (!data)
		return -ENOMEM;

335
	data->usr_reg = DW_UART_USR;
336 337 338 339 340 341
	data->clk = devm_clk_get(&pdev->dev, NULL);
	if (!IS_ERR(data->clk)) {
		clk_prepare_enable(data->clk);
		uart.port.uartclk = clk_get_rate(data->clk);
	}

342 343 344 345 346 347
	data->dma.rx_chan_id = -1;
	data->dma.tx_chan_id = -1;
	data->dma.rx_param = data;
	data->dma.tx_param = data;
	data->dma.fn = dw8250_dma_filter;

348 349 350
	uart.port.iotype = UPIO_MEM;
	uart.port.serial_in = dw8250_serial_in;
	uart.port.serial_out = dw8250_serial_out;
351
	uart.port.private_data = data;
352 353

	if (pdev->dev.of_node) {
354
		err = dw8250_probe_of(&uart.port, data);
355 356
		if (err)
			return err;
357
	} else if (ACPI_HANDLE(&pdev->dev)) {
358
		err = dw8250_probe_acpi(&uart, data);
359 360
		if (err)
			return err;
361 362
	} else {
		return -ENODEV;
J
Jamie Iles 已提交
363 364
	}

365
	data->line = serial8250_register_8250_port(&uart);
J
Jamie Iles 已提交
366 367 368 369 370
	if (data->line < 0)
		return data->line;

	platform_set_drvdata(pdev, data);

371 372 373
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

J
Jamie Iles 已提交
374 375 376
	return 0;
}

B
Bill Pemberton 已提交
377
static int dw8250_remove(struct platform_device *pdev)
J
Jamie Iles 已提交
378 379 380
{
	struct dw8250_data *data = platform_get_drvdata(pdev);

381 382
	pm_runtime_get_sync(&pdev->dev);

J
Jamie Iles 已提交
383 384
	serial8250_unregister_port(data->line);

385 386 387
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);

388 389 390
	pm_runtime_disable(&pdev->dev);
	pm_runtime_put_noidle(&pdev->dev);

J
Jamie Iles 已提交
391 392 393
	return 0;
}

394
#ifdef CONFIG_PM
395
static int dw8250_suspend(struct device *dev)
396
{
397
	struct dw8250_data *data = dev_get_drvdata(dev);
398 399 400 401 402 403

	serial8250_suspend_port(data->line);

	return 0;
}

404
static int dw8250_resume(struct device *dev)
405
{
406
	struct dw8250_data *data = dev_get_drvdata(dev);
407 408 409 410 411 412 413

	serial8250_resume_port(data->line);

	return 0;
}
#endif /* CONFIG_PM */

414 415 416 417 418
#ifdef CONFIG_PM_RUNTIME
static int dw8250_runtime_suspend(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

419 420
	if (!IS_ERR(data->clk))
		clk_disable_unprepare(data->clk);
421 422 423 424 425 426 427 428

	return 0;
}

static int dw8250_runtime_resume(struct device *dev)
{
	struct dw8250_data *data = dev_get_drvdata(dev);

429 430
	if (!IS_ERR(data->clk))
		clk_prepare_enable(data->clk);
431 432 433 434 435 436 437 438 439 440

	return 0;
}
#endif

static const struct dev_pm_ops dw8250_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
	SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
};

441
static const struct of_device_id dw8250_of_match[] = {
J
Jamie Iles 已提交
442
	{ .compatible = "snps,dw-apb-uart" },
443
	{ .compatible = "cavium,octeon-3860-uart" },
J
Jamie Iles 已提交
444 445
	{ /* Sentinel */ }
};
446
MODULE_DEVICE_TABLE(of, dw8250_of_match);
J
Jamie Iles 已提交
447

448
static const struct acpi_device_id dw8250_acpi_match[] = {
449 450
	{ "INT33C4", 0 },
	{ "INT33C5", 0 },
451 452
	{ "INT3434", 0 },
	{ "INT3435", 0 },
453
	{ "80860F0A", 0 },
454 455 456 457
	{ },
};
MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);

J
Jamie Iles 已提交
458 459 460 461
static struct platform_driver dw8250_platform_driver = {
	.driver = {
		.name		= "dw-apb-uart",
		.owner		= THIS_MODULE,
462
		.pm		= &dw8250_pm_ops,
463
		.of_match_table	= dw8250_of_match,
464
		.acpi_match_table = ACPI_PTR(dw8250_acpi_match),
J
Jamie Iles 已提交
465 466
	},
	.probe			= dw8250_probe,
467
	.remove			= dw8250_remove,
J
Jamie Iles 已提交
468 469
};

470
module_platform_driver(dw8250_platform_driver);
J
Jamie Iles 已提交
471 472 473 474

MODULE_AUTHOR("Jamie Iles");
MODULE_LICENSE("GPL");
MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");