gpio-omap.c 40.5 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31
#include <asm/mach/irq.h>

struct gpio_bank {
T
Tony Lindgren 已提交
32
	unsigned long pbase;
33
	void __iomem *base;
34 35
	u16 irq;
	u16 virtual_irq_start;
36
	int method;
37
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
38 39
	u32 suspend_wakeup;
	u32 saved_wakeup;
40 41 42 43 44 45 46
#endif
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
47
	u32 level_mask;
48
	u32 toggle_mask;
49
	spinlock_t lock;
D
David Brownell 已提交
50
	struct gpio_chip chip;
51
	struct clk *dbck;
C
Charulatha V 已提交
52
	u32 mod_usage;
53
	u32 dbck_enable_mask;
54 55
	struct device *dev;
	bool dbck_flag;
56
	int stride;
57
	u32 width;
58 59 60 61

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);

	struct omap_gpio_reg_offs *regs;
62 63
};

64
#ifdef CONFIG_ARCH_OMAP3
65 66 67 68 69 70 71 72 73 74 75
struct omap3_gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
76 77
};

78
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
79 80
#endif

81 82 83 84 85
/*
 * TODO: Cleanup gpio_bank usage as it is having information
 * related to all instances of the device
 */
static struct gpio_bank *gpio_bank;
86

87 88
/* TODO: Analyze removing gpio_bank_count usage from driver code */
int gpio_bank_count;
89

90 91
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
92 93 94

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
95
	void __iomem *reg = bank->base;
96 97
	u32 l;

98
	reg += bank->regs->direction;
99 100 101 102 103 104 105 106
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

107 108 109

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
110
{
111
	void __iomem *reg = bank->base;
112
	u32 l = GPIO_BIT(bank, gpio);
113

114 115 116 117
	if (enable)
		reg += bank->regs->set_dataout;
	else
		reg += bank->regs->clr_dataout;
118 119 120 121

	__raw_writel(l, reg);
}

122 123
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
124
{
125 126 127
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
128

129 130 131 132 133
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
134 135 136
	__raw_writel(l, reg);
}

137 138
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
{
139
	void __iomem *reg = bank->base + bank->regs->datain;
140

141
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
142
}
143 144 145

static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
146
	void __iomem *reg = bank->base + bank->regs->dataout;
147

148
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
149 150
}

151 152 153 154 155 156 157 158 159 160 161
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

	if (set) 
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
162

163 164 165 166 167 168 169 170 171 172 173 174
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
175
	void __iomem		*reg;
176 177 178
	u32			val;
	u32			l;

179 180 181
	if (!bank->dbck_flag)
		return;

182 183 184 185 186 187 188
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

189
	l = GPIO_BIT(bank, gpio);
190

191
	reg = bank->base + bank->regs->debounce;
192 193
	__raw_writel(debounce, reg);

194
	reg = bank->base + bank->regs->debounce_en;
195 196 197 198
	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
199
		clk_enable(bank->dbck);
200 201
	} else {
		val &= ~l;
202
		clk_disable(bank->dbck);
203
	}
204
	bank->dbck_enable_mask = val;
205 206 207 208

	__raw_writel(val, reg);
}

209
#ifdef CONFIG_ARCH_OMAP2PLUS
210 211
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
212
{
213
	void __iomem *base = bank->base;
214 215
	u32 gpio_bit = 1 << gpio;

216
	if (cpu_is_omap44xx()) {
217 218 219 220 221 222 223 224
		_gpio_rmw(base, OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_LOW);
		_gpio_rmw(base, OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_HIGH);
		_gpio_rmw(base, OMAP4_GPIO_RISINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_RISING);
		_gpio_rmw(base, OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_FALLING);
225
	} else {
226 227 228 229 230 231 232 233
		_gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_LOW);
		_gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_HIGH);
		_gpio_rmw(base, OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_RISING);
		_gpio_rmw(base, OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_FALLING);
234
	}
235
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
236
		if (cpu_is_omap44xx()) {
237 238
			_gpio_rmw(base, OMAP4_GPIO_IRQWAKEN0, gpio_bit,
				  trigger != 0);
239
		} else {
240 241 242 243 244
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
245
				__raw_writel(1 << gpio, bank->base
246
					+ OMAP24XX_GPIO_SETWKUENA);
247 248
			else
				__raw_writel(1 << gpio, bank->base
249
					+ OMAP24XX_GPIO_CLEARWKUENA);
250
		}
T
Tero Kristo 已提交
251
	}
252 253 254
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
	if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
			(bank->non_wakeup_gpios & gpio_bit)) {
255 256 257 258 259 260 261
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
262 263 264 265
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
266

267 268 269 270 271 272 273 274 275
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
276
}
277
#endif
278

279
#ifdef CONFIG_ARCH_OMAP1
280 281 282 283 284 285 286 287 288 289 290
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
291
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
315
#endif
316

317 318 319 320
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
321 322

	switch (bank->method) {
323
#ifdef CONFIG_ARCH_OMAP1
324
	case METHOD_MPUIO:
325
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
326
		l = __raw_readl(reg);
327
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
328
			bank->toggle_mask |= 1 << gpio;
329
		if (trigger & IRQ_TYPE_EDGE_RISING)
330
			l |= 1 << gpio;
331
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
332
			l &= ~(1 << gpio);
333 334
		else
			goto bad;
335
		break;
336 337
#endif
#ifdef CONFIG_ARCH_OMAP15XX
338 339 340
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
341
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
342
			bank->toggle_mask |= 1 << gpio;
343
		if (trigger & IRQ_TYPE_EDGE_RISING)
344
			l |= 1 << gpio;
345
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
346
			l &= ~(1 << gpio);
347 348
		else
			goto bad;
349
		break;
350
#endif
351
#ifdef CONFIG_ARCH_OMAP16XX
352 353 354 355 356 357 358 359
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
360
		if (trigger & IRQ_TYPE_EDGE_RISING)
361
			l |= 2 << (gpio << 1);
362
		if (trigger & IRQ_TYPE_EDGE_FALLING)
363
			l |= 1 << (gpio << 1);
364 365 366 367 368
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
369
		break;
370
#endif
371
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
372 373
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
374
		l = __raw_readl(reg);
375
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
376
			bank->toggle_mask |= 1 << gpio;
377 378 379 380 381 382 383 384
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
385
#ifdef CONFIG_ARCH_OMAP2PLUS
386
	case METHOD_GPIO_24XX:
387
	case METHOD_GPIO_44XX:
388
		set_24xx_gpio_triggering(bank, gpio, trigger);
389
		return 0;
390
#endif
391
	default:
392
		goto bad;
393
	}
394 395 396 397
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
398 399
}

400
static int gpio_irq_type(struct irq_data *d, unsigned type)
401 402
{
	struct gpio_bank *bank;
403 404
	unsigned gpio;
	int retval;
D
David Brownell 已提交
405
	unsigned long flags;
406

407 408
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
409
	else
410
		gpio = d->irq - IH_GPIO_BASE;
411

412
	if (type & ~IRQ_TYPE_SENSE_MASK)
413
		return -EINVAL;
414 415

	/* OMAP1 allows only only edge triggering */
416
	if (!cpu_class_is_omap2()
417
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
418 419
		return -EINVAL;

420
	bank = irq_data_get_irq_chip_data(d);
D
David Brownell 已提交
421
	spin_lock_irqsave(&bank->lock, flags);
422
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
423
	spin_unlock_irqrestore(&bank->lock, flags);
424 425

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
426
		__irq_set_handler_locked(d->irq, handle_level_irq);
427
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
428
		__irq_set_handler_locked(d->irq, handle_edge_irq);
429

430
	return retval;
431 432 433 434
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
435
	void __iomem *reg = bank->base;
436

437
	reg += bank->regs->irqstatus;
438
	__raw_writel(gpio_mask, reg);
439 440

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
441 442
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
443
		__raw_writel(gpio_mask, reg);
444
	}
445 446 447

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
448 449 450 451
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
452
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
453 454
}

455 456 457
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
458
	u32 l;
459
	u32 mask = (1 << bank->width) - 1;
460

461
	reg += bank->regs->irqenable;
462
	l = __raw_readl(reg);
463
	if (bank->regs->irqenable_inv)
464 465 466
		l = ~l;
	l &= mask;
	return l;
467 468
}

469
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
470
{
471
	void __iomem *reg = bank->base;
472 473
	u32 l;

474 475 476 477 478
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
	} else {
		reg += bank->regs->irqenable;
479
		l = __raw_readl(reg);
480 481
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
482 483
		else
			l |= gpio_mask;
484 485 486 487 488 489 490 491 492 493 494 495
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
496
		l = gpio_mask;
497 498
	} else {
		reg += bank->regs->irqenable;
499
		l = __raw_readl(reg);
500
		if (bank->regs->irqenable_inv)
501
			l |= gpio_mask;
502
		else
503
			l &= ~gpio_mask;
504
	}
505

506 507 508 509 510
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
511
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
512 513
}

514 515 516 517 518 519 520 521 522 523
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
524 525
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
526

527 528 529
	if (bank->non_wakeup_gpios & gpio_bit) {
		dev_err(bank->dev, 
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
530 531
		return -EINVAL;
	}
532 533 534 535 536 537 538 539 540 541

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
542 543
}

544 545
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
546
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
547 548
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
549
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
550 551
}

552
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
553
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
554
{
555
	unsigned int gpio = d->irq - IH_GPIO_BASE;
556 557 558
	struct gpio_bank *bank;
	int retval;

559
	bank = irq_data_get_irq_chip_data(d);
560
	retval = _set_gpio_wakeup(bank, gpio, enable);
561 562 563 564

	return retval;
}

565
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
566
{
567
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
568
	unsigned long flags;
D
David Brownell 已提交
569

D
David Brownell 已提交
570
	spin_lock_irqsave(&bank->lock, flags);
571

572 573 574
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
575
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
576

577
#ifdef CONFIG_ARCH_OMAP15XX
578
	if (bank->method == METHOD_GPIO_1510) {
579
		void __iomem *reg;
580

581
		/* Claim the pin for MPU */
582
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
583
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
584 585
	}
#endif
C
Charulatha V 已提交
586 587
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
588
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
589
			u32 ctrl;
590 591 592 593 594 595

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
596
			/* Module is enabled, clocks are not gated */
597 598
			ctrl &= 0xFFFFFFFE;
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
599 600 601
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
602
	spin_unlock_irqrestore(&bank->lock, flags);
603 604 605 606

	return 0;
}

607
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
608
{
609
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
610
	unsigned long flags;
611

D
David Brownell 已提交
612
	spin_lock_irqsave(&bank->lock, flags);
613 614 615 616
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
617
		__raw_writel(1 << offset, reg);
618 619
	}
#endif
620 621
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
	if (bank->method == METHOD_GPIO_24XX) {
622 623
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
624
		__raw_writel(1 << offset, reg);
625
	}
626 627 628 629 630 631 632
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (bank->method == METHOD_GPIO_44XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
		__raw_writel(1 << offset, reg);
	}
633
#endif
C
Charulatha V 已提交
634 635 636
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
637
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
638
			u32 ctrl;
639 640 641 642 643 644

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
645 646
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
647
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
648 649
		}
	}
650
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
651
	spin_unlock_irqrestore(&bank->lock, flags);
652 653 654 655 656 657 658 659 660 661 662
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
663
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
664
{
665
	void __iomem *isr_reg = NULL;
666
	u32 isr;
667
	unsigned int gpio_irq, gpio_index;
668
	struct gpio_bank *bank;
669 670
	u32 retrigger = 0;
	int unmasked = 0;
671
	struct irq_chip *chip = irq_desc_get_chip(desc);
672

673
	chained_irq_enter(chip, desc);
674

T
Thomas Gleixner 已提交
675
	bank = irq_get_handler_data(irq);
676
	isr_reg = bank->base + bank->regs->irqstatus;
677 678 679 680

	if (WARN_ON(!isr_reg))
		goto exit;

681
	while(1) {
682
		u32 isr_saved, level_mask = 0;
683
		u32 enabled;
684

685 686
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
687 688 689 690

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

691
		if (cpu_class_is_omap2()) {
692
			level_mask = bank->level_mask & enabled;
693
		}
694 695 696 697

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
698
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
699
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
700
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
701 702 703

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
704 705
		if (!level_mask && !unmasked) {
			unmasked = 1;
706
			chained_irq_exit(chip, desc);
707
		}
708

709 710
		isr |= retrigger;
		retrigger = 0;
711 712 713 714 715
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
716
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
717

718 719
			if (!(isr & 1))
				continue;
720

721 722 723 724 725 726 727 728 729 730 731 732
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

733
			generic_handle_irq(gpio_irq);
734
		}
735
	}
736 737 738 739
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
740
exit:
741
	if (!unmasked)
742
		chained_irq_exit(chip, desc);
743 744
}

745
static void gpio_irq_shutdown(struct irq_data *d)
746
{
747 748
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
749
	unsigned long flags;
750

751
	spin_lock_irqsave(&bank->lock, flags);
752
	_reset_gpio(bank, gpio);
753
	spin_unlock_irqrestore(&bank->lock, flags);
754 755
}

756
static void gpio_ack_irq(struct irq_data *d)
757
{
758 759
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
760 761 762 763

	_clear_gpio_irqstatus(bank, gpio);
}

764
static void gpio_mask_irq(struct irq_data *d)
765
{
766 767
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
768
	unsigned long flags;
769

770
	spin_lock_irqsave(&bank->lock, flags);
771
	_set_gpio_irqenable(bank, gpio, 0);
772
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
773
	spin_unlock_irqrestore(&bank->lock, flags);
774 775
}

776
static void gpio_unmask_irq(struct irq_data *d)
777
{
778 779
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
780
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
781
	u32 trigger = irqd_get_trigger_type(d);
782
	unsigned long flags;
783

784
	spin_lock_irqsave(&bank->lock, flags);
785
	if (trigger)
786
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
787 788 789 790 791 792 793

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
794

K
Kevin Hilman 已提交
795
	_set_gpio_irqenable(bank, gpio, 1);
796
	spin_unlock_irqrestore(&bank->lock, flags);
797 798
}

799 800
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
801 802 803 804 805 806
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
807 808 809 810 811 812 813 814
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
815 816 817 818
#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

819
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
820
{
821
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
822
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
823 824
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
825
	unsigned long		flags;
D
David Brownell 已提交
826

D
David Brownell 已提交
827
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
828 829
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
830
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
831 832 833 834

	return 0;
}

835
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
836
{
837
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
838
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
839 840
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
841
	unsigned long		flags;
D
David Brownell 已提交
842

D
David Brownell 已提交
843
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
844
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
845
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
846 847 848 849

	return 0;
}

850
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
851 852 853 854
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

855
/* use platform_driver for this. */
D
David Brownell 已提交
856 857 858
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
859
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
860 861 862 863 864 865 866 867 868 869 870 871 872 873
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
C
Charulatha V 已提交
874
	struct gpio_bank *bank = &gpio_bank[0];
875
	platform_set_drvdata(&omap_mpuio_device, bank);
876

D
David Brownell 已提交
877 878 879 880 881 882 883 884
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

885 886 887
#else

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
888
static inline void mpuio_init(void) {}
889 890 891 892

#endif

/*---------------------------------------------------------------------*/
893

D
David Brownell 已提交
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

910 911
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
912
	void __iomem *reg = bank->base + bank->regs->direction;
913 914 915 916

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
917 918
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
919 920 921 922 923 924
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
925
	bank = container_of(chip, struct gpio_bank, chip);
926
	reg = bank->base;
927
	mask = GPIO_BIT(bank, gpio);
928 929 930 931 932

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
933 934 935 936 937 938 939 940 941
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
942
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
943 944 945 946 947
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

948 949 950 951 952 953 954
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
955 956 957 958 959 960 961

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

962 963 964 965 966 967 968
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
969 970 971 972 973 974 975
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
976
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
977 978 979
	spin_unlock_irqrestore(&bank->lock, flags);
}

980 981 982 983 984 985 986 987
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
988 989
/*---------------------------------------------------------------------*/

990
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
991
{
992
	static bool called;
T
Tony Lindgren 已提交
993 994
	u32 rev;

995
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
996 997
		return;

998 999
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
1000
		(rev >> 4) & 0x0f, rev & 0x0f);
1001 1002

	called = true;
T
Tony Lindgren 已提交
1003 1004
}

1005 1006 1007 1008 1009
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
static inline int init_gpio_info(struct platform_device *pdev)
{
	/* TODO: Analyze removing gpio_bank_count usage from driver code */
	gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
				GFP_KERNEL);
	if (!gpio_bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		return -ENOMEM;
	}
	return 0;
}

/* TODO: Cleanup cpu_is_* checks */
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
{
	if (cpu_class_is_omap2()) {
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
					OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writel(0x00000000, bank->base +
					 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else if (cpu_is_omap34xx()) {
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base +
					OMAP24XX_GPIO_IRQSTATUS1);
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_DEBOUNCE_EN);

			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
		} else if (cpu_is_omap24xx()) {
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
			if (id < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[id];
		}
	} else if (cpu_class_is_omap1()) {
		if (bank_is_mpuio(bank))
1052 1053
			__raw_writew(0xffff, bank->base +
				OMAP_MPUIO_GPIO_MASKIT / bank->stride);
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
			__raw_writew(0xffff, bank->base
						+ OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base
						+ OMAP1510_GPIO_INT_STATUS);
		}
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
			__raw_writew(0x0000, bank->base
						+ OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base
						+ OMAP1610_GPIO_IRQSTATUS1);
			__raw_writew(0x0014, bank->base
						+ OMAP1610_GPIO_SYSCONFIG);

			/*
			 * Enable system clock for GPIO module.
			 * The CAM_CLK_CTRL *is* really the right place.
			 */
			omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
						ULPD_CAM_CLK_CTRL);
		}
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base
						+ OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base
						+ OMAP7XX_GPIO_INT_STATUS);
		}
	}
}

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
static __init void
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	if (cpu_is_omap16xx())
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1108
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1109
{
1110
	int j;
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
	static int gpio;

	bank->mod_usage = 0;
	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
	if (bank_is_mpuio(bank)) {
		bank->chip.label = "mpuio";
#ifdef CONFIG_ARCH_OMAP16XX
		bank->chip.dev = &omap_mpuio_device.dev;
#endif
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1135
		gpio += bank->width;
1136
	}
1137
	bank->chip.ngpio = bank->width;
1138 1139 1140 1141

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1142
		     j < bank->virtual_irq_start + bank->width; j++) {
1143
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1144
		irq_set_chip_data(j, bank);
1145 1146 1147
		if (bank_is_mpuio(bank)) {
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1148
			irq_set_chip(j, &gpio_irq_chip);
1149 1150 1151
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1152
	}
T
Thomas Gleixner 已提交
1153 1154
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1155 1156
}

1157
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1158
{
1159 1160 1161 1162
	static int gpio_init_done;
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
	int id;
1163 1164
	struct gpio_bank *bank;

1165 1166
	if (!pdev->dev.platform_data)
		return -EINVAL;
1167

1168
	pdata = pdev->dev.platform_data;
1169

1170 1171
	if (!gpio_init_done) {
		int ret;
1172

1173 1174 1175
		ret = init_gpio_info(pdev);
		if (ret)
			return ret;
1176 1177
	}

1178 1179
	id = pdev->id;
	bank = &gpio_bank[id];
1180

1181 1182 1183 1184
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
		return -ENODEV;
1185
	}
1186

1187 1188 1189 1190 1191
	bank->irq = res->start;
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->method = pdata->bank_type;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1192
	bank->stride = pdata->bank_stride;
1193
	bank->width = pdata->bank_width;
T
Tony Lindgren 已提交
1194

1195 1196 1197 1198 1199 1200
	bank->regs = pdata->regs;

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1201

1202
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1203

1204 1205 1206 1207 1208 1209
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
		return -ENODEV;
	}
1210

1211 1212 1213 1214
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
		return -ENOMEM;
1215 1216
	}

1217 1218 1219 1220 1221
	pm_runtime_enable(bank->dev);
	pm_runtime_get_sync(bank->dev);

	omap_gpio_mod_init(bank, id);
	omap_gpio_chip_init(bank);
1222
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1223

1224 1225 1226
	if (!gpio_init_done)
		gpio_init_done = 1;

1227 1228 1229
	return 0;
}

1230
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1231
static int omap_gpio_suspend(void)
1232 1233 1234
{
	int i;

1235
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1236 1237 1238 1239 1240 1241 1242
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1243
		unsigned long flags;
1244 1245

		switch (bank->method) {
1246
#ifdef CONFIG_ARCH_OMAP16XX
1247 1248 1249 1250 1251
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1252
#endif
1253
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1254
		case METHOD_GPIO_24XX:
1255
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1256 1257 1258
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1259 1260
#endif
#ifdef CONFIG_ARCH_OMAP4
1261
		case METHOD_GPIO_44XX:
1262 1263 1264 1265
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1266
#endif
1267 1268 1269 1270
		default:
			continue;
		}

D
David Brownell 已提交
1271
		spin_lock_irqsave(&bank->lock, flags);
1272 1273 1274
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1275
		spin_unlock_irqrestore(&bank->lock, flags);
1276 1277 1278 1279 1280
	}

	return 0;
}

1281
static void omap_gpio_resume(void)
1282 1283 1284
{
	int i;

1285
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1286
		return;
1287 1288 1289 1290 1291

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1292
		unsigned long flags;
1293 1294

		switch (bank->method) {
1295
#ifdef CONFIG_ARCH_OMAP16XX
1296 1297 1298 1299
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1300
#endif
1301
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1302
		case METHOD_GPIO_24XX:
1303 1304
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1305
			break;
1306 1307
#endif
#ifdef CONFIG_ARCH_OMAP4
1308
		case METHOD_GPIO_44XX:
1309 1310 1311
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1312
#endif
1313 1314 1315 1316
		default:
			continue;
		}

D
David Brownell 已提交
1317
		spin_lock_irqsave(&bank->lock, flags);
1318 1319
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1320
		spin_unlock_irqrestore(&bank->lock, flags);
1321 1322 1323
	}
}

1324
static struct syscore_ops omap_gpio_syscore_ops = {
1325 1326 1327 1328
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

1329 1330
#endif

1331
#ifdef CONFIG_ARCH_OMAP2PLUS
1332 1333 1334

static int workaround_enabled;

1335
void omap2_gpio_prepare_for_idle(int off_mode)
1336 1337
{
	int i, c = 0;
T
Tero Kristo 已提交
1338
	int min = 0;
1339

T
Tero Kristo 已提交
1340 1341
	if (cpu_is_omap34xx())
		min = 1;
1342

T
Tero Kristo 已提交
1343
	for (i = min; i < gpio_bank_count; i++) {
1344
		struct gpio_bank *bank = &gpio_bank[i];
1345
		u32 l1 = 0, l2 = 0;
1346
		int j;
1347

1348
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1349 1350
			clk_disable(bank->dbck);

1351
		if (!off_mode)
1352 1353 1354 1355 1356
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
1357 1358
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

1378 1379 1380 1381
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

1395 1396 1397 1398 1399 1400 1401 1402 1403
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

1404
void omap2_gpio_resume_after_idle(void)
1405 1406
{
	int i;
T
Tero Kristo 已提交
1407
	int min = 0;
1408

T
Tero Kristo 已提交
1409 1410 1411
	if (cpu_is_omap34xx())
		min = 1;
	for (i = min; i < gpio_bank_count; i++) {
1412
		struct gpio_bank *bank = &gpio_bank[i];
1413
		u32 l = 0, gen, gen0, gen1;
1414
		int j;
1415

1416
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1417 1418
			clk_enable(bank->dbck);

1419 1420 1421
		if (!workaround_enabled)
			continue;

1422 1423
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1424 1425 1426

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
1427
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1428
			__raw_writel(bank->saved_risingdetect,
1429
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1430 1431 1432 1433 1434
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
1435
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
1436
			__raw_writel(bank->saved_risingdetect,
1437
				 bank->base + OMAP4_GPIO_RISINGDETECT);
1438 1439 1440
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

1441 1442 1443 1444 1445
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
1446
		l &= bank->enabled_non_wakeup_gpios;
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1465
			u32 old0, old1;
1466

1467
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1468 1469 1470 1471
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1472
				__raw_writel(old0 | gen, bank->base +
1473
					OMAP24XX_GPIO_LEVELDETECT0);
1474
				__raw_writel(old1 | gen, bank->base +
1475
					OMAP24XX_GPIO_LEVELDETECT1);
1476
				__raw_writel(old0, bank->base +
1477
					OMAP24XX_GPIO_LEVELDETECT0);
1478
				__raw_writel(old1, bank->base +
1479 1480 1481 1482 1483
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
1484
						OMAP4_GPIO_LEVELDETECT0);
1485
				old1 = __raw_readl(bank->base +
1486
						OMAP4_GPIO_LEVELDETECT1);
1487
				__raw_writel(old0 | l, bank->base +
1488
						OMAP4_GPIO_LEVELDETECT0);
1489
				__raw_writel(old1 | l, bank->base +
1490
						OMAP4_GPIO_LEVELDETECT1);
1491
				__raw_writel(old0, bank->base +
1492
						OMAP4_GPIO_LEVELDETECT0);
1493
				__raw_writel(old1, bank->base +
1494
						OMAP4_GPIO_LEVELDETECT1);
1495
			}
1496 1497 1498 1499 1500
		}
	}

}

1501 1502
#endif

1503
#ifdef CONFIG_ARCH_OMAP3
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}
#endif

1566 1567 1568 1569 1570 1571 1572
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
	},
};

1573
/*
1574 1575 1576
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1577
 */
1578
static int __init omap_gpio_drv_reg(void)
1579
{
1580
	return platform_driver_register(&omap_gpio_driver);
1581
}
1582
postcore_initcall(omap_gpio_drv_reg);
1583

1584 1585
static int __init omap_gpio_sysinit(void)
{
D
David Brownell 已提交
1586 1587
	mpuio_init();

1588
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1589 1590
	if (cpu_is_omap16xx() || cpu_class_is_omap2())
		register_syscore_ops(&omap_gpio_syscore_ops);
1591 1592
#endif

1593
	return 0;
1594 1595 1596
}

arch_initcall(omap_gpio_sysinit);