amd.c 21.8 KB
Newer Older
1 2
/*
 *  AMD CPU Microcode Update Driver for Linux
3 4 5 6
 *
 *  This driver allows to upgrade microcode on F10h AMD
 *  CPUs and later.
 *
7
 *  Copyright (C) 2008-2011 Advanced Micro Devices Inc.
8
 *	          2013-2016 Borislav Petkov <bp@alien8.de>
9 10 11 12 13 14
 *
 *  Author: Peter Oruba <peter.oruba@amd.com>
 *
 *  Based on work by:
 *  Tigran Aivazian <tigran@aivazian.fsnet.co.uk>
 *
15 16 17 18 19
 *  early loader:
 *  Copyright (C) 2013 Advanced Micro Devices, Inc.
 *
 *  Author: Jacob Shin <jacob.shin@amd.com>
 *  Fixes: Borislav Petkov <bp@suse.de>
20
 *
21
 *  Licensed under the terms of the GNU General Public
22
 *  License version 2. See file COPYING for details.
I
Ingo Molnar 已提交
23
 */
24
#define pr_fmt(fmt) "microcode: " fmt
25

26
#include <linux/earlycpio.h>
I
Ingo Molnar 已提交
27 28 29
#include <linux/firmware.h>
#include <linux/uaccess.h>
#include <linux/vmalloc.h>
30
#include <linux/initrd.h>
I
Ingo Molnar 已提交
31
#include <linux/kernel.h>
32 33
#include <linux/pci.h>

34
#include <asm/microcode_amd.h>
35
#include <asm/microcode.h>
I
Ingo Molnar 已提交
36
#include <asm/processor.h>
37 38
#include <asm/setup.h>
#include <asm/cpu.h>
I
Ingo Molnar 已提交
39
#include <asm/msr.h>
40

D
Dmitry Adamushko 已提交
41
static struct equiv_cpu_entry *equiv_cpu_table;
42

43 44
/*
 * This points to the current valid container of microcode patches which we will
45
 * save from the initrd/builtin before jettisoning its contents.
46
 */
47 48 49 50
struct container {
	u8 *data;
	size_t size;
} cont;
51 52

static u32 ucode_new_rev;
53
static u8 amd_ucode_patch[PATCH_MAX_SIZE];
54 55
static u16 this_equiv_id;

56 57 58 59 60 61
/*
 * Microcode patch container file is prepended to the initrd in cpio
 * format. See Documentation/x86/early-microcode.txt
 */
static const char
ucode_path[] __maybe_unused = "kernel/x86/microcode/AuthenticAMD.bin";
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99

static size_t compute_container_size(u8 *data, u32 total_size)
{
	size_t size = 0;
	u32 *header = (u32 *)data;

	if (header[0] != UCODE_MAGIC ||
	    header[1] != UCODE_EQUIV_CPU_TABLE_TYPE || /* type */
	    header[2] == 0)                            /* size */
		return size;

	size = header[2] + CONTAINER_HDR_SZ;
	total_size -= size;
	data += size;

	while (total_size) {
		u16 patch_size;

		header = (u32 *)data;

		if (header[0] != UCODE_UCODE_TYPE)
			break;

		/*
		 * Sanity-check patch size.
		 */
		patch_size = header[1];
		if (patch_size > PATCH_MAX_SIZE)
			break;

		size	   += patch_size + SECTION_HDR_SIZE;
		data	   += patch_size + SECTION_HDR_SIZE;
		total_size -= patch_size + SECTION_HDR_SIZE;
	}

	return size;
}

100
static u16 find_equiv_id(struct equiv_cpu_entry *equiv_table, u32 sig)
101
{
102 103 104
	for (; equiv_table && equiv_table->installed_cpu; equiv_table++) {
		if (sig == equiv_table->installed_cpu)
			return equiv_table->equiv_cpu;
105
	}
106

107 108 109
	return 0;
}

110
/*
111
 * This scans the ucode blob for the proper container as we can have multiple
112 113
 * containers glued together. Returns the equivalence ID from the equivalence
 * table or 0 if none found.
114
 */
115 116
static u16
find_proper_container(u8 *ucode, size_t size, struct container *ret_cont)
117
{
118 119
	struct container ret = { NULL, 0 };
	u32 eax, ebx, ecx, edx;
120 121
	struct equiv_cpu_entry *eq;
	int offset, left;
122 123 124
	u16 eq_id = 0;
	u32 *header;
	u8 *data;
125 126 127 128 129

	data   = ucode;
	left   = size;
	header = (u32 *)data;

130

131 132 133 134
	/* find equiv cpu table */
	if (header[0] != UCODE_MAGIC ||
	    header[1] != UCODE_EQUIV_CPU_TABLE_TYPE || /* type */
	    header[2] == 0)                            /* size */
135
		return eq_id;
136 137 138 139 140 141 142 143

	eax = 0x00000001;
	ecx = 0;
	native_cpuid(&eax, &ebx, &ecx, &edx);

	while (left > 0) {
		eq = (struct equiv_cpu_entry *)(data + CONTAINER_HDR_SZ);

144
		ret.data = data;
145 146 147 148 149 150 151 152

		/* Advance past the container header */
		offset = header[2] + CONTAINER_HDR_SZ;
		data  += offset;
		left  -= offset;

		eq_id = find_equiv_id(eq, eax);
		if (eq_id) {
153
			ret.size = compute_container_size(ret.data, left + offset);
154 155 156 157 158

			/*
			 * truncate how much we need to iterate over in the
			 * ucode update loop below
			 */
159
			left = ret.size - offset;
160 161 162

			*ret_cont = ret;
			return eq_id;
163 164 165 166 167 168 169 170 171
		}

		/*
		 * support multiple container files appended together. if this
		 * one does not have a matching equivalent cpu entry, we fast
		 * forward to the next container file.
		 */
		while (left > 0) {
			header = (u32 *)data;
172

173 174 175 176 177 178 179 180 181 182 183 184 185 186
			if (header[0] == UCODE_MAGIC &&
			    header[1] == UCODE_EQUIV_CPU_TABLE_TYPE)
				break;

			offset = header[1] + SECTION_HDR_SIZE;
			data  += offset;
			left  -= offset;
		}

		/* mark where the next microcode container file starts */
		offset    = data - (u8 *)ucode;
		ucode     = data;
	}

187
	return eq_id;
188 189
}

190
static int __apply_microcode_amd(struct microcode_amd *mc)
191 192 193
{
	u32 rev, dummy;

194
	native_wrmsrl(MSR_AMD64_PATCH_LOADER, (u64)(long)&mc->hdr.data_code);
195 196 197

	/* verify patch application was successful */
	native_rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy);
198
	if (rev != mc->hdr.patch_id)
199 200 201 202 203 204 205 206 207 208 209 210 211
		return -1;

	return 0;
}

/*
 * Early load occurs before we can vmalloc(). So we look for the microcode
 * patch container file in initrd, traverse equivalent cpu table, look for a
 * matching microcode patch, and update, all in initrd memory in place.
 * When vmalloc() is available for use later -- on 64-bit during first AP load,
 * and on 32-bit during save_microcode_in_initrd_amd() -- we can call
 * load_microcode_amd() to save equivalent cpu table and microcode patches in
 * kernel heap memory.
212 213
 *
 * Returns true if container found (sets @ret_cont), false otherwise.
214
 */
215 216
static bool apply_microcode_early_amd(void *ucode, size_t size, bool save_patch,
				      struct container *ret_cont)
217 218
{
	u8 (*patch)[PATCH_MAX_SIZE];
219 220
	u32 rev, *header, *new_rev;
	struct container ret;
221 222
	int offset, left;
	u16 eq_id = 0;
223
	u8  *data;
224 225 226 227 228 229 230 231

#ifdef CONFIG_X86_32
	new_rev = (u32 *)__pa_nodebug(&ucode_new_rev);
	patch	= (u8 (*)[PATCH_MAX_SIZE])__pa_nodebug(&amd_ucode_patch);
#else
	new_rev = &ucode_new_rev;
	patch	= &amd_ucode_patch;
#endif
232 233

	if (check_current_patch_level(&rev, true))
234
		return false;
235

236
	eq_id = find_proper_container(ucode, size, &ret);
237
	if (!eq_id)
238
		return false;
239 240 241 242 243 244 245

	this_equiv_id = eq_id;
	header = (u32 *)ret.data;

	/* We're pointing to an equiv table, skip over it. */
	data = ret.data +  header[2] + CONTAINER_HDR_SZ;
	left = ret.size - (header[2] + CONTAINER_HDR_SZ);
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263

	while (left > 0) {
		struct microcode_amd *mc;

		header = (u32 *)data;
		if (header[0] != UCODE_UCODE_TYPE || /* type */
		    header[1] == 0)                  /* size */
			break;

		mc = (struct microcode_amd *)(data + SECTION_HDR_SIZE);

		if (eq_id == mc->hdr.processor_rev_id && rev < mc->hdr.patch_id) {

			if (!__apply_microcode_amd(mc)) {
				rev = mc->hdr.patch_id;
				*new_rev = rev;

				if (save_patch)
264
					memcpy(patch, mc, min_t(u32, header[1], PATCH_MAX_SIZE));
265 266 267 268 269 270 271
			}
		}

		offset  = header[1] + SECTION_HDR_SIZE;
		data   += offset;
		left   -= offset;
	}
272 273 274 275 276

	if (ret_cont)
		*ret_cont = ret;

	return true;
277 278
}

279
static bool get_builtin_microcode(struct cpio_data *cp, unsigned int family)
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
{
#ifdef CONFIG_X86_64
	char fw_name[36] = "amd-ucode/microcode_amd.bin";

	if (family >= 0x15)
		snprintf(fw_name, sizeof(fw_name),
			 "amd-ucode/microcode_amd_fam%.2xh.bin", family);

	return get_builtin_firmware(cp, fw_name);
#else
	return false;
#endif
}

void __init load_ucode_amd_bsp(unsigned int family)
{
296
	struct ucode_cpu_info *uci;
297
	u32 eax, ebx, ecx, edx;
298
	struct cpio_data cp;
299 300
	const char *path;
	bool use_pa;
301

302 303 304 305 306 307 308 309 310
	if (IS_ENABLED(CONFIG_X86_32)) {
		uci	= (struct ucode_cpu_info *)__pa_nodebug(ucode_cpu_info);
		path	= (const char *)__pa_nodebug(ucode_path);
		use_pa	= true;
	} else {
		uci     = ucode_cpu_info;
		path	= ucode_path;
		use_pa	= false;
	}
311

312 313
	if (!get_builtin_microcode(&cp, family))
		cp = find_microcode_in_initrd(path, use_pa);
314 315 316

	if (!(cp.data && cp.size))
		return;
317

318
	/* Get BSP's CPUID.EAX(1), needed in load_microcode_amd() */
319 320 321 322
	eax = 1;
	ecx = 0;
	native_cpuid(&eax, &ebx, &ecx, &edx);
	uci->cpu_sig.sig = eax;
323

324
	apply_microcode_early_amd(cp.data, cp.size, true, NULL);
325 326 327 328 329
}

#ifdef CONFIG_X86_32
/*
 * On 32-bit, since AP's early load occurs before paging is turned on, we
330 331 332
 * cannot traverse cpu_equiv_table and microcode_cache in kernel heap memory.
 * So during cold boot, AP will apply_ucode_in_initrd() just like the BSP.
 * In save_microcode_in_initrd_amd() BSP's patch is copied to amd_ucode_patch,
333 334
 * which is used upon resume from suspend.
 */
335
void load_ucode_amd_ap(unsigned int family)
336 337
{
	struct microcode_amd *mc;
338
	struct cpio_data cp;
339 340 341 342 343 344 345

	mc = (struct microcode_amd *)__pa_nodebug(amd_ucode_patch);
	if (mc->hdr.patch_id && mc->hdr.processor_rev_id) {
		__apply_microcode_amd(mc);
		return;
	}

346 347
	if (!get_builtin_microcode(&cp, family))
		cp = find_microcode_in_initrd((const char *)__pa_nodebug(ucode_path), true);
348

349
	if (!(cp.data && cp.size))
350 351
		return;

352 353 354 355
	/*
	 * This would set amd_ucode_patch above so that the following APs can
	 * use it directly instead of going down this path again.
	 */
356
	apply_microcode_early_amd(cp.data, cp.size, true, NULL);
357 358
}
#else
359
void load_ucode_amd_ap(unsigned int family)
360 361 362 363 364 365
{
	struct equiv_cpu_entry *eq;
	struct microcode_amd *mc;
	u32 rev, eax;
	u16 eq_id;

366
	/* 64-bit runs with paging enabled, thus early==false. */
367 368 369
	if (check_current_patch_level(&rev, false))
		return;

370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
	/* First AP hasn't cached it yet, go through the blob. */
	if (!cont.data) {
		struct cpio_data cp = { NULL, 0, "" };

		if (cont.size == -1)
			return;

reget:
		if (!get_builtin_microcode(&cp, family)) {
#ifdef CONFIG_BLK_DEV_INITRD
			cp = find_cpio_data(ucode_path, (void *)initrd_start,
					    initrd_end - initrd_start, NULL);
#endif
			if (!(cp.data && cp.size)) {
				/*
				 * Mark it so that other APs do not scan again
				 * for no real reason and slow down boot
				 * needlessly.
				 */
				cont.size = -1;
				return;
			}
		}

394
		if (!apply_microcode_early_amd(cp.data, cp.size, false, &cont)) {
395 396 397 398
			cont.size = -1;
			return;
		}
	}
399

400
	eax = cpuid_eax(0x00000001);
401
	eq  = (struct equiv_cpu_entry *)(cont.data + CONTAINER_HDR_SZ);
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420

	eq_id = find_equiv_id(eq, eax);
	if (!eq_id)
		return;

	if (eq_id == this_equiv_id) {
		mc = (struct microcode_amd *)amd_ucode_patch;

		if (mc && rev < mc->hdr.patch_id) {
			if (!__apply_microcode_amd(mc))
				ucode_new_rev = mc->hdr.patch_id;
		}

	} else {

		/*
		 * AP has a different equivalence ID than BSP, looks like
		 * mixed-steppings silicon so go through the ucode blob anew.
		 */
421
		goto reget;
422 423
	}
}
424
#endif /* CONFIG_X86_32 */
425

426 427 428
static enum ucode_state
load_microcode_amd(int cpu, u8 family, const u8 *data, size_t size);

429
int __init save_microcode_in_initrd_amd(unsigned int fam)
430 431
{
	enum ucode_state ret;
432 433
	int retval = 0;
	u16 eq_id;
434

435 436 437
	if (!cont.data) {
		if (IS_ENABLED(CONFIG_X86_32) && (cont.size != -1)) {
			struct cpio_data cp = { NULL, 0, "" };
438

439 440 441
#ifdef CONFIG_BLK_DEV_INITRD
			cp = find_cpio_data(ucode_path, (void *)initrd_start,
					    initrd_end - initrd_start, NULL);
442 443
#endif

444 445 446 447
			if (!(cp.data && cp.size)) {
				cont.size = -1;
				return -EINVAL;
			}
448

449
			eq_id = find_proper_container(cp.data, cp.size, &cont);
450 451 452 453
			if (!eq_id) {
				cont.size = -1;
				return -EINVAL;
			}
454

455 456 457
		} else
			return -EINVAL;
	}
458

459
	ret = load_microcode_amd(smp_processor_id(), fam, cont.data, cont.size);
460 461 462 463 464 465 466
	if (ret != UCODE_OK)
		retval = -EINVAL;

	/*
	 * This will be freed any msec now, stash patches for the current
	 * family and switch to patch cache for cpu hotplug, etc later.
	 */
467 468
	cont.data = NULL;
	cont.size = 0;
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485

	return retval;
}

void reload_ucode_amd(void)
{
	struct microcode_amd *mc;
	u32 rev;

	/*
	 * early==false because this is a syscore ->resume path and by
	 * that time paging is long enabled.
	 */
	if (check_current_patch_level(&rev, false))
		return;

	mc = (struct microcode_amd *)amd_ucode_patch;
486 487
	if (!mc)
		return;
488

489
	if (rev < mc->hdr.patch_id) {
490 491
		if (!__apply_microcode_amd(mc)) {
			ucode_new_rev = mc->hdr.patch_id;
492
			pr_info("reload patch_level=0x%08x\n", ucode_new_rev);
493 494 495
		}
	}
}
496
static u16 __find_equiv_id(unsigned int cpu)
497 498
{
	struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
499
	return find_equiv_id(equiv_cpu_table, uci->cpu_sig.sig);
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
}

static u32 find_cpu_family_by_equiv_cpu(u16 equiv_cpu)
{
	int i = 0;

	BUG_ON(!equiv_cpu_table);

	while (equiv_cpu_table[i].equiv_cpu != 0) {
		if (equiv_cpu == equiv_cpu_table[i].equiv_cpu)
			return equiv_cpu_table[i].installed_cpu;
		i++;
	}
	return 0;
}

516 517 518 519 520 521 522
/*
 * a small, trivial cache of per-family ucode patches
 */
static struct ucode_patch *cache_find_patch(u16 equiv_cpu)
{
	struct ucode_patch *p;

523
	list_for_each_entry(p, &microcode_cache, plist)
524 525 526 527 528 529 530 531 532
		if (p->equiv_cpu == equiv_cpu)
			return p;
	return NULL;
}

static void update_cache(struct ucode_patch *new_patch)
{
	struct ucode_patch *p;

533
	list_for_each_entry(p, &microcode_cache, plist) {
534 535 536 537 538 539 540 541 542 543 544 545
		if (p->equiv_cpu == new_patch->equiv_cpu) {
			if (p->patch_id >= new_patch->patch_id)
				/* we already have the latest patch */
				return;

			list_replace(&p->plist, &new_patch->plist);
			kfree(p->data);
			kfree(p);
			return;
		}
	}
	/* no patch found, add it */
546
	list_add_tail(&new_patch->plist, &microcode_cache);
547 548 549 550
}

static void free_cache(void)
{
551
	struct ucode_patch *p, *tmp;
552

553
	list_for_each_entry_safe(p, tmp, &microcode_cache, plist) {
554 555 556 557 558 559 560 561 562 563
		__list_del(p->plist.prev, p->plist.next);
		kfree(p->data);
		kfree(p);
	}
}

static struct ucode_patch *find_patch(unsigned int cpu)
{
	u16 equiv_id;

564
	equiv_id = __find_equiv_id(cpu);
565 566 567 568 569 570
	if (!equiv_id)
		return NULL;

	return cache_find_patch(equiv_id);
}

571
static int collect_cpu_info_amd(int cpu, struct cpu_signature *csig)
572
{
573
	struct cpuinfo_x86 *c = &cpu_data(cpu);
574 575
	struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
	struct ucode_patch *p;
576

577
	csig->sig = cpuid_eax(0x00000001);
578
	csig->rev = c->microcode;
579 580 581 582 583 584 585 586 587

	/*
	 * a patch could have been loaded early, set uci->mc so that
	 * mc_bp_resume() can call apply_microcode()
	 */
	p = find_patch(cpu);
	if (p && (p->patch_id == csig->rev))
		uci->mc = p->data;

588 589
	pr_info("CPU%d: patch_level=0x%08x\n", cpu, csig->rev);

590
	return 0;
591 592
}

593
static unsigned int verify_patch_size(u8 family, u32 patch_size,
594
				      unsigned int size)
595
{
596 597 598 599 600
	u32 max_size;

#define F1XH_MPB_MAX_SIZE 2048
#define F14H_MPB_MAX_SIZE 1824
#define F15H_MPB_MAX_SIZE 4096
601
#define F16H_MPB_MAX_SIZE 3458
602

603
	switch (family) {
604 605 606 607 608 609
	case 0x14:
		max_size = F14H_MPB_MAX_SIZE;
		break;
	case 0x15:
		max_size = F15H_MPB_MAX_SIZE;
		break;
610 611 612
	case 0x16:
		max_size = F16H_MPB_MAX_SIZE;
		break;
613 614 615 616 617 618 619 620 621 622 623 624 625
	default:
		max_size = F1XH_MPB_MAX_SIZE;
		break;
	}

	if (patch_size > min_t(u32, size, max_size)) {
		pr_err("patch size mismatch\n");
		return 0;
	}

	return patch_size;
}

626 627 628 629 630 631 632 633 634 635
/*
 * Those patch levels cannot be updated to newer ones and thus should be final.
 */
static u32 final_levels[] = {
	0x01000098,
	0x0100009f,
	0x010000af,
	0, /* T-101 terminator */
};

636 637 638 639 640 641 642 643 644 645
/*
 * Check the current patch level on this CPU.
 *
 * @rev: Use it to return the patch level. It is set to 0 in the case of
 * error.
 *
 * Returns:
 *  - true: if update should stop
 *  - false: otherwise
 */
646
bool check_current_patch_level(u32 *rev, bool early)
647
{
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
	u32 lvl, dummy, i;
	bool ret = false;
	u32 *levels;

	native_rdmsr(MSR_AMD64_PATCH_LEVEL, lvl, dummy);

	if (IS_ENABLED(CONFIG_X86_32) && early)
		levels = (u32 *)__pa_nodebug(&final_levels);
	else
		levels = final_levels;

	for (i = 0; levels[i]; i++) {
		if (lvl == levels[i]) {
			lvl = 0;
			ret = true;
			break;
		}
	}
666

667 668
	if (rev)
		*rev = lvl;
669

670
	return ret;
671 672
}

673
static int apply_microcode_amd(int cpu)
674
{
675
	struct cpuinfo_x86 *c = &cpu_data(cpu);
676 677 678
	struct microcode_amd *mc_amd;
	struct ucode_cpu_info *uci;
	struct ucode_patch *p;
679
	u32 rev;
680 681

	BUG_ON(raw_smp_processor_id() != cpu);
682

683
	uci = ucode_cpu_info + cpu;
684

685 686
	p = find_patch(cpu);
	if (!p)
687
		return 0;
688

689 690 691
	mc_amd  = p->data;
	uci->mc = p->data;

692
	if (check_current_patch_level(&rev, false))
693
		return -1;
694

695 696 697
	/* need to apply patch? */
	if (rev >= mc_amd->hdr.patch_id) {
		c->microcode = rev;
698
		uci->cpu_sig.rev = rev;
699 700 701
		return 0;
	}

702
	if (__apply_microcode_amd(mc_amd)) {
703
		pr_err("CPU%d: update failed for patch_level=0x%08x\n",
704
			cpu, mc_amd->hdr.patch_id);
705 706 707 708
		return -1;
	}
	pr_info("CPU%d: new patch_level=0x%08x\n", cpu,
		mc_amd->hdr.patch_id);
709

710 711
	uci->cpu_sig.rev = mc_amd->hdr.patch_id;
	c->microcode = mc_amd->hdr.patch_id;
712 713

	return 0;
714 715
}

716
static int install_equiv_cpu_table(const u8 *buf)
717
{
718 719 720
	unsigned int *ibuf = (unsigned int *)buf;
	unsigned int type = ibuf[1];
	unsigned int size = ibuf[2];
721

722
	if (type != UCODE_EQUIV_CPU_TABLE_TYPE || !size) {
723 724
		pr_err("empty section/"
		       "invalid type field in container file section header\n");
725
		return -EINVAL;
726 727
	}

728
	equiv_cpu_table = vmalloc(size);
729
	if (!equiv_cpu_table) {
730
		pr_err("failed to allocate equivalent CPU table\n");
731
		return -ENOMEM;
732 733
	}

734
	memcpy(equiv_cpu_table, buf + CONTAINER_HDR_SZ, size);
735

736 737
	/* add header length */
	return size + CONTAINER_HDR_SZ;
738 739
}

D
Dmitry Adamushko 已提交
740
static void free_equiv_cpu_table(void)
741
{
742 743
	vfree(equiv_cpu_table);
	equiv_cpu_table = NULL;
D
Dmitry Adamushko 已提交
744
}
745

746
static void cleanup(void)
D
Dmitry Adamushko 已提交
747
{
748 749 750 751 752 753 754 755 756 757 758
	free_equiv_cpu_table();
	free_cache();
}

/*
 * We return the current size even if some of the checks failed so that
 * we can skip over the next patch. If we return a negative value, we
 * signal a grave error like a memory allocation has failed and the
 * driver cannot continue functioning normally. In such cases, we tear
 * down everything we've used up so far and exit.
 */
759
static int verify_and_add_patch(u8 family, u8 *fw, unsigned int leftover)
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
{
	struct microcode_header_amd *mc_hdr;
	struct ucode_patch *patch;
	unsigned int patch_size, crnt_size, ret;
	u32 proc_fam;
	u16 proc_id;

	patch_size  = *(u32 *)(fw + 4);
	crnt_size   = patch_size + SECTION_HDR_SIZE;
	mc_hdr	    = (struct microcode_header_amd *)(fw + SECTION_HDR_SIZE);
	proc_id	    = mc_hdr->processor_rev_id;

	proc_fam = find_cpu_family_by_equiv_cpu(proc_id);
	if (!proc_fam) {
		pr_err("No patch family for equiv ID: 0x%04x\n", proc_id);
		return crnt_size;
	}

	/* check if patch is for the current family */
	proc_fam = ((proc_fam >> 8) & 0xf) + ((proc_fam >> 20) & 0xff);
780
	if (proc_fam != family)
781 782 783 784 785 786 787 788
		return crnt_size;

	if (mc_hdr->nb_dev_id || mc_hdr->sb_dev_id) {
		pr_err("Patch-ID 0x%08x: chipset-specific code unsupported.\n",
			mc_hdr->patch_id);
		return crnt_size;
	}

789
	ret = verify_patch_size(family, patch_size, leftover);
790 791 792 793 794 795 796 797 798 799 800
	if (!ret) {
		pr_err("Patch-ID 0x%08x: size mismatch.\n", mc_hdr->patch_id);
		return crnt_size;
	}

	patch = kzalloc(sizeof(*patch), GFP_KERNEL);
	if (!patch) {
		pr_err("Patch allocation failure.\n");
		return -EINVAL;
	}

801
	patch->data = kmemdup(fw + SECTION_HDR_SIZE, patch_size, GFP_KERNEL);
802 803 804 805 806 807 808 809 810 811
	if (!patch->data) {
		pr_err("Patch data allocation failure.\n");
		kfree(patch);
		return -EINVAL;
	}

	INIT_LIST_HEAD(&patch->plist);
	patch->patch_id  = mc_hdr->patch_id;
	patch->equiv_cpu = proc_id;

812 813 814
	pr_debug("%s: Added patch_id: 0x%08x, proc_id: 0x%04x\n",
		 __func__, patch->patch_id, proc_id);

815 816 817 818 819 820
	/* ... and add to cache. */
	update_cache(patch);

	return crnt_size;
}

821 822
static enum ucode_state __load_microcode_amd(u8 family, const u8 *data,
					     size_t size)
823 824 825 826 827
{
	enum ucode_state ret = UCODE_ERROR;
	unsigned int leftover;
	u8 *fw = (u8 *)data;
	int crnt_size = 0;
828
	int offset;
829

830
	offset = install_equiv_cpu_table(data);
831
	if (offset < 0) {
832
		pr_err("failed to create equivalent cpu table\n");
833
		return ret;
834
	}
835
	fw += offset;
D
Dmitry Adamushko 已提交
836 837
	leftover = size - offset;

838
	if (*(u32 *)fw != UCODE_UCODE_TYPE) {
839
		pr_err("invalid type field in container file section header\n");
840 841
		free_equiv_cpu_table();
		return ret;
842
	}
D
Dmitry Adamushko 已提交
843

844
	while (leftover) {
845
		crnt_size = verify_and_add_patch(family, fw, leftover);
846 847
		if (crnt_size < 0)
			return ret;
848

849 850
		fw	 += crnt_size;
		leftover -= crnt_size;
851
	}
D
Dmitry Adamushko 已提交
852

853
	return UCODE_OK;
D
Dmitry Adamushko 已提交
854 855
}

856 857
static enum ucode_state
load_microcode_amd(int cpu, u8 family, const u8 *data, size_t size)
858 859 860 861 862 863
{
	enum ucode_state ret;

	/* free old equiv table */
	free_equiv_cpu_table();

864
	ret = __load_microcode_amd(family, data, size);
865 866 867 868

	if (ret != UCODE_OK)
		cleanup();

869
#ifdef CONFIG_X86_32
870
	/* save BSP's matching patch for early load */
871 872
	if (cpu_data(cpu).cpu_index == boot_cpu_data.cpu_index) {
		struct ucode_patch *p = find_patch(cpu);
873
		if (p) {
874 875 876
			memset(amd_ucode_patch, 0, PATCH_MAX_SIZE);
			memcpy(amd_ucode_patch, p->data, min_t(u32, ksize(p->data),
							       PATCH_MAX_SIZE));
877 878 879
		}
	}
#endif
880 881 882
	return ret;
}

883 884 885 886 887 888 889 890
/*
 * AMD microcode firmware naming convention, up to family 15h they are in
 * the legacy file:
 *
 *    amd-ucode/microcode_amd.bin
 *
 * This legacy file is always smaller than 2K in size.
 *
891
 * Beginning with family 15h, they are in family-specific firmware files:
892 893 894 895 896 897 898
 *
 *    amd-ucode/microcode_amd_fam15h.bin
 *    amd-ucode/microcode_amd_fam16h.bin
 *    ...
 *
 * These might be larger than 2K.
 */
899 900
static enum ucode_state request_microcode_amd(int cpu, struct device *device,
					      bool refresh_fw)
D
Dmitry Adamushko 已提交
901
{
902 903
	char fw_name[36] = "amd-ucode/microcode_amd.bin";
	struct cpuinfo_x86 *c = &cpu_data(cpu);
904 905 906 907 908 909
	enum ucode_state ret = UCODE_NFOUND;
	const struct firmware *fw;

	/* reload ucode container only on the boot cpu */
	if (!refresh_fw || c->cpu_index != boot_cpu_data.cpu_index)
		return UCODE_OK;
910 911 912

	if (c->x86 >= 0x15)
		snprintf(fw_name, sizeof(fw_name), "amd-ucode/microcode_amd_fam%.2xh.bin", c->x86);
D
Dmitry Adamushko 已提交
913

914
	if (request_firmware_direct(&fw, (const char *)fw_name, device)) {
915
		pr_debug("failed to load file %s\n", fw_name);
916
		goto out;
917
	}
D
Dmitry Adamushko 已提交
918

919 920
	ret = UCODE_ERROR;
	if (*(u32 *)fw->data != UCODE_MAGIC) {
921
		pr_err("invalid magic value (0x%08x)\n", *(u32 *)fw->data);
922
		goto fw_release;
923 924
	}

925
	ret = load_microcode_amd(cpu, c->x86, fw->data, fw->size);
D
Dmitry Adamushko 已提交
926

927
 fw_release:
928
	release_firmware(fw);
929

930
 out:
D
Dmitry Adamushko 已提交
931 932 933
	return ret;
}

934 935
static enum ucode_state
request_microcode_user(int cpu, const void __user *buf, size_t size)
D
Dmitry Adamushko 已提交
936
{
937
	return UCODE_ERROR;
938 939 940 941 942 943
}

static void microcode_fini_cpu_amd(int cpu)
{
	struct ucode_cpu_info *uci = ucode_cpu_info + cpu;

944
	uci->mc = NULL;
945 946 947
}

static struct microcode_ops microcode_amd_ops = {
D
Dmitry Adamushko 已提交
948
	.request_microcode_user           = request_microcode_user,
949
	.request_microcode_fw             = request_microcode_amd,
950 951 952 953 954
	.collect_cpu_info                 = collect_cpu_info_amd,
	.apply_microcode                  = apply_microcode_amd,
	.microcode_fini_cpu               = microcode_fini_cpu_amd,
};

955
struct microcode_ops * __init init_amd_microcode(void)
956
{
957
	struct cpuinfo_x86 *c = &boot_cpu_data;
958 959

	if (c->x86_vendor != X86_VENDOR_AMD || c->x86 < 0x10) {
960
		pr_warn("AMD CPU family 0x%x not supported\n", c->x86);
961 962 963
		return NULL;
	}

964 965 966 967
	if (ucode_new_rev)
		pr_info_once("microcode updated early to new patch_level=0x%08x\n",
			     ucode_new_rev);

968
	return &microcode_amd_ops;
969
}
970 971 972

void __exit exit_amd_microcode(void)
{
973
	cleanup();
974
}