nv50_display.c 68.7 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29
#include <drm/drm_dp_helper.h>
30

31 32
#include <nvif/class.h>

33 34 35
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
36 37 38
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
39
#include "nouveau_fence.h"
40
#include "nv50_display.h"
41

42 43
#define EVO_DMA_NR 9

44
#define EVO_MASTER  (0x00)
45
#define EVO_FLIP(c) (0x01 + (c))
46 47
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
48 49
#define EVO_CURS(c) (0x0d + (c))

50 51
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
52 53 54
#define EVO_MAST_NTFY     EVO_SYNC(      0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c) + 1, 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c) + 1, 0x10)
55

56 57 58 59
/******************************************************************************
 * EVO channel
 *****************************************************************************/

60
struct nv50_chan {
61
	struct nvif_object user;
62 63 64
};

static int
65
nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
66
		 void *data, u32 size, struct nv50_chan *chan)
67
{
68 69 70 71
	while (oclass[0]) {
		int ret = nvif_object_init(disp, NULL, (oclass[0] << 16) | head,
					   oclass[0], data, size,
					  &chan->user);
72 73
		if (oclass++, ret == 0) {
			nvif_object_map(&chan->user);
74
			return ret;
75
		}
76 77
	}
	return -ENOSYS;
78 79 80
}

static void
81
nv50_chan_destroy(struct nv50_chan *chan)
82
{
83
	nvif_object_fini(&chan->user);
84 85 86 87 88 89
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

90 91
struct nv50_pioc {
	struct nv50_chan base;
92 93 94
};

static void
95
nv50_pioc_destroy(struct nv50_pioc *pioc)
96
{
97
	nv50_chan_destroy(&pioc->base);
98 99 100
}

static int
101
nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
102
		 void *data, u32 size, struct nv50_pioc *pioc)
103
{
104 105 106 107 108 109 110 111 112 113 114 115 116 117
	return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * Cursor Immediate
 *****************************************************************************/

struct nv50_curs {
	struct nv50_pioc base;
};

static int
nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
{
118
	struct nv50_disp_cursor_v0 args = {
119 120 121
		.head = head,
	};
	static const u32 oclass[] = {
122 123 124 125 126
		GK104_DISP_CURSOR,
		GF110_DISP_CURSOR,
		GT214_DISP_CURSOR,
		G82_DISP_CURSOR,
		NV50_DISP_CURSOR,
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &curs->base);
}

/******************************************************************************
 * Overlay Immediate
 *****************************************************************************/

struct nv50_oimm {
	struct nv50_pioc base;
};

static int
nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
{
145
	struct nv50_disp_cursor_v0 args = {
146 147 148
		.head = head,
	};
	static const u32 oclass[] = {
149 150 151 152 153
		GK104_DISP_OVERLAY,
		GF110_DISP_OVERLAY,
		GT214_DISP_OVERLAY,
		G82_DISP_OVERLAY,
		NV50_DISP_OVERLAY,
154 155 156 157 158
		0
	};

	return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
			       &oimm->base);
159 160 161 162 163 164
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

165 166
struct nv50_dmac {
	struct nv50_chan base;
167 168
	dma_addr_t handle;
	u32 *ptr;
169

170 171 172
	struct nvif_object sync;
	struct nvif_object vram;

173 174 175 176
	/* Protects against concurrent pushbuf access to this channel, lock is
	 * grabbed by evo_wait (if the pushbuf reservation is successful) and
	 * dropped again by evo_kick. */
	struct mutex lock;
177 178 179
};

static void
180
nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
181
{
182 183 184 185 186
	nvif_object_fini(&dmac->vram);
	nvif_object_fini(&dmac->sync);

	nv50_chan_destroy(&dmac->base);

187
	if (dmac->ptr) {
188
		struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
189 190 191 192
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}
}

193
static int
194
nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
195
		 void *data, u32 size, u64 syncbuf,
196
		 struct nv50_dmac *dmac)
197
{
198
	struct nvif_device *device = nvif_device(disp);
199
	struct nv50_disp_core_channel_dma_v0 *args = data;
200
	struct nvif_object pushbuf;
201 202
	int ret;

203 204
	mutex_init(&dmac->lock);

205
	dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
206
					 PAGE_SIZE, &dmac->handle);
207 208 209
	if (!dmac->ptr)
		return -ENOMEM;

210
	ret = nvif_object_init(nvif_object(device), NULL,
211
			       args->pushbuf, NV_DMA_FROM_MEMORY,
212 213 214
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_PCI_US,
					.access = NV_DMA_V0_ACCESS_RD,
215 216
					.start = dmac->handle + 0x0000,
					.limit = dmac->handle + 0x0fff,
217
			       }, sizeof(struct nv_dma_v0), &pushbuf);
218
	if (ret)
219
		return ret;
220

221
	ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
222
	nvif_object_fini(&pushbuf);
223 224 225
	if (ret)
		return ret;

226
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
227 228 229 230
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
231 232
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
233
			       }, sizeof(struct nv_dma_v0),
234
			       &dmac->sync);
235 236 237
	if (ret)
		return ret;

238
	ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
239 240 241 242
			       NV_DMA_IN_MEMORY,
			       &(struct nv_dma_v0) {
					.target = NV_DMA_V0_TARGET_VRAM,
					.access = NV_DMA_V0_ACCESS_RDWR,
243
					.start = 0,
244
					.limit = device->info.ram_user - 1,
245
			       }, sizeof(struct nv_dma_v0),
246
			       &dmac->vram);
247
	if (ret)
248 249
		return ret;

250 251 252
	return ret;
}

253 254 255 256
/******************************************************************************
 * Core
 *****************************************************************************/

257 258
struct nv50_mast {
	struct nv50_dmac base;
259 260
};

261 262 263
static int
nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
{
264 265
	struct nv50_disp_core_channel_dma_v0 args = {
		.pushbuf = 0xb0007d00,
266 267
	};
	static const u32 oclass[] = {
268 269 270 271 272 273 274 275 276
		GM107_DISP_CORE_CHANNEL_DMA,
		GK110_DISP_CORE_CHANNEL_DMA,
		GK104_DISP_CORE_CHANNEL_DMA,
		GF110_DISP_CORE_CHANNEL_DMA,
		GT214_DISP_CORE_CHANNEL_DMA,
		GT206_DISP_CORE_CHANNEL_DMA,
		GT200_DISP_CORE_CHANNEL_DMA,
		G82_DISP_CORE_CHANNEL_DMA,
		NV50_DISP_CORE_CHANNEL_DMA,
277 278 279 280 281 282 283 284 285 286
		0
	};

	return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
			       &core->base);
}

/******************************************************************************
 * Base
 *****************************************************************************/
287

288 289
struct nv50_sync {
	struct nv50_dmac base;
290 291
	u32 addr;
	u32 data;
292 293
};

294 295 296 297
static int
nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_sync *base)
{
298 299
	struct nv50_disp_base_channel_dma_v0 args = {
		.pushbuf = 0xb0007c00 | head,
300 301 302
		.head = head,
	};
	static const u32 oclass[] = {
303 304 305 306 307 308 309
		GK110_DISP_BASE_CHANNEL_DMA,
		GK104_DISP_BASE_CHANNEL_DMA,
		GF110_DISP_BASE_CHANNEL_DMA,
		GT214_DISP_BASE_CHANNEL_DMA,
		GT200_DISP_BASE_CHANNEL_DMA,
		G82_DISP_BASE_CHANNEL_DMA,
		NV50_DISP_BASE_CHANNEL_DMA,
310 311 312 313 314 315 316 317 318 319 320
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &base->base);
}

/******************************************************************************
 * Overlay
 *****************************************************************************/

321 322
struct nv50_ovly {
	struct nv50_dmac base;
323
};
324

325 326 327 328
static int
nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
		 struct nv50_ovly *ovly)
{
329 330
	struct nv50_disp_overlay_channel_dma_v0 args = {
		.pushbuf = 0xb0007e00 | head,
331 332 333
		.head = head,
	};
	static const u32 oclass[] = {
334 335 336 337 338 339
		GK104_DISP_OVERLAY_CONTROL_DMA,
		GF110_DISP_OVERLAY_CONTROL_DMA,
		GT214_DISP_OVERLAY_CHANNEL_DMA,
		GT200_DISP_OVERLAY_CHANNEL_DMA,
		G82_DISP_OVERLAY_CHANNEL_DMA,
		NV50_DISP_OVERLAY_CHANNEL_DMA,
340 341 342 343 344 345
		0
	};

	return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
				syncbuf, &ovly->base);
}
346

347
struct nv50_head {
348
	struct nouveau_crtc base;
B
Ben Skeggs 已提交
349
	struct nouveau_bo *image;
350 351 352 353
	struct nv50_curs curs;
	struct nv50_sync sync;
	struct nv50_ovly ovly;
	struct nv50_oimm oimm;
354 355
};

356 357 358 359 360 361
#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
#define nv50_curs(c) (&nv50_head(c)->curs)
#define nv50_sync(c) (&nv50_head(c)->sync)
#define nv50_ovly(c) (&nv50_head(c)->ovly)
#define nv50_oimm(c) (&nv50_head(c)->oimm)
#define nv50_chan(c) (&(c)->base.base)
362 363 364 365 366 367 368
#define nv50_vers(c) nv50_chan(c)->user.oclass

struct nv50_fbdma {
	struct list_head head;
	struct nvif_object core;
	struct nvif_object base[4];
};
369

370
struct nv50_disp {
371
	struct nvif_object *disp;
372
	struct nv50_mast mast;
373

374
	struct list_head fbdma;
375 376

	struct nouveau_bo *sync;
377 378
};

379 380
static struct nv50_disp *
nv50_disp(struct drm_device *dev)
381
{
382
	return nouveau_display(dev)->priv;
383 384
}

385
#define nv50_mast(d) (&nv50_disp(d)->mast)
386

387
static struct drm_crtc *
388
nv50_display_crtc_get(struct drm_encoder *encoder)
389 390 391 392 393 394 395
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
396
static u32 *
397
evo_wait(void *evoc, int nr)
398
{
399
	struct nv50_dmac *dmac = evoc;
400
	u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
401

402
	mutex_lock(&dmac->lock);
403
	if (put + nr >= (PAGE_SIZE / 4) - 8) {
404
		dmac->ptr[put] = 0x20000000;
405

406 407
		nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
		if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
408
			mutex_unlock(&dmac->lock);
409
			nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
410 411 412 413 414 415
			return NULL;
		}

		put = 0;
	}

416
	return dmac->ptr + put;
417 418 419
}

static void
420
evo_kick(u32 *push, void *evoc)
421
{
422
	struct nv50_dmac *dmac = evoc;
423
	nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
424
	mutex_unlock(&dmac->lock);
425 426 427 428 429
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

430 431 432
static bool
evo_sync_wait(void *data)
{
433 434 435 436
	if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
		return true;
	usleep_range(1, 2);
	return false;
437 438 439
}

static int
440
evo_sync(struct drm_device *dev)
441
{
442
	struct nvif_device *device = &nouveau_drm(dev)->device;
443 444
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
445
	u32 *push = evo_wait(mast, 8);
446
	if (push) {
447
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
448
		evo_mthd(push, 0x0084, 1);
449
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
450 451 452
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
453
		evo_kick(push, mast);
454
		if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
455 456 457 458 459 460 461
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
462
 * Page flipping channel
463 464
 *****************************************************************************/
struct nouveau_bo *
465
nv50_display_crtc_sema(struct drm_device *dev, int crtc)
466
{
467
	return nv50_disp(dev)->sync;
468 469
}

470 471 472 473 474 475 476 477 478 479
struct nv50_display_flip {
	struct nv50_disp *disp;
	struct nv50_sync *chan;
};

static bool
nv50_display_flip_wait(void *data)
{
	struct nv50_display_flip *flip = data;
	if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
480
					      flip->chan->data)
481 482 483 484 485
		return true;
	usleep_range(1, 2);
	return false;
}

486
void
487
nv50_display_flip_stop(struct drm_crtc *crtc)
488
{
489
	struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
490 491 492 493
	struct nv50_display_flip flip = {
		.disp = nv50_disp(crtc->dev),
		.chan = nv50_sync(crtc),
	};
494 495
	u32 *push;

496
	push = evo_wait(flip.chan, 8);
497 498 499 500 501 502 503 504 505
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
506
		evo_kick(push, flip.chan);
507
	}
508

509
	nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
510 511 512
}

int
513
nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
514 515 516 517
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
B
Ben Skeggs 已提交
518
	struct nv50_head *head = nv50_head(crtc);
519
	struct nv50_sync *sync = nv50_sync(crtc);
520
	u32 *push;
B
Ben Skeggs 已提交
521
	int ret;
522 523 524 525

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;
526 527
	if (chan == NULL)
		evo_sync(crtc->dev);
528

529
	push = evo_wait(sync, 128);
530 531 532
	if (unlikely(push == NULL))
		return -EBUSY;

533
	if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
534 535 536 537 538
		ret = RING_SPACE(chan, 8);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
B
Ben Skeggs 已提交
539
		OUT_RING  (chan, NvEvoSema0 + nv_crtc->index);
540 541 542 543 544 545 546
		OUT_RING  (chan, sync->addr ^ 0x10);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
		OUT_RING  (chan, sync->data + 1);
		BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
		OUT_RING  (chan, sync->addr);
		OUT_RING  (chan, sync->data);
	} else
547
	if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
B
Ben Skeggs 已提交
548
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
549 550 551 552 553
		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

		BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
554
		OUT_RING  (chan, chan->vram.handle);
555 556 557 558 559 560 561 562 563 564 565 566
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
		BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
	} else
	if (chan) {
B
Ben Skeggs 已提交
567
		u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr ^ 0x10));
		OUT_RING  (chan, lower_32_bits(addr ^ 0x10));
		OUT_RING  (chan, sync->data + 1);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
		OUT_RING  (chan, upper_32_bits(addr));
		OUT_RING  (chan, lower_32_bits(addr));
		OUT_RING  (chan, sync->data);
		OUT_RING  (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
				 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
	}
585

586 587 588
	if (chan) {
		sync->addr ^= 0x10;
		sync->data++;
589 590 591 592 593 594 595 596 597 598 599 600 601
		FIRE_RING (chan);
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
602 603 604
	evo_data(push, sync->addr);
	evo_data(push, sync->data++);
	evo_data(push, sync->data);
605
	evo_data(push, sync->base.sync.handle);
606 607 608 609
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
610
	evo_data(push, nv_fb->r_handle);
611 612 613
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
614
	if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
615 616 617 618 619 620 621 622 623 624 625 626 627 628
		evo_mthd(push, 0x0800, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	} else {
		evo_mthd(push, 0x0400, 5);
		evo_data(push, nv_fb->nvbo->bo.offset >> 8);
		evo_data(push, 0);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nv_fb->r_pitch);
		evo_data(push, nv_fb->r_format);
	}
629 630
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
631
	evo_kick(push, sync);
B
Ben Skeggs 已提交
632 633

	nouveau_bo_ref(nv_fb->nvbo, &head->image);
634 635 636
	return 0;
}

637 638 639 640
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
641
nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
642
{
643
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
644 645 646
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
647

648
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
649 650
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
651
		if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
652 653 654 655 656 657 658 659 660 661
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
662 663
	}

664
	push = evo_wait(mast, 4);
665
	if (push) {
666
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
667 668 669
			evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
			evo_data(push, mode);
		} else
670
		if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
671 672 673 674 675 676 677
			evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		} else {
			evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
			evo_data(push, mode);
		}

678 679 680 681
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
682
		evo_kick(push, mast);
683 684 685 686 687 688
	}

	return 0;
}

static int
689
nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
690
{
691
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
692
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
693
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
694
	struct nouveau_connector *nv_connector;
695 696
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
697

698 699 700
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
701
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
753
		}
754 755 756
		break;
	default:
		break;
B
Ben Skeggs 已提交
757
	}
758

759
	push = evo_wait(mast, 8);
760
	if (push) {
761
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
			/*XXX: SCALE_CTRL_ACTIVE??? */
			evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		} else {
			evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_data(push, (oY << 16) | oX);
			evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
			evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
		}

		evo_kick(push, mast);

783
		if (update) {
784
			nv50_display_flip_stop(crtc);
785 786
			nv50_display_flip_next(crtc, crtc->primary->fb,
					       NULL, 1);
787 788 789 790 791 792
		}
	}

	return 0;
}

793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
static int
nv50_crtc_set_raster_vblank_dmi(struct nouveau_crtc *nv_crtc, u32 usec)
{
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
	u32 *push;

	push = evo_wait(mast, 8);
	if (!push)
		return -ENOMEM;

	evo_mthd(push, 0x0828 + (nv_crtc->index * 0x400), 1);
	evo_data(push, usec);
	evo_kick(push, mast);
	return 0;
}

809
static int
810
nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
811
{
812
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
813 814 815 816 817 818 819 820 821
	u32 *push, hue, vib;
	int adj;

	adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
	vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
	hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;

	push = evo_wait(mast, 16);
	if (push) {
822
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
			evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		} else {
			evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (hue << 20) | (vib << 8));
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
		evo_kick(push, mast);
	}

	return 0;
}

840
static int
841
nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
842 843 844
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
845
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
846 847
	u32 *push;

848
	push = evo_wait(mast, 16);
849
	if (push) {
850
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
851 852 853 854 855 856 857 858
			evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
			evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
			evo_data(push, (y << 16) | x);
859
			if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
860
				evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
861
				evo_data(push, nvfb->r_handle);
862 863 864 865 866 867 868 869
			}
		} else {
			evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
			evo_data(push, nvfb->nvbo->bo.offset >> 8);
			evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
			evo_data(push, (fb->height << 16) | fb->width);
			evo_data(push, nvfb->r_pitch);
			evo_data(push, nvfb->r_format);
870
			evo_data(push, nvfb->r_handle);
871 872 873 874
			evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
			evo_data(push, (y << 16) | x);
		}

875 876 877 878
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
879
		evo_kick(push, mast);
880 881
	}

882
	nv_crtc->fb.handle = nvfb->r_handle;
883 884 885 886
	return 0;
}

static void
887
nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
888
{
889
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
890
	u32 *push = evo_wait(mast, 16);
891
	if (push) {
892
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
893 894 895 896
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
		} else
897
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
898 899 900 901
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
902
			evo_data(push, mast->base.vram.handle);
903
		} else {
904 905 906 907
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
908
			evo_data(push, mast->base.vram.handle);
909 910 911 912 913 914
		}
		evo_kick(push, mast);
	}
}

static void
915
nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
916
{
917
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
918 919
	u32 *push = evo_wait(mast, 16);
	if (push) {
920
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
921 922 923
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
		} else
924
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
925 926 927 928
			evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
929 930 931 932 933 934
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}
935 936 937
		evo_kick(push, mast);
	}
}
938

939
static void
940
nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
941
{
942
	struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
943 944

	if (show)
945
		nv50_crtc_cursor_show(nv_crtc);
946
	else
947
		nv50_crtc_cursor_hide(nv_crtc);
948 949 950 951

	if (update) {
		u32 *push = evo_wait(mast, 2);
		if (push) {
952 953
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
954
			evo_kick(push, mast);
955 956 957 958 959
		}
	}
}

static void
960
nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
961 962 963 964
{
}

static void
965
nv50_crtc_prepare(struct drm_crtc *crtc)
966 967
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
968
	struct nv50_mast *mast = nv50_mast(crtc->dev);
969 970
	u32 *push;

971
	nv50_display_flip_stop(crtc);
972

973
	push = evo_wait(mast, 6);
974
	if (push) {
975
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
976 977 978 979 980
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
		} else
981
		if (nv50_vers(mast) <  GF110_DISP_CORE_CHANNEL_DMA) {
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x40000000);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
			evo_data(push, 0x00000000);
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x03000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		evo_kick(push, mast);
998 999
	}

1000
	nv50_crtc_cursor_show_hide(nv_crtc, false, false);
1001 1002 1003
}

static void
1004
nv50_crtc_commit(struct drm_crtc *crtc)
1005 1006
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1007
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1008 1009
	u32 *push;

1010
	push = evo_wait(mast, 32);
1011
	if (push) {
1012
		if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
1013
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1014
			evo_data(push, nv_crtc->fb.handle);
1015 1016 1017 1018
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		} else
1019
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1020
			evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
1021
			evo_data(push, nv_crtc->fb.handle);
1022 1023 1024 1025
			evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0xc0000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1026
			evo_data(push, mast->base.vram.handle);
1027 1028
		} else {
			evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1029
			evo_data(push, nv_crtc->fb.handle);
1030 1031 1032 1033 1034 1035
			evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
			evo_data(push, 0x83000000);
			evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
			evo_data(push, 0x00000000);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1036
			evo_data(push, mast->base.vram.handle);
1037 1038 1039 1040 1041
			evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0xffffff00);
		}

		evo_kick(push, mast);
1042 1043
	}

1044
	nv50_crtc_cursor_show_hide(nv_crtc, nv_crtc->cursor.visible, true);
1045
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1046 1047 1048
}

static bool
1049
nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
1050 1051
		     struct drm_display_mode *adjusted_mode)
{
1052
	drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
1053 1054 1055 1056
	return true;
}

static int
1057
nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
1058
{
1059
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
B
Ben Skeggs 已提交
1060
	struct nv50_head *head = nv50_head(crtc);
1061 1062 1063
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
B
Ben Skeggs 已提交
1064 1065 1066 1067
	if (ret == 0) {
		if (head->image)
			nouveau_bo_unpin(head->image);
		nouveau_bo_ref(nvfb->nvbo, &head->image);
1068 1069
	}

B
Ben Skeggs 已提交
1070
	return ret;
1071 1072 1073
}

static int
1074
nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
1075 1076 1077
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
1078
	struct nv50_mast *mast = nv50_mast(crtc->dev);
1079 1080
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
1081 1082 1083 1084
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
1085
	u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
1086
	u32 *push;
1087 1088
	int ret;

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
1102 1103 1104 1105 1106
	/* XXX: Safe underestimate, even "0" works */
	vblankus = (vactive - mode->vdisplay - 2) * hactive;
	vblankus *= 1000;
	vblankus /= mode->clock;

1107 1108 1109 1110 1111 1112
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

1113
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1114 1115 1116
	if (ret)
		return ret;

1117
	push = evo_wait(mast, 64);
1118
	if (push) {
1119
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1120 1121 1122
			evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00800000 | mode->clock);
			evo_data(push, (ilace == 2) ? 2 : 0);
1123
			evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 6);
1124 1125 1126 1127 1128 1129
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
1130
			evo_mthd(push, 0x082c + (nv_crtc->index * 0x400), 1);
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		} else {
			evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
			evo_data(push, 0x00000000);
			evo_data(push, (vactive << 16) | hactive);
			evo_data(push, ( vsynce << 16) | hsynce);
			evo_data(push, (vblanke << 16) | hblanke);
			evo_data(push, (vblanks << 16) | hblanks);
			evo_data(push, (vblan2e << 16) | vblan2s);
			evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000); /* ??? */
			evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
			evo_data(push, mode->clock * 1000);
			evo_data(push, 0x00200000); /* ??? */
			evo_data(push, mode->clock * 1000);
			evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x00000311);
			evo_data(push, 0x00000100);
		}

		evo_kick(push, mast);
1155 1156 1157
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
1158 1159
	nv50_crtc_set_dither(nv_crtc, false);
	nv50_crtc_set_scale(nv_crtc, false);
1160 1161 1162 1163 1164

	/* G94 only accepts this after setting scale */
	if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA)
		nv50_crtc_set_raster_vblank_dmi(nv_crtc, vblankus);

1165
	nv50_crtc_set_color_vibrance(nv_crtc, false);
1166
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
1167 1168 1169 1170
	return 0;
}

static int
1171
nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
1172 1173
			struct drm_framebuffer *old_fb)
{
1174
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
1175 1176 1177
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

1178
	if (!crtc->primary->fb) {
1179
		NV_DEBUG(drm, "No FB bound\n");
1180 1181 1182
		return 0;
	}

1183
	ret = nv50_crtc_swap_fbs(crtc, old_fb);
1184 1185 1186
	if (ret)
		return ret;

1187
	nv50_display_flip_stop(crtc);
1188 1189
	nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
	nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
1190 1191 1192 1193
	return 0;
}

static int
1194
nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
1195 1196 1197 1198
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1199 1200
	nv50_display_flip_stop(crtc);
	nv50_crtc_set_image(nv_crtc, fb, x, y, true);
1201 1202 1203 1204
	return 0;
}

static void
1205
nv50_crtc_lut_load(struct drm_crtc *crtc)
1206
{
1207
	struct nv50_disp *disp = nv50_disp(crtc->dev);
1208 1209 1210 1211 1212
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
1213 1214 1215 1216
		u16 r = nv_crtc->lut.r[i] >> 2;
		u16 g = nv_crtc->lut.g[i] >> 2;
		u16 b = nv_crtc->lut.b[i] >> 2;

1217
		if (disp->disp->oclass < GF110_DISP) {
1218 1219 1220 1221 1222 1223 1224 1225
			writew(r + 0x0000, lut + (i * 0x08) + 0);
			writew(g + 0x0000, lut + (i * 0x08) + 2);
			writew(b + 0x0000, lut + (i * 0x08) + 4);
		} else {
			writew(r + 0x6000, lut + (i * 0x20) + 0);
			writew(g + 0x6000, lut + (i * 0x20) + 2);
			writew(b + 0x6000, lut + (i * 0x20) + 4);
		}
1226 1227 1228
	}
}

B
Ben Skeggs 已提交
1229 1230 1231 1232
static void
nv50_crtc_disable(struct drm_crtc *crtc)
{
	struct nv50_head *head = nv50_head(crtc);
1233
	evo_sync(crtc->dev);
B
Ben Skeggs 已提交
1234 1235 1236 1237 1238
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);
}

1239
static int
1240
nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
1272
		nv50_crtc_cursor_show_hide(nv_crtc, visible, true);
1273 1274 1275 1276 1277 1278 1279
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
1280
nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
1281
{
1282 1283
	struct nv50_curs *curs = nv50_curs(crtc);
	struct nv50_chan *chan = nv50_chan(curs);
1284 1285
	nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nvif_wr32(&chan->user, 0x0080, 0x00000000);
1286 1287 1288 1289
	return 0;
}

static void
1290
nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
1291 1292 1293
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1294
	u32 end = min_t(u32, start + size, 256);
1295 1296 1297 1298 1299 1300 1301 1302
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

1303
	nv50_crtc_lut_load(crtc);
1304 1305 1306
}

static void
1307
nv50_crtc_destroy(struct drm_crtc *crtc)
1308 1309
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1310 1311
	struct nv50_disp *disp = nv50_disp(crtc->dev);
	struct nv50_head *head = nv50_head(crtc);
1312
	struct nv50_fbdma *fbdma;
B
Ben Skeggs 已提交
1313

1314 1315 1316 1317 1318 1319 1320 1321
	list_for_each_entry(fbdma, &disp->fbdma, head) {
		nvif_object_fini(&fbdma->base[nv_crtc->index]);
	}

	nv50_dmac_destroy(&head->ovly.base, disp->disp);
	nv50_pioc_destroy(&head->oimm.base);
	nv50_dmac_destroy(&head->sync.base, disp->disp);
	nv50_pioc_destroy(&head->curs.base);
B
Ben Skeggs 已提交
1322 1323 1324 1325 1326 1327 1328 1329

	/*XXX: this shouldn't be necessary, but the core doesn't call
	 *     disconnect() during the cleanup paths
	 */
	if (head->image)
		nouveau_bo_unpin(head->image);
	nouveau_bo_ref(NULL, &head->image);

1330
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
1331 1332
	if (nv_crtc->cursor.nvbo)
		nouveau_bo_unpin(nv_crtc->cursor.nvbo);
1333
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
B
Ben Skeggs 已提交
1334

1335
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
1336 1337
	if (nv_crtc->lut.nvbo)
		nouveau_bo_unpin(nv_crtc->lut.nvbo);
1338
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
B
Ben Skeggs 已提交
1339

1340 1341 1342 1343
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

1344 1345 1346 1347 1348 1349 1350 1351 1352
static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
	.dpms = nv50_crtc_dpms,
	.prepare = nv50_crtc_prepare,
	.commit = nv50_crtc_commit,
	.mode_fixup = nv50_crtc_mode_fixup,
	.mode_set = nv50_crtc_mode_set,
	.mode_set_base = nv50_crtc_mode_set_base,
	.mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
	.load_lut = nv50_crtc_lut_load,
B
Ben Skeggs 已提交
1353
	.disable = nv50_crtc_disable,
1354 1355
};

1356 1357 1358 1359
static const struct drm_crtc_funcs nv50_crtc_func = {
	.cursor_set = nv50_crtc_cursor_set,
	.cursor_move = nv50_crtc_cursor_move,
	.gamma_set = nv50_crtc_gamma_set,
1360
	.set_config = nouveau_crtc_set_config,
1361
	.destroy = nv50_crtc_destroy,
1362
	.page_flip = nouveau_crtc_page_flip,
1363 1364
};

1365
static void
1366
nv50_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
1367 1368 1369 1370
{
}

static void
1371
nv50_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
1372 1373 1374
{
}

1375
static int
1376
nv50_crtc_create(struct drm_device *dev, int index)
1377
{
1378 1379
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_head *head;
1380 1381 1382
	struct drm_crtc *crtc;
	int ret, i;

1383 1384
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
1385 1386
		return -ENOMEM;

1387
	head->base.index = index;
1388 1389 1390
	head->base.set_dither = nv50_crtc_set_dither;
	head->base.set_scale = nv50_crtc_set_scale;
	head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
1391 1392
	head->base.color_vibrance = 50;
	head->base.vibrant_hue = 0;
1393 1394
	head->base.cursor.set_offset = nv50_cursor_set_offset;
	head->base.cursor.set_pos = nv50_cursor_set_pos;
1395
	for (i = 0; i < 256; i++) {
1396 1397 1398
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
1399 1400
	}

1401
	crtc = &head->base.base;
1402 1403
	drm_crtc_init(dev, crtc, &nv50_crtc_func);
	drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
1404 1405
	drm_mode_crtc_set_gamma_size(crtc, 256);

1406
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
1407
			     0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
1408 1409
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
1410
		if (!ret) {
1411
			ret = nouveau_bo_map(head->base.lut.nvbo);
1412 1413 1414
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1415 1416 1417 1418 1419 1420 1421
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

1422
	nv50_crtc_lut_load(crtc);
1423 1424

	/* allocate cursor resources */
1425
	ret = nv50_curs_create(disp->disp, index, &head->curs);
1426 1427 1428
	if (ret)
		goto out;

1429
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1430
			     0, 0x0000, NULL, NULL, &head->base.cursor.nvbo);
1431
	if (!ret) {
1432
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1433
		if (!ret) {
1434
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1435 1436 1437
			if (ret)
				nouveau_bo_unpin(head->base.lut.nvbo);
		}
1438
		if (ret)
1439
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1440 1441 1442 1443 1444
	}

	if (ret)
		goto out;

1445
	/* allocate page flip / sync resources */
1446 1447
	ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
			      &head->sync);
1448 1449 1450
	if (ret)
		goto out;

1451 1452
	head->sync.addr = EVO_FLIP_SEM0(index);
	head->sync.data = 0x00000000;
1453

1454
	/* allocate overlay resources */
1455
	ret = nv50_oimm_create(disp->disp, index, &head->oimm);
1456 1457 1458
	if (ret)
		goto out;

1459 1460
	ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
			      &head->ovly);
1461 1462
	if (ret)
		goto out;
1463 1464 1465

out:
	if (ret)
1466
		nv50_crtc_destroy(crtc);
1467 1468 1469
	return ret;
}

1470 1471 1472
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1473
static void
1474
nv50_dac_dpms(struct drm_encoder *encoder, int mode)
B
Ben Skeggs 已提交
1475 1476
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1477
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = 1,
		.pwr.data  = 1,
		.pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
			      mode != DRM_MODE_DPMS_OFF),
		.pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
			      mode != DRM_MODE_DPMS_OFF),
	};
B
Ben Skeggs 已提交
1493

1494
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
B
Ben Skeggs 已提交
1495 1496 1497
}

static bool
1498
nv50_dac_mode_fixup(struct drm_encoder *encoder,
1499
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
1518
nv50_dac_commit(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1519 1520 1521 1522
{
}

static void
1523
nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1524 1525
		  struct drm_display_mode *adjusted_mode)
{
1526
	struct nv50_mast *mast = nv50_mast(encoder->dev);
B
Ben Skeggs 已提交
1527 1528
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1529
	u32 *push;
B
Ben Skeggs 已提交
1530

1531
	nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
B
Ben Skeggs 已提交
1532

1533
	push = evo_wait(mast, 8);
B
Ben Skeggs 已提交
1534
	if (push) {
1535
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
			u32 syncs = 0x00000000;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000001;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000002;

			evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
			evo_data(push, 1 << nv_crtc->index);
			evo_data(push, syncs);
		} else {
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs);
			evo_data(push, magic);
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
			evo_data(push, 1 << nv_crtc->index);
		}

		evo_kick(push, mast);
B
Ben Skeggs 已提交
1566 1567 1568 1569 1570 1571
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
1572
nv50_dac_disconnect(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1573 1574
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1575
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1576
	const int or = nv_encoder->or;
B
Ben Skeggs 已提交
1577 1578 1579
	u32 *push;

	if (nv_encoder->crtc) {
1580
		nv50_crtc_prepare(nv_encoder->crtc);
B
Ben Skeggs 已提交
1581

1582
		push = evo_wait(mast, 4);
B
Ben Skeggs 已提交
1583
		if (push) {
1584
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1585 1586 1587 1588 1589 1590 1591
				evo_mthd(push, 0x0400 + (or * 0x080), 1);
				evo_data(push, 0x00000000);
			} else {
				evo_mthd(push, 0x0180 + (or * 0x020), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
B
Ben Skeggs 已提交
1592 1593
		}
	}
1594 1595

	nv_encoder->crtc = NULL;
B
Ben Skeggs 已提交
1596 1597
}

1598
static enum drm_connector_status
1599
nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1600
{
1601
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1602
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_dac_load_v0 load;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
	};
	int ret;

	args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
	if (args.load.data == 0)
		args.load.data = 340;
B
Ben Skeggs 已提交
1617

1618 1619
	ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
	if (ret || !args.load.load)
1620
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1621

1622
	return connector_status_connected;
1623 1624
}

B
Ben Skeggs 已提交
1625
static void
1626
nv50_dac_destroy(struct drm_encoder *encoder)
B
Ben Skeggs 已提交
1627 1628 1629 1630 1631
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

1632 1633 1634 1635 1636 1637 1638 1639 1640
static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
	.dpms = nv50_dac_dpms,
	.mode_fixup = nv50_dac_mode_fixup,
	.prepare = nv50_dac_disconnect,
	.commit = nv50_dac_commit,
	.mode_set = nv50_dac_mode_set,
	.disable = nv50_dac_disconnect,
	.get_crtc = nv50_display_crtc_get,
	.detect = nv50_dac_detect
B
Ben Skeggs 已提交
1641 1642
};

1643 1644
static const struct drm_encoder_funcs nv50_dac_func = {
	.destroy = nv50_dac_destroy,
B
Ben Skeggs 已提交
1645 1646 1647
};

static int
1648
nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1649
{
1650
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
1651
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
B
Ben Skeggs 已提交
1652 1653
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
1654
	int type = DRM_MODE_ENCODER_DAC;
B
Ben Skeggs 已提交
1655 1656 1657 1658 1659 1660

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
1661
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
B
Ben Skeggs 已提交
1662 1663 1664 1665

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
1666
	drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
1667
	drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
B
Ben Skeggs 已提交
1668 1669 1670 1671

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1672

1673 1674 1675 1676
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
1677
nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1678 1679
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
B
Ben Skeggs 已提交
1680
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1681
	struct nouveau_connector *nv_connector;
1682
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1683 1684 1685 1686 1687
	struct __packed {
		struct {
			struct nv50_disp_mthd_v1 mthd;
			struct nv50_disp_sor_hda_eld_v0 eld;
		} base;
1688 1689
		u8 data[sizeof(nv_connector->base.eld)];
	} args = {
1690 1691 1692
		.base.mthd.version = 1,
		.base.mthd.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.mthd.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1693 1694
		.base.mthd.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				     (0x0100 << nv_crtc->index),
1695
	};
1696 1697 1698 1699 1700 1701

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
1702
	memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
1703

1704
	nvif_mthd(disp->disp, 0, &args, sizeof(args.base) + args.data[2] * 4);
1705 1706 1707
}

static void
B
Ben Skeggs 已提交
1708
nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1709 1710
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1711
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1712 1713 1714 1715 1716 1717 1718
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hda_eld_v0 eld;
	} args = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
		.base.hasht   = nv_encoder->dcb->hasht,
B
Ben Skeggs 已提交
1719 1720
		.base.hashm   = (0xf0ff & nv_encoder->dcb->hashm) |
				(0x0100 << nv_crtc->index),
1721
	};
1722

1723
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1724 1725 1726 1727 1728 1729
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
1730
nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
1731
{
1732 1733
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1734
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
		.pwr.state = 1,
		.pwr.rekey = 56, /* binary driver, and tegra, constant */
	};
	struct nouveau_connector *nv_connector;
1748 1749 1750 1751 1752 1753 1754
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
1755
	max_ac_packet -= args.pwr.rekey;
1756
	max_ac_packet -= 18; /* constant from tegra */
1757
	args.pwr.max_ac_packet = max_ac_packet / 32;
B
Ben Skeggs 已提交
1758

1759
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1760
	nv50_audio_mode_set(encoder, mode);
1761 1762 1763
}

static void
1764
nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
1765
{
1766
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1767
	struct nv50_disp *disp = nv50_disp(encoder->dev);
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_hdmi_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = (0xf0ff & nv_encoder->dcb->hashm) |
			       (0x0100 << nv_crtc->index),
	};
1778

1779
	nvif_mthd(disp->disp, 0, &args, sizeof(args));
1780 1781
}

1782 1783 1784
/******************************************************************************
 * SOR
 *****************************************************************************/
1785
static void
1786
nv50_sor_dpms(struct drm_encoder *encoder, int mode)
1787 1788
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_dp_pwr_v0 pwr;
	} link = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
	};
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	struct drm_device *dev = encoder->dev;
	struct drm_encoder *partner;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1822
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1823 1824 1825 1826 1827 1828
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1829
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1830 1831
		args.pwr.state = 1;
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1832
		nvif_mthd(disp->disp, 0, &link, sizeof(link));
1833
	} else {
1834
		nvif_mthd(disp->disp, 0, &args, sizeof(args));
1835
	}
1836 1837 1838
}

static bool
1839
nv50_sor_mode_fixup(struct drm_encoder *encoder,
1840
		    const struct drm_display_mode *mode,
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1858
static void
1859
nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1860
{
1861 1862 1863
	struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
	u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
	if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
1864
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
1865 1866 1867 1868 1869
			evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
		} else {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, (nv_encoder->ctrl = temp));
1870
		}
1871
		evo_kick(push, mast);
1872
	}
1873 1874 1875 1876 1877 1878 1879
}

static void
nv50_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1880 1881 1882

	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	nv_encoder->crtc = NULL;
1883 1884 1885 1886

	if (nv_crtc) {
		nv50_crtc_prepare(&nv_crtc->base);
		nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
B
Ben Skeggs 已提交
1887
		nv50_audio_disconnect(encoder, nv_crtc);
1888 1889
		nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
	}
1890 1891
}

1892
static void
1893
nv50_sor_commit(struct drm_encoder *encoder)
1894 1895 1896 1897
{
}

static void
1898
nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
1899
		  struct drm_display_mode *mode)
1900
{
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_sor_lvds_script_v0 lvds;
	} lvds = {
		.base.version = 1,
		.base.method  = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
		.base.hasht   = nv_encoder->dcb->hasht,
		.base.hashm   = nv_encoder->dcb->hashm,
	};
1912 1913
	struct nv50_disp *disp = nv50_disp(encoder->dev);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
1914
	struct drm_device *dev = encoder->dev;
1915
	struct nouveau_drm *drm = nouveau_drm(dev);
1916
	struct nouveau_connector *nv_connector;
1917
	struct nvbios *bios = &drm->vbios;
1918
	u32 mask, ctrl;
1919 1920 1921
	u8 owner = 1 << nv_crtc->index;
	u8 proto = 0xf;
	u8 depth = 0x0;
1922

1923
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
1924 1925
	nv_encoder->crtc = encoder->crtc;

1926
	switch (nv_encoder->dcb->type) {
1927
	case DCB_OUTPUT_TMDS:
1928 1929
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
1930
				proto = 0x1;
1931
			else
1932
				proto = 0x5;
1933
		} else {
1934
			proto = 0x2;
1935 1936
		}

1937
		nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
1938
		break;
1939
	case DCB_OUTPUT_LVDS:
1940 1941
		proto = 0x0;

1942 1943
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
1944
				lvds.lvds.script |= 0x0100;
1945
			if (bios->fp.if_is_24bit)
1946
				lvds.lvds.script |= 0x0200;
1947
		} else {
1948
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1949
				if (((u8 *)nv_connector->edid)[121] == 2)
1950
					lvds.lvds.script |= 0x0100;
1951 1952
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
1953
				lvds.lvds.script |= 0x0100;
1954
			}
1955

1956
			if (lvds.lvds.script & 0x0100) {
1957
				if (bios->fp.strapless_is_24bit & 2)
1958
					lvds.lvds.script |= 0x0200;
1959 1960
			} else {
				if (bios->fp.strapless_is_24bit & 1)
1961
					lvds.lvds.script |= 0x0200;
1962 1963 1964
			}

			if (nv_connector->base.display_info.bpc == 8)
1965
				lvds.lvds.script |= 0x0200;
1966
		}
1967

1968
		nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
1969
		break;
1970
	case DCB_OUTPUT_DP:
1971
		if (nv_connector->base.display_info.bpc == 6) {
1972
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1973
			depth = 0x2;
1974 1975
		} else
		if (nv_connector->base.display_info.bpc == 8) {
1976
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1977
			depth = 0x5;
1978 1979 1980
		} else {
			nv_encoder->dp.datarate = mode->clock * 30 / 8;
			depth = 0x6;
1981
		}
1982 1983

		if (nv_encoder->dcb->sorconf.link & 1)
1984
			proto = 0x8;
1985
		else
1986
			proto = 0x9;
1987
		nv50_audio_mode_set(encoder, mode);
1988
		break;
1989 1990 1991 1992
	default:
		BUG_ON(1);
		break;
	}
1993

1994
	nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
1995

1996
	if (nv50_vers(mast) >= GF110_DISP) {
1997 1998
		u32 *push = evo_wait(mast, 3);
		if (push) {
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
			u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
			u32 syncs = 0x00000001;

			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				syncs |= 0x00000008;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				syncs |= 0x00000010;

			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
				magic |= 0x00000001;

			evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
			evo_data(push, syncs | (depth << 6));
			evo_data(push, magic);
2013
			evo_kick(push, mast);
2014 2015
		}

2016 2017 2018 2019 2020 2021 2022 2023 2024
		ctrl = proto << 8;
		mask = 0x00000f00;
	} else {
		ctrl = (depth << 16) | (proto << 8);
		if (mode->flags & DRM_MODE_FLAG_NHSYNC)
			ctrl |= 0x00001000;
		if (mode->flags & DRM_MODE_FLAG_NVSYNC)
			ctrl |= 0x00002000;
		mask = 0x000f3f00;
2025 2026
	}

2027
	nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
2028 2029 2030
}

static void
2031
nv50_sor_destroy(struct drm_encoder *encoder)
2032 2033 2034 2035 2036
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

2037 2038 2039
static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
	.dpms = nv50_sor_dpms,
	.mode_fixup = nv50_sor_mode_fixup,
2040
	.prepare = nv50_sor_disconnect,
2041 2042 2043 2044
	.commit = nv50_sor_commit,
	.mode_set = nv50_sor_mode_set,
	.disable = nv50_sor_disconnect,
	.get_crtc = nv50_display_crtc_get,
2045 2046
};

2047 2048
static const struct drm_encoder_funcs nv50_sor_func = {
	.destroy = nv50_sor_destroy,
2049 2050 2051
};

static int
2052
nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
2053
{
2054
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2055
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2056 2057
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
	default:
		type = DRM_MODE_ENCODER_TMDS;
		break;
	}
2068 2069 2070 2071 2072 2073

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
2074
	nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
2075 2076 2077 2078 2079
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
2080
	drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
2081
	drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
2082 2083 2084 2085

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
2086

2087 2088 2089 2090 2091 2092 2093 2094 2095
/******************************************************************************
 * PIOR
 *****************************************************************************/

static void
nv50_pior_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_disp *disp = nv50_disp(encoder->dev);
2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
	struct {
		struct nv50_disp_mthd_v1 base;
		struct nv50_disp_pior_pwr_v0 pwr;
	} args = {
		.base.version = 1,
		.base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
		.base.hasht  = nv_encoder->dcb->hasht,
		.base.hashm  = nv_encoder->dcb->hashm,
		.pwr.state = mode == DRM_MODE_DPMS_ON,
		.pwr.type = nv_encoder->dcb->type,
	};

	nvif_mthd(disp->disp, 0, &args, sizeof(args));
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
}

static bool
nv50_pior_mode_fixup(struct drm_encoder *encoder,
		     const struct drm_display_mode *mode,
		     struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	adjusted_mode->clock *= 2;
	return true;
}

static void
nv50_pior_commit(struct drm_encoder *encoder)
{
}

static void
nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		   struct drm_display_mode *adjusted_mode)
{
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
	u8 owner = 1 << nv_crtc->index;
	u8 proto, depth;
	u32 *push;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_connector->base.display_info.bpc) {
	case 10: depth = 0x6; break;
	case  8: depth = 0x5; break;
	case  6: depth = 0x2; break;
	default: depth = 0x0; break;
	}

	switch (nv_encoder->dcb->type) {
	case DCB_OUTPUT_TMDS:
	case DCB_OUTPUT_DP:
		proto = 0x0;
		break;
	default:
		BUG_ON(1);
		break;
	}

	nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);

	push = evo_wait(mast, 8);
	if (push) {
2171
		if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
			u32 ctrl = (depth << 16) | (proto << 8) | owner;
			if (mode->flags & DRM_MODE_FLAG_NHSYNC)
				ctrl |= 0x00001000;
			if (mode->flags & DRM_MODE_FLAG_NVSYNC)
				ctrl |= 0x00002000;
			evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
			evo_data(push, ctrl);
		}

		evo_kick(push, mast);
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nv50_pior_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nv50_mast *mast = nv50_mast(encoder->dev);
	const int or = nv_encoder->or;
	u32 *push;

	if (nv_encoder->crtc) {
		nv50_crtc_prepare(nv_encoder->crtc);

		push = evo_wait(mast, 4);
		if (push) {
2200
			if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
				evo_mthd(push, 0x0700 + (or * 0x040), 1);
				evo_data(push, 0x00000000);
			}
			evo_kick(push, mast);
		}
	}

	nv_encoder->crtc = NULL;
}

static void
nv50_pior_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
	.dpms = nv50_pior_dpms,
	.mode_fixup = nv50_pior_mode_fixup,
	.prepare = nv50_pior_disconnect,
	.commit = nv50_pior_commit,
	.mode_set = nv50_pior_mode_set,
	.disable = nv50_pior_disconnect,
	.get_crtc = nv50_display_crtc_get,
};

static const struct drm_encoder_funcs nv50_pior_func = {
	.destroy = nv50_pior_destroy,
};

static int
nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
{
	struct nouveau_drm *drm = nouveau_drm(connector->dev);
2236
	struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
	struct nouveau_i2c_port *ddc = NULL;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;
	int type;

	switch (dcbe->type) {
	case DCB_OUTPUT_TMDS:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	case DCB_OUTPUT_DP:
		ddc  = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
		type = DRM_MODE_ENCODER_TMDS;
		break;
	default:
		return -ENODEV;
	}

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->i2c = ddc;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
	drm_encoder_helper_add(encoder, &nv50_pior_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}

2272 2273 2274 2275
/******************************************************************************
 * Framebuffer
 *****************************************************************************/

2276
static void
2277
nv50_fbdma_fini(struct nv50_fbdma *fbdma)
2278
{
2279 2280 2281 2282
	int i;
	for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
		nvif_object_fini(&fbdma->base[i]);
	nvif_object_fini(&fbdma->core);
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	list_del(&fbdma->head);
	kfree(fbdma);
}

static int
nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
{
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct nv50_disp *disp = nv50_disp(dev);
	struct nv50_mast *mast = nv50_mast(dev);
2293 2294 2295 2296 2297 2298 2299 2300
	struct __attribute__ ((packed)) {
		struct nv_dma_v0 base;
		union {
			struct nv50_dma_v0 nv50;
			struct gf100_dma_v0 gf100;
			struct gf110_dma_v0 gf110;
		};
	} args = {};
2301 2302
	struct nv50_fbdma *fbdma;
	struct drm_crtc *crtc;
2303
	u32 size = sizeof(args.base);
2304 2305 2306
	int ret;

	list_for_each_entry(fbdma, &disp->fbdma, head) {
2307
		if (fbdma->core.handle == name)
2308 2309 2310 2311 2312 2313 2314 2315
			return 0;
	}

	fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
	if (!fbdma)
		return -ENOMEM;
	list_add(&fbdma->head, &disp->fbdma);

2316 2317 2318 2319
	args.base.target = NV_DMA_V0_TARGET_VRAM;
	args.base.access = NV_DMA_V0_ACCESS_RDWR;
	args.base.start = offset;
	args.base.limit = offset + length - 1;
2320

2321
	if (drm->device.info.chipset < 0x80) {
2322 2323
		args.nv50.part = NV50_DMA_V0_PART_256;
		size += sizeof(args.nv50);
2324
	} else
2325
	if (drm->device.info.chipset < 0xc0) {
2326 2327 2328
		args.nv50.part = NV50_DMA_V0_PART_256;
		args.nv50.kind = kind;
		size += sizeof(args.nv50);
2329
	} else
2330
	if (drm->device.info.chipset < 0xd0) {
2331 2332
		args.gf100.kind = kind;
		size += sizeof(args.gf100);
2333
	} else {
2334 2335 2336
		args.gf110.page = GF110_DMA_V0_PAGE_LP;
		args.gf110.kind = kind;
		size += sizeof(args.gf110);
2337 2338 2339
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2340 2341
		struct nv50_head *head = nv50_head(crtc);
		int ret = nvif_object_init(&head->sync.base.base.user, NULL,
2342
					    name, NV_DMA_IN_MEMORY, &args, size,
2343
					   &fbdma->base[head->base.index]);
2344
		if (ret) {
2345
			nv50_fbdma_fini(fbdma);
2346 2347 2348 2349
			return ret;
		}
	}

2350
	ret = nvif_object_init(&mast->base.base.user, NULL, name,
2351
				NV_DMA_IN_MEMORY, &args, size,
2352
			       &fbdma->core);
2353
	if (ret) {
2354
		nv50_fbdma_fini(fbdma);
2355 2356 2357 2358 2359 2360
		return ret;
	}

	return 0;
}

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
static void
nv50_fb_dtor(struct drm_framebuffer *fb)
{
}

static int
nv50_fb_ctor(struct drm_framebuffer *fb)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
	struct nouveau_drm *drm = nouveau_drm(fb->dev);
	struct nouveau_bo *nvbo = nv_fb->nvbo;
2372 2373 2374
	struct nv50_disp *disp = nv50_disp(fb->dev);
	u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
	u8 tile = nvbo->tile_mode;
2375 2376 2377 2378 2379 2380

	if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
		NV_ERROR(drm, "framebuffer requires contiguous bo\n");
		return -EINVAL;
	}

2381
	if (drm->device.info.chipset >= 0xc0)
2382 2383
		tile >>= 4; /* yep.. */

2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
	switch (fb->depth) {
	case  8: nv_fb->r_format = 0x1e00; break;
	case 15: nv_fb->r_format = 0xe900; break;
	case 16: nv_fb->r_format = 0xe800; break;
	case 24:
	case 32: nv_fb->r_format = 0xcf00; break;
	case 30: nv_fb->r_format = 0xd100; break;
	default:
		 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
		 return -EINVAL;
	}

2396
	if (disp->disp->oclass < G82_DISP) {
2397 2398 2399 2400
		nv_fb->r_pitch   = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					    (fb->pitches[0] | 0x00100000);
		nv_fb->r_format |= kind << 16;
	} else
2401
	if (disp->disp->oclass < GF110_DISP) {
2402 2403
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x00100000);
2404
	} else {
2405 2406
		nv_fb->r_pitch  = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
					   (fb->pitches[0] | 0x01000000);
2407
	}
2408
	nv_fb->r_handle = 0xffff0000 | kind;
2409

2410 2411
	return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
			       drm->device.info.ram_user, kind);
2412 2413
}

2414 2415 2416
/******************************************************************************
 * Init
 *****************************************************************************/
2417

2418
void
2419
nv50_display_fini(struct drm_device *dev)
2420 2421 2422 2423
{
}

int
2424
nv50_display_init(struct drm_device *dev)
2425
{
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
	struct nv50_disp *disp = nv50_disp(dev);
	struct drm_crtc *crtc;
	u32 *push;

	push = evo_wait(nv50_mast(dev), 32);
	if (!push)
		return -EBUSY;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		struct nv50_sync *sync = nv50_sync(crtc);
		nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
2437
	}
2438

2439
	evo_mthd(push, 0x0088, 1);
2440
	evo_data(push, nv50_mast(dev)->base.sync.handle);
2441 2442
	evo_kick(push, nv50_mast(dev));
	return 0;
2443 2444 2445
}

void
2446
nv50_display_destroy(struct drm_device *dev)
2447
{
2448
	struct nv50_disp *disp = nv50_disp(dev);
2449 2450 2451
	struct nv50_fbdma *fbdma, *fbtmp;

	list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
2452
		nv50_fbdma_fini(fbdma);
2453
	}
2454

2455
	nv50_dmac_destroy(&disp->mast.base, disp->disp);
2456

2457
	nouveau_bo_unmap(disp->sync);
2458 2459
	if (disp->sync)
		nouveau_bo_unpin(disp->sync);
2460
	nouveau_bo_ref(NULL, &disp->sync);
2461

2462
	nouveau_display(dev)->priv = NULL;
2463 2464 2465 2466
	kfree(disp);
}

int
2467
nv50_display_create(struct drm_device *dev)
2468
{
2469
	struct nvif_device *device = &nouveau_drm(dev)->device;
2470 2471
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
2472
	struct drm_connector *connector, *tmp;
2473
	struct nv50_disp *disp;
2474
	struct dcb_output *dcbe;
2475
	int crtcs, ret, i;
2476 2477 2478 2479

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
2480
	INIT_LIST_HEAD(&disp->fbdma);
2481 2482

	nouveau_display(dev)->priv = disp;
2483 2484 2485
	nouveau_display(dev)->dtor = nv50_display_destroy;
	nouveau_display(dev)->init = nv50_display_init;
	nouveau_display(dev)->fini = nv50_display_fini;
2486 2487
	nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
	nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
2488
	disp->disp = &nouveau_display(dev)->disp;
2489

2490 2491
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
2492
			     0, 0x0000, NULL, NULL, &disp->sync);
2493 2494
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
2495
		if (!ret) {
2496
			ret = nouveau_bo_map(disp->sync);
2497 2498 2499
			if (ret)
				nouveau_bo_unpin(disp->sync);
		}
2500 2501 2502 2503 2504 2505 2506 2507
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
2508 2509
	ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
			      &disp->mast);
2510 2511 2512
	if (ret)
		goto out;

2513
	/* create crtc objects to represent the hw heads */
2514
	if (disp->disp->oclass >= GF110_DISP)
2515
		crtcs = nvif_rd32(device, 0x022448);
2516 2517 2518
	else
		crtcs = 2;

2519
	for (i = 0; i < crtcs; i++) {
2520
		ret = nv50_crtc_create(dev, i);
2521 2522 2523 2524
		if (ret)
			goto out;
	}

2525 2526 2527 2528 2529 2530
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
		if (dcbe->location == DCB_LOC_ON_CHIP) {
			switch (dcbe->type) {
			case DCB_OUTPUT_TMDS:
			case DCB_OUTPUT_LVDS:
			case DCB_OUTPUT_DP:
				ret = nv50_sor_create(connector, dcbe);
				break;
			case DCB_OUTPUT_ANALOG:
				ret = nv50_dac_create(connector, dcbe);
				break;
			default:
				ret = -ENODEV;
				break;
			}
		} else {
			ret = nv50_pior_create(connector, dcbe);
2547 2548
		}

2549 2550 2551 2552
		if (ret) {
			NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
				     dcbe->location, dcbe->type,
				     ffs(dcbe->or) - 1, ret);
2553
			ret = 0;
2554 2555 2556 2557 2558 2559 2560 2561
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

2562
		NV_WARN(drm, "%s has no encoders, removing\n",
2563
			connector->name);
2564 2565 2566
		connector->funcs->destroy(connector);
	}

2567 2568
out:
	if (ret)
2569
		nv50_display_destroy(dev);
2570 2571
	return ret;
}