i915_drv.h 36.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37

L
Linus Torvalds 已提交
38 39 40 41 42 43 44
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
45
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
46

47 48 49 50 51
enum pipe {
	PIPE_A = 0,
	PIPE_B,
};

52 53 54 55 56
enum plane {
	PLANE_A = 0,
	PLANE_B,
};

57 58
#define I915_NUM_PIPE	2

59 60
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

L
Linus Torvalds 已提交
61 62 63
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
64 65
 * 1.2: Add Power Management
 * 1.3: Add vblank support
66
 * 1.4: Fix cmdbuffer path, add heap destroy
67
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
68 69
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
70 71
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
72
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
73 74
#define DRIVER_PATCHLEVEL	0

75 76 77 78 79 80 81 82
#define WATCH_COHERENCY	0
#define WATCH_BUF	0
#define WATCH_EXEC	0
#define WATCH_LRU	0
#define WATCH_RELOC	0
#define WATCH_INACTIVE	0
#define WATCH_PWRITE	0

83 84 85 86 87 88 89 90 91 92 93 94
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
	struct drm_gem_object *cur_obj;
};

L
Linus Torvalds 已提交
95 96 97 98 99
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
100
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
101 102
};

103 104 105 106 107
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

108 109 110 111 112 113 114 115
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
	int enabled;
};

116 117 118 119
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
120 121 122 123
#define I915_FENCE_REG_NONE -1

struct drm_i915_fence_reg {
	struct drm_gem_object *obj;
124
	struct list_head lru_list;
125
};
126

127 128 129 130 131
struct sdvo_device_mapping {
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
	u8 initialized;
132
	u8 ddc_pin;
133 134
};

135 136 137 138 139 140 141 142 143 144 145 146 147
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
	u32 pipeastat;
	u32 pipebstat;
	u32 ipeir;
	u32 ipehr;
	u32 instdone;
	u32 acthd;
	u32 instpm;
	u32 instps;
	u32 instdone1;
	u32 seqno;
148
	u64 bbaddr;
149
	struct timeval time;
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	struct drm_i915_error_object {
		int page_count;
		u32 gtt_offset;
		u32 *pages[0];
	} *ringbuffer, *batchbuffer[2];
	struct drm_i915_error_buffer {
		size_t size;
		u32 name;
		u32 seqno;
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
		u32 fence_reg;
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
	} *active_bo;
	u32 active_bo_count;
169 170
};

171 172
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
173
	bool (*fbc_enabled)(struct drm_device *dev);
174 175 176 177 178 179 180 181 182 183 184 185 186 187
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
	void (*update_wm)(struct drm_device *dev, int planea_clock,
			  int planeb_clock, int sr_hdisplay, int pixel_size);
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
	/* clock gating init */
};

188 189
struct intel_overlay;

190 191 192
struct intel_device_info {
	u8 is_mobile : 1;
	u8 is_i8xx : 1;
193
	u8 is_i85x : 1;
194 195 196 197 198 199 200 201 202 203
	u8 is_i915g : 1;
	u8 is_i9xx : 1;
	u8 is_i945gm : 1;
	u8 is_i965g : 1;
	u8 is_i965gm : 1;
	u8 is_g33 : 1;
	u8 need_gfx_hws : 1;
	u8 is_g4x : 1;
	u8 is_pineview : 1;
	u8 is_ironlake : 1;
Z
Zhenyu Wang 已提交
204
	u8 is_gen6 : 1;
205 206 207 208
	u8 has_fbc : 1;
	u8 has_rc6 : 1;
	u8 has_pipe_cxsr : 1;
	u8 has_hotplug : 1;
209
	u8 cursor_needs_physical : 1;
210 211
};

212 213 214 215 216 217 218 219
enum no_fbc_reason {
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
};

220 221 222 223 224
enum intel_pch {
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
};

225
struct intel_fbdev;
226

L
Linus Torvalds 已提交
227
typedef struct drm_i915_private {
228 229
	struct drm_device *dev;

230 231
	const struct intel_device_info *info;

232 233
	int has_gem;

234
	void __iomem *regs;
L
Linus Torvalds 已提交
235

236
	struct pci_dev *bridge_dev;
237
	struct intel_ring_buffer render_ring;
238
	struct intel_ring_buffer bsd_ring;
L
Linus Torvalds 已提交
239

240
	drm_dma_handle_t *status_page_dmah;
L
Linus Torvalds 已提交
241
	void *hw_status_page;
242
	void *seqno_page;
L
Linus Torvalds 已提交
243
	dma_addr_t dma_status_page;
244
	uint32_t counter;
245
	unsigned int status_gfx_addr;
246
	unsigned int seqno_gfx_addr;
247
	drm_local_map_t hws_map;
248
	struct drm_gem_object *hws_obj;
249
	struct drm_gem_object *seqno_obj;
250
	struct drm_gem_object *pwrctx;
L
Linus Torvalds 已提交
251

J
Jesse Barnes 已提交
252 253
	struct resource mch_res;

254
	unsigned int cpp;
L
Linus Torvalds 已提交
255 256 257 258 259 260 261
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	wait_queue_head_t irq_queue;
	atomic_t irq_received;
262 263
	/** Protects user_irq_refcount and irq_mask_reg */
	spinlock_t user_irq_lock;
264
	u32 trace_irq_seqno;
265 266
	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask_reg;
267
	u32 pipestat[2];
268
	/** splitted irq regs for graphics and display engine on Ironlake,
269 270 271 272
	    irq_mask_reg is still used for display irq. */
	u32 gt_irq_mask_reg;
	u32 gt_irq_enable_reg;
	u32 de_irq_enable_reg;
273 274
	u32 pch_irq_mask_reg;
	u32 pch_irq_enable_reg;
L
Linus Torvalds 已提交
275

276 277 278
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
279 280 281
	int tex_lru_log_granularity;
	int allow_batchbuffer;
	struct mem_block *agp_heap;
D
Dave Airlie 已提交
282
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
283
	int vblank_pipe;
284

B
Ben Gamari 已提交
285 286 287 288 289 290
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;

J
Jesse Barnes 已提交
291 292
	struct drm_mm vram;

293 294 295 296 297
	unsigned long cfb_size;
	unsigned long cfb_pitch;
	int cfb_fence;
	int cfb_plane;

J
Jesse Barnes 已提交
298 299
	int irq_enabled;

300 301
	struct intel_opregion opregion;

302 303 304
	/* overlay */
	struct intel_overlay *overlay;

J
Jesse Barnes 已提交
305 306 307 308
	/* LVDS info */
	int backlight_duty_cycle;  /* restore backlight to this value */
	bool panel_wants_dither;
	struct drm_display_mode *panel_fixed_mode;
309 310
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
311 312

	/* Feature bits from the VBIOS */
313 314 315 316
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
317
	unsigned int lvds_use_ssc:1;
318
	unsigned int edp_support:1;
319
	int lvds_ssc_freq;
320
	int edp_bpp;
J
Jesse Barnes 已提交
321

322 323
	struct notifier_block lid_notifier;

324
	int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
325 326 327 328
	struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

329 330
	unsigned int fsb_freq, mem_freq;

331 332
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
333
	struct work_struct error_work;
334
	struct workqueue_struct *wq;
335

336 337 338
	/* Display functions */
	struct drm_i915_display_funcs display;

339 340 341
	/* PCH chipset type */
	enum intel_pch pch_type;

J
Jesse Barnes 已提交
342
	/* Register state */
343
	bool modeset_on_lid;
J
Jesse Barnes 已提交
344 345 346
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
347
	u32 saveDSPARB;
348
	u32 saveHWS;
J
Jesse Barnes 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
364
	u32 saveTRANSACONF;
365 366 367 368 369 370
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
371
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
372 373 374
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
375
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
376 377 378
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
379
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
380 381
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
382 383
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
384 385 386 387 388 389 390 391 392 393 394
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
395
	u32 saveTRANSBCONF;
396 397 398 399 400 401
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
402
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
403 404 405
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
406
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
407 408
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
409 410 411
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
412 413 414
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
415 416
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
417 418 419 420 421 422
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
423
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
424 425 426
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
427
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
428 429 430 431
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
432 433 434
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
435 436 437 438 439 440
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
441 442
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
443 444 445 446 447
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
448
	u8 saveGR[25];
J
Jesse Barnes 已提交
449
	u8 saveAR_INDEX;
450
	u8 saveAR[21];
J
Jesse Barnes 已提交
451
	u8 saveDACMASK;
452
	u8 saveCR[37];
453
	uint64_t saveFENCE[16];
454 455 456 457 458 459 460
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
461 462 463 464 465 466 467 468 469 470 471
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
472 473 474 475 476 477 478 479 480 481
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
482 483 484 485 486 487 488 489 490 491
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
492
	u32 saveMCHBAR_RENDER_STANDBY;
493 494 495 496

	struct {
		struct drm_mm gtt_space;

497
		struct io_mapping *gtt_mapping;
498
		int gtt_mtrr;
499

500 501 502 503 504 505 506 507 508
		/**
		 * Membership on list of all loaded devices, used to evict
		 * inactive buffers under memory pressure.
		 *
		 * Modifications should only be done whilst holding the
		 * shrink_list_lock spinlock.
		 */
		struct list_head shrink_list;

509
		spinlock_t active_list_lock;
510 511 512 513 514 515

		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
516 517
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
518 519 520 521
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

522 523 524 525 526 527 528 529 530
		/**
		 * List of objects currently pending a GPU write flush.
		 *
		 * All elements on this list will belong to either the
		 * active_list or flushing_list, last_rendering_seqno can
		 * be used to differentiate between the two elements.
		 */
		struct list_head gpu_write_list;

531 532 533 534
		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
535 536
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
537 538 539 540 541 542
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

543 544 545
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		uint32_t next_gem_seqno;

		/**
		 * Waiting sequence number, if any
		 */
		uint32_t waiting_gem_seqno;

		/**
		 * Last seq seen at irq time
		 */
		uint32_t irq_gem_seqno;

		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
		 * It prevents command submission from occuring and makes
		 * every pending request fail
		 */
584
		atomic_t wedged;
585 586 587 588 589

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
590 591 592

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
593
	} mm;
594
	struct sdvo_device_mapping sdvo_mappings[2];
595 596
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
597

598 599 600 601
	struct drm_crtc *plane_to_crtc_mapping[2];
	struct drm_crtc *pipe_to_crtc_mapping[2];
	wait_queue_head_t pending_flip_queue;

602 603 604
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
605 606
	/* indicate whether the LVDS EDID is OK */
	bool lvds_edid_good;
607 608
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
609 610 611 612
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
613 614
	int child_dev_num;
	struct child_device_config *child_dev;
615
	struct drm_connector *int_lvds_connector;
616

617
	bool mchbar_need_disable;
618 619 620 621

	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
622 623 624 625 626 627 628 629 630 631 632 633
	u8 fmax;
	u8 fstart;

 	u64 last_count1;
 	unsigned long last_time1;
 	u64 last_count2;
 	struct timespec last_time2;
 	unsigned long gfx_power;
 	int c_m;
 	int r_t;
 	u8 corr;
	spinlock_t *mchdev_lock;
634 635

	enum no_fbc_reason no_fbc_reason;
636

637 638
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
639

640 641
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
L
Linus Torvalds 已提交
642 643
} drm_i915_private_t;

644 645
/** driver private structure attached to each drm_gem_object */
struct drm_i915_gem_object {
646
	struct drm_gem_object base;
647 648 649 650 651 652

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;

	/** This object's place on the active/flushing/inactive lists */
	struct list_head list;
653 654
	/** This object's place on GPU write list */
	struct list_head gpu_write_list;
655 656 657 658 659 660

	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
661
	unsigned int active : 1;
662 663 664 665 666

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
	unsigned int dirty : 1;

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 *
	 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
	 */
	int fence_reg : 5;

	/**
	 * Used for checking the object doesn't appear more than once
	 * in an execbuffer object list.
	 */
	unsigned int in_execbuffer : 1;

	/**
	 * Advice: are the backing pages purgeable?
	 */
	unsigned int madv : 2;

	/**
	 * Refcount for the pages array. With the current locking scheme, there
	 * are at most two concurrent users: Binding a bo to the gtt and
	 * pwrite/pread using physical addresses. So two bits for a maximum
	 * of two users are enough.
	 */
	unsigned int pages_refcount : 2;
#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3

	/**
	 * Current tiling mode for the object.
	 */
	unsigned int tiling_mode : 2;

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
	int pin_count : 4;
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
714 715 716 717

	/** AGP memory structure for our GTT binding. */
	DRM_AGP_MEM *agp_mem;

718
	struct page **pages;
719 720 721 722 723 724 725

	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
726

727 728 729
	/* Which ring is refering to is this object */
	struct intel_ring_buffer *ring;

730 731 732 733 734
	/**
	 * Fake offset for use by mmap(2)
	 */
	uint64_t mmap_offset;

735 736 737
	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;

738
	/** Current tiling stride for the object, if it's tiled. */
739
	uint32_t stride;
740

741 742 743
	/** Record of address bit 17 of each page at last unbind. */
	long *bit_17;

744 745 746
	/** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
	uint32_t agp_type;

747
	/**
748 749
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
750 751
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
752 753 754 755

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
756 757 758

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
759

760 761 762 763 764 765
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
766 767
};

768
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
769

770 771 772 773 774 775 776 777 778 779 780
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
781 782 783
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

784 785 786 787 788 789
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

790
	/** global list entry for this request */
791
	struct list_head list;
792 793 794

	/** file_priv list entry for this request */
	struct list_head client_list;
795 796 797 798
};

struct drm_i915_file_private {
	struct {
799
		struct list_head request_list;
800 801 802
	} mm;
};

J
Jesse Barnes 已提交
803 804 805 806 807 808 809
enum intel_chip_family {
	CHIP_I8XX = 0x01,
	CHIP_I9XX = 0x02,
	CHIP_I915 = 0x04,
	CHIP_I965 = 0x08,
};

810
extern struct drm_ioctl_desc i915_ioctls[];
811
extern int i915_max_ioctl;
J
Jesse Barnes 已提交
812
extern unsigned int i915_fbpercrtc;
813
extern unsigned int i915_powersave;
814
extern unsigned int i915_lvds_downclock;
815

816 817
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
818 819
extern void i915_save_display(struct drm_device *dev);
extern void i915_restore_display(struct drm_device *dev);
820 821 822
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
823
				/* i915_dma.c */
824
extern void i915_kernel_lost_context(struct drm_device * dev);
825
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
826
extern int i915_driver_unload(struct drm_device *);
827
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
828
extern void i915_driver_lastclose(struct drm_device * dev);
829 830
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
831 832
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
833
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
834 835
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
836
extern int i915_emit_box(struct drm_device *dev,
837
			 struct drm_clip_rect *boxes,
838
			 int i, int DR1, int DR4);
839
extern int i965_reset(struct drm_device *dev, u8 flags);
840 841 842 843 844
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

845

L
Linus Torvalds 已提交
846
/* i915_irq.c */
B
Ben Gamari 已提交
847
void i915_hangcheck_elapsed(unsigned long data);
848
void i915_destroy_error_state(struct drm_device *dev);
849 850 851 852
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
853
void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
J
Jesse Barnes 已提交
854
extern void i915_enable_interrupt (struct drm_device *dev);
L
Linus Torvalds 已提交
855 856

extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
857
extern void i915_driver_irq_preinstall(struct drm_device * dev);
858
extern int i915_driver_irq_postinstall(struct drm_device *dev);
859
extern void i915_driver_irq_uninstall(struct drm_device * dev);
860 861 862 863
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
864 865 866
extern int i915_enable_vblank(struct drm_device *dev, int crtc);
extern void i915_disable_vblank(struct drm_device *dev, int crtc);
extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
867
extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
868 869
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
870
extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
871
extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
872 873 874 875
extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
		u32 mask);
L
Linus Torvalds 已提交
876

877 878 879 880 881 882
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

883 884
void intel_enable_asle (struct drm_device *dev);

885

L
Linus Torvalds 已提交
886
/* i915_mem.c */
887 888 889 890 891 892 893 894
extern int i915_mem_alloc(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
extern int i915_mem_free(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_mem_init_heap(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
				 struct drm_file *file_priv);
L
Linus Torvalds 已提交
895
extern void i915_mem_takedown(struct mem_block **heap);
896
extern void i915_mem_release(struct drm_device * dev,
897
			     struct drm_file *file_priv, struct mem_block *heap);
898 899 900 901 902 903 904 905 906 907 908
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
909 910
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
911 912 913 914 915 916
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
917 918
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
919 920 921 922 923 924 925 926
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
927 928
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
929 930 931 932 933 934 935 936
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
937 938
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
939 940
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
941 942
struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
					      size_t size);
943 944 945
void i915_gem_free_object(struct drm_gem_object *obj);
int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
void i915_gem_object_unpin(struct drm_gem_object *obj);
946
int i915_gem_object_unbind(struct drm_gem_object *obj);
947
void i915_gem_release_mmap(struct drm_gem_object *obj);
948
void i915_gem_lastclose(struct drm_device *dev);
949 950
uint32_t i915_get_gem_seqno(struct drm_device *dev,
		struct intel_ring_buffer *ring);
951
bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
952
int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
953
int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
954 955
void i915_gem_retire_requests(struct drm_device *dev,
		 struct intel_ring_buffer *ring);
956 957
void i915_gem_retire_work_handler(struct work_struct *work);
void i915_gem_clflush_object(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
958 959 960 961 962 963 964
int i915_gem_object_set_domain(struct drm_gem_object *obj,
			       uint32_t read_domains,
			       uint32_t write_domain);
int i915_gem_init_ringbuffer(struct drm_device *dev);
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
int i915_gem_do_init(struct drm_device *dev, unsigned long start,
		     unsigned long end);
965
int i915_gem_idle(struct drm_device *dev);
966 967 968 969 970 971 972
uint32_t i915_add_request(struct drm_device *dev,
		struct drm_file *file_priv,
		uint32_t flush_domains,
		struct intel_ring_buffer *ring);
int i915_do_wait_request(struct drm_device *dev,
		uint32_t seqno, int interruptible,
		struct intel_ring_buffer *ring);
973
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
J
Jesse Barnes 已提交
974 975
int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
				      int write);
976
int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
977 978 979 980 981
int i915_gem_attach_phys_object(struct drm_device *dev,
				struct drm_gem_object *obj, int id);
void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj);
void i915_gem_free_all_phys_object(struct drm_device *dev);
982
int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
983
void i915_gem_object_put_pages(struct drm_gem_object *obj);
984
void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
985
void i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
986

987 988 989
void i915_gem_shrinker_init(void);
void i915_gem_shrinker_exit(void);

990 991
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
992 993
void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
J
Jesse Barnes 已提交
994 995
bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
		    int tiling_mode);
996 997
bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
				     int tiling_mode);
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010

/* i915_gem_debug.c */
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
#if WATCH_INACTIVE
void i915_verify_inactive(struct drm_device *dev, char *file, int line);
#else
#define i915_verify_inactive(dev, file, line)
#endif
void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
void i915_gem_dump_object(struct drm_gem_object *obj, int len,
			  const char *where, uint32_t mark);
void i915_dump_lru(struct drm_device *dev, const char *where);
L
Linus Torvalds 已提交
1011

1012
/* i915_debugfs.c */
1013 1014
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1015

1016 1017 1018
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1019 1020 1021 1022

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1023

1024
#ifdef CONFIG_ACPI
1025
/* i915_opregion.c */
1026
extern int intel_opregion_init(struct drm_device *dev, int resume);
1027
extern void intel_opregion_free(struct drm_device *dev, int suspend);
1028
extern void opregion_asle_intr(struct drm_device *dev);
1029
extern void ironlake_opregion_gse_intr(struct drm_device *dev);
1030
extern void opregion_enable_asle(struct drm_device *dev);
1031
#else
L
Len Brown 已提交
1032
static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
1033
static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
1034
static inline void opregion_asle_intr(struct drm_device *dev) { return; }
1035
static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
1036 1037
static inline void opregion_enable_asle(struct drm_device *dev) { return; }
#endif
1038

J
Jesse Barnes 已提交
1039 1040 1041
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
extern void intel_modeset_cleanup(struct drm_device *dev);
1042
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1043
extern void i8xx_disable_fbc(struct drm_device *dev);
1044
extern void g4x_disable_fbc(struct drm_device *dev);
1045 1046 1047
extern void intel_disable_fbc(struct drm_device *dev);
extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
extern bool intel_fbc_enabled(struct drm_device *dev);
1048
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1049
extern void intel_detect_pch (struct drm_device *dev);
1050
extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1051

1052 1053 1054 1055 1056 1057 1058
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do {			\
1059 1060
	if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
			== NULL)					\
1061 1062 1063
		LOCK_TEST_WITH_RETURN(dev, file_priv);			\
} while (0)

1064 1065 1066 1067 1068 1069
#define I915_READ(reg)          readl(dev_priv->regs + (reg))
#define I915_WRITE(reg, val)     writel(val, dev_priv->regs + (reg))
#define I915_READ16(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16(reg, val)	writel(val, dev_priv->regs + (reg))
#define I915_READ8(reg)		readb(dev_priv->regs + (reg))
#define I915_WRITE8(reg, val)	writeb(val, dev_priv->regs + (reg))
1070
#define I915_WRITE64(reg, val)	writeq(val, dev_priv->regs + (reg))
1071
#define I915_READ64(reg)	readq(dev_priv->regs + (reg))
1072
#define POSTING_READ(reg)	(void)I915_READ(reg)
1073
#define POSTING_READ16(reg)	(void)I915_READ16(reg)
L
Linus Torvalds 已提交
1074 1075 1076

#define I915_VERBOSE 0

1077 1078 1079 1080 1081
#define BEGIN_LP_RING(n)  do { \
	drm_i915_private_t *dev_priv = dev->dev_private;                \
	if (I915_VERBOSE)						\
		DRM_DEBUG("   BEGIN_LP_RING %x\n", (int)(n));		\
	intel_ring_begin(dev, &dev_priv->render_ring, 4*(n));		\
L
Linus Torvalds 已提交
1082 1083
} while (0)

1084 1085 1086 1087 1088 1089

#define OUT_RING(x) do {						\
	drm_i915_private_t *dev_priv = dev->dev_private;		\
	if (I915_VERBOSE)						\
		DRM_DEBUG("   OUT_RING %x\n", (int)(x));		\
	intel_ring_emit(dev, &dev_priv->render_ring, x);		\
L
Linus Torvalds 已提交
1090 1091 1092
} while (0)

#define ADVANCE_LP_RING() do {						\
1093
	drm_i915_private_t *dev_priv = dev->dev_private;                \
1094
	if (I915_VERBOSE)						\
1095 1096 1097
		DRM_DEBUG("ADVANCE_LP_RING %x\n",			\
				dev_priv->render_ring.tail);		\
	intel_ring_advance(dev, &dev_priv->render_ring);		\
L
Linus Torvalds 已提交
1098 1099
} while(0)

J
Jesse Barnes 已提交
1100
/**
1101 1102 1103
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
J
Jesse Barnes 已提交
1104
 *
1105
 * The following dwords have a reserved meaning:
1106 1107 1108 1109 1110 1111
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
J
Jesse Barnes 已提交
1112
 *
1113
 * The area from dword 0x20 to 0x3ff is available for driver usage.
J
Jesse Barnes 已提交
1114
 */
1115 1116
#define READ_HWSP(dev_priv, reg)  (((volatile u32 *)\
			(dev_priv->render_ring.status_page.page_addr))[reg])
1117
#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
1118
#define I915_GEM_HWS_INDEX		0x20
1119
#define I915_BREADCRUMB_INDEX		0x21
J
Jesse Barnes 已提交
1120

1121 1122 1123 1124
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
1125
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1126
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
1127
#define IS_GEN2(dev)		(INTEL_INFO(dev)->is_i8xx)
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_I965G(dev)		(INTEL_INFO(dev)->is_i965g)
#define IS_I965GM(dev)		(INTEL_INFO(dev)->is_i965gm)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1140 1141
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1142 1143
#define IS_IRONLAKE(dev)	(INTEL_INFO(dev)->is_ironlake)
#define IS_I9XX(dev)		(INTEL_INFO(dev)->is_i9xx)
Z
Zhenyu Wang 已提交
1144
#define IS_GEN6(dev)		(INTEL_INFO(dev)->is_gen6)
1145
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
J
Jesse Barnes 已提交
1146

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
#define IS_GEN3(dev)	(IS_I915G(dev) ||			\
			 IS_I915GM(dev) ||			\
			 IS_I945G(dev) ||			\
			 IS_I945GM(dev) ||			\
			 IS_G33(dev) || \
			 IS_PINEVIEW(dev))
#define IS_GEN4(dev)	((dev)->pci_device == 0x2972 ||		\
			 (dev)->pci_device == 0x2982 ||		\
			 (dev)->pci_device == 0x2992 ||		\
			 (dev)->pci_device == 0x29A2 ||		\
			 (dev)->pci_device == 0x2A02 ||		\
			 (dev)->pci_device == 0x2A12 ||		\
			 (dev)->pci_device == 0x2E02 ||		\
			 (dev)->pci_device == 0x2E12 ||		\
			 (dev)->pci_device == 0x2E22 ||		\
			 (dev)->pci_device == 0x2E32 ||		\
			 (dev)->pci_device == 0x2A42 ||		\
			 (dev)->pci_device == 0x2E42)

1166
#define HAS_BSD(dev)            (IS_IRONLAKE(dev) || IS_G4X(dev))
1167
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)
J
Jesse Barnes 已提交
1168

1169 1170 1171 1172 1173
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
1174 1175 1176 1177
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(IS_I9XX(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_IRONLAKE(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
1178
#define SUPPORTS_TV(dev)		(IS_I9XX(dev) && IS_MOBILE(dev) && \
1179 1180
					!IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
					!IS_GEN6(dev))
1181
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
1182
/* dsparb controlled by hw only */
1183
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1184

1185
#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
1186 1187 1188
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
1189

1190 1191
#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) ||	\
			    IS_GEN6(dev))
1192
#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
1193

1194 1195 1196
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)

J
Jesse Barnes 已提交
1197
#define PRIMARY_RINGBUFFER_SIZE         (128*1024)
D
Dave Airlie 已提交
1198

L
Linus Torvalds 已提交
1199
#endif