io_apic.c 98.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
I
Ingo Molnar 已提交
4
 *	Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
L
Linus Torvalds 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/pci.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/msi.h>
35
#include <linux/htirq.h>
36
#include <linux/freezer.h>
37
#include <linux/kthread.h>
38
#include <linux/jiffies.h>	/* time_after() */
39 40 41 42 43
#ifdef CONFIG_ACPI
#include <acpi/acpi_bus.h>
#endif
#include <linux/bootmem.h>
#include <linux/dmar.h>
44
#include <linux/hpet.h>
45

46
#include <asm/idle.h>
L
Linus Torvalds 已提交
47 48
#include <asm/io.h>
#include <asm/smp.h>
49
#include <asm/cpu.h>
L
Linus Torvalds 已提交
50
#include <asm/desc.h>
51 52 53
#include <asm/proto.h>
#include <asm/acpi.h>
#include <asm/dma.h>
L
Linus Torvalds 已提交
54
#include <asm/timer.h>
55
#include <asm/i8259.h>
56
#include <asm/nmi.h>
57
#include <asm/msidef.h>
58
#include <asm/hypertransport.h>
59
#include <asm/setup.h>
60
#include <asm/irq_remapping.h>
61
#include <asm/hpet.h>
62
#include <asm/hw_irq.h>
63 64
#include <asm/uv/uv_hub.h>
#include <asm/uv/uv_irq.h>
L
Linus Torvalds 已提交
65

I
Ingo Molnar 已提交
66
#include <asm/apic.h>
L
Linus Torvalds 已提交
67

68 69
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
70
/*
71 72
 *      Is the SiS APIC rmw bug present ?
 *      -1 = don't know, 0 = no, 1 = yes
L
Linus Torvalds 已提交
73 74 75
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
76 77 78
static DEFINE_SPINLOCK(ioapic_lock);
static DEFINE_SPINLOCK(vector_lock);

L
Linus Torvalds 已提交
79 80 81 82 83
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

84
/* I/O APIC entries */
85
struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
86 87
int nr_ioapics;

88
/* MP IRQ source entries */
89
struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
90 91 92 93

/* # of MP IRQ source entries */
int mp_irq_entries;

94 95 96 97 98 99
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

Y
Yinghai Lu 已提交
100 101
int skip_ioapic_setup;

102 103 104 105 106 107 108 109 110
void arch_disable_smp_support(void)
{
#ifdef CONFIG_PCI
	noioapicquirk = 1;
	noioapicreroute = -1;
#endif
	skip_ioapic_setup = 1;
}

111
static int __init parse_noapic(char *str)
Y
Yinghai Lu 已提交
112 113
{
	/* disable IO-APIC */
114
	arch_disable_smp_support();
Y
Yinghai Lu 已提交
115 116 117
	return 0;
}
early_param("noapic", parse_noapic);
118

119
struct irq_pin_list;
120 121 122 123 124 125 126 127 128 129 130 131 132

/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

struct irq_pin_list {
	int apic, pin;
	struct irq_pin_list *next;
};

133
static struct irq_pin_list *get_one_free_irq_2_pin(int node)
134 135 136 137 138 139 140 141
{
	struct irq_pin_list *pin;

	pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);

	return pin;
}

Y
Yinghai Lu 已提交
142
struct irq_cfg {
143
	struct irq_pin_list *irq_2_pin;
144 145
	cpumask_var_t domain;
	cpumask_var_t old_domain;
146
	unsigned move_cleanup_count;
Y
Yinghai Lu 已提交
147
	u8 vector;
148
	u8 move_in_progress : 1;
Y
Yinghai Lu 已提交
149 150 151
};

/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
152 153 154
#ifdef CONFIG_SPARSE_IRQ
static struct irq_cfg irq_cfgx[] = {
#else
T
Thomas Gleixner 已提交
155
static struct irq_cfg irq_cfgx[NR_IRQS] = {
156
#endif
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
	[0]  = { .vector = IRQ0_VECTOR,  },
	[1]  = { .vector = IRQ1_VECTOR,  },
	[2]  = { .vector = IRQ2_VECTOR,  },
	[3]  = { .vector = IRQ3_VECTOR,  },
	[4]  = { .vector = IRQ4_VECTOR,  },
	[5]  = { .vector = IRQ5_VECTOR,  },
	[6]  = { .vector = IRQ6_VECTOR,  },
	[7]  = { .vector = IRQ7_VECTOR,  },
	[8]  = { .vector = IRQ8_VECTOR,  },
	[9]  = { .vector = IRQ9_VECTOR,  },
	[10] = { .vector = IRQ10_VECTOR, },
	[11] = { .vector = IRQ11_VECTOR, },
	[12] = { .vector = IRQ12_VECTOR, },
	[13] = { .vector = IRQ13_VECTOR, },
	[14] = { .vector = IRQ14_VECTOR, },
	[15] = { .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
173 174
};

175
int __init arch_early_irq_init(void)
176
{
177 178 179 180
	struct irq_cfg *cfg;
	struct irq_desc *desc;
	int count;
	int i;
T
Thomas Gleixner 已提交
181

182 183
	cfg = irq_cfgx;
	count = ARRAY_SIZE(irq_cfgx);
184

185 186 187
	for (i = 0; i < count; i++) {
		desc = irq_to_desc(i);
		desc->chip_data = &cfg[i];
188 189
		alloc_cpumask_var(&cfg[i].domain, GFP_NOWAIT);
		alloc_cpumask_var(&cfg[i].old_domain, GFP_NOWAIT);
190 191
		if (i < NR_IRQS_LEGACY)
			cpumask_setall(cfg[i].domain);
192
	}
193 194

	return 0;
195
}
196

197
#ifdef CONFIG_SPARSE_IRQ
T
Thomas Gleixner 已提交
198
static struct irq_cfg *irq_cfg(unsigned int irq)
199
{
200 201
	struct irq_cfg *cfg = NULL;
	struct irq_desc *desc;
L
Linus Torvalds 已提交
202

203 204 205
	desc = irq_to_desc(irq);
	if (desc)
		cfg = desc->chip_data;
206

207
	return cfg;
208
}
T
Thomas Gleixner 已提交
209

210
static struct irq_cfg *get_one_free_irq_cfg(int node)
211
{
212
	struct irq_cfg *cfg;
213

214
	cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
215
	if (cfg) {
216
		if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
217 218
			kfree(cfg);
			cfg = NULL;
219 220
		} else if (!alloc_cpumask_var_node(&cfg->old_domain,
							  GFP_ATOMIC, node)) {
221 222 223 224 225 226 227 228
			free_cpumask_var(cfg->domain);
			kfree(cfg);
			cfg = NULL;
		} else {
			cpumask_clear(cfg->domain);
			cpumask_clear(cfg->old_domain);
		}
	}
229

230
	return cfg;
231 232
}

233
int arch_init_chip_data(struct irq_desc *desc, int node)
234
{
235
	struct irq_cfg *cfg;
T
Thomas Gleixner 已提交
236

237 238
	cfg = desc->chip_data;
	if (!cfg) {
239
		desc->chip_data = get_one_free_irq_cfg(node);
240 241 242 243 244
		if (!desc->chip_data) {
			printk(KERN_ERR "can not alloc irq_cfg\n");
			BUG_ON(1);
		}
	}
L
Linus Torvalds 已提交
245

246
	return 0;
247
}
248

249
/* for move_irq_desc */
250
static void
251
init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
252
{
253 254 255 256 257 258
	struct irq_pin_list *old_entry, *head, *tail, *entry;

	cfg->irq_2_pin = NULL;
	old_entry = old_cfg->irq_2_pin;
	if (!old_entry)
		return;
259

260
	entry = get_one_free_irq_2_pin(node);
261 262
	if (!entry)
		return;
263

264 265 266 267 268 269
	entry->apic	= old_entry->apic;
	entry->pin	= old_entry->pin;
	head		= entry;
	tail		= entry;
	old_entry	= old_entry->next;
	while (old_entry) {
270
		entry = get_one_free_irq_2_pin(node);
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
		if (!entry) {
			entry = head;
			while (entry) {
				head = entry->next;
				kfree(entry);
				entry = head;
			}
			/* still use the old one */
			return;
		}
		entry->apic	= old_entry->apic;
		entry->pin	= old_entry->pin;
		tail->next	= entry;
		tail		= entry;
		old_entry	= old_entry->next;
	}
287

288 289
	tail->next = NULL;
	cfg->irq_2_pin = head;
290 291
}

292
static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
293
{
294
	struct irq_pin_list *entry, *next;
295

296 297
	if (old_cfg->irq_2_pin == cfg->irq_2_pin)
		return;
Y
Yinghai Lu 已提交
298

299
	entry = old_cfg->irq_2_pin;
300

301 302 303 304 305 306
	while (entry) {
		next = entry->next;
		kfree(entry);
		entry = next;
	}
	old_cfg->irq_2_pin = NULL;
307 308
}

309
void arch_init_copy_chip_data(struct irq_desc *old_desc,
310
				 struct irq_desc *desc, int node)
311
{
312 313
	struct irq_cfg *cfg;
	struct irq_cfg *old_cfg;
314

315
	cfg = get_one_free_irq_cfg(node);
Y
Yinghai Lu 已提交
316

317 318 319 320 321 322 323 324 325
	if (!cfg)
		return;

	desc->chip_data = cfg;

	old_cfg = old_desc->chip_data;

	memcpy(cfg, old_cfg, sizeof(struct irq_cfg));

326
	init_copy_irq_2_pin(old_cfg, cfg, node);
327
}
L
Linus Torvalds 已提交
328

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349
static void free_irq_cfg(struct irq_cfg *old_cfg)
{
	kfree(old_cfg);
}

void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
{
	struct irq_cfg *old_cfg, *cfg;

	old_cfg = old_desc->chip_data;
	cfg = desc->chip_data;

	if (old_cfg == cfg)
		return;

	if (old_cfg) {
		free_irq_2_pin(old_cfg, cfg);
		free_irq_cfg(old_cfg);
		old_desc->chip_data = NULL;
	}
}
350
/* end for move_irq_desc */
351

352 353 354 355
#else
static struct irq_cfg *irq_cfg(unsigned int irq)
{
	return irq < nr_irqs ? irq_cfgx + irq : NULL;
356
}
L
Linus Torvalds 已提交
357

358 359
#endif

L
Linus Torvalds 已提交
360 361 362 363
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
364 365
	unsigned int unused2[11];
	unsigned int eoi;
L
Linus Torvalds 已提交
366 367 368 369 370
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
371
		+ (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
372 373
}

374 375 376 377 378 379
static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(vector, &io_apic->eoi);
}

L
Linus Torvalds 已提交
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
402
	struct io_apic __iomem *io_apic = io_apic_base(apic);
T
Thomas Gleixner 已提交
403 404 405

	if (sis_apic_bug)
		writel(reg, &io_apic->index);
L
Linus Torvalds 已提交
406 407 408
	writel(value, &io_apic->data);
}

Y
Yinghai Lu 已提交
409
static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
{
	struct irq_pin_list *entry;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;
		int pin;

		if (!entry)
			break;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		/* Is the remote IRR bit set? */
		if (reg & IO_APIC_REDIR_REMOTE_IRR) {
			spin_unlock_irqrestore(&ioapic_lock, flags);
			return true;
		}
		if (!entry->next)
			break;
		entry = entry->next;
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return false;
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

454 455 456 457 458 459
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
460 461
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
462 463 464
{
	union entry_union eu;
	eu.entry = e;
465 466
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
467 468
}

469
void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
470 471 472 473
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
474 475 476 477 478 479 480 481 482 483 484 485 486
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

487 488 489 490 491 492
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
493 494 495 496 497
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
498
static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
L
Linus Torvalds 已提交
499
{
500 501 502 503
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	if (!entry) {
504
		entry = get_one_free_irq_2_pin(node);
505 506 507 508 509
		if (!entry) {
			printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
					apic, pin);
			return;
		}
510 511 512 513 514
		cfg->irq_2_pin = entry;
		entry->apic = apic;
		entry->pin = pin;
		return;
	}
L
Linus Torvalds 已提交
515

516 517 518 519
	while (entry->next) {
		/* not again, please */
		if (entry->apic == apic && entry->pin == pin)
			return;
L
Linus Torvalds 已提交
520

521
		entry = entry->next;
L
Linus Torvalds 已提交
522
	}
523

524
	entry->next = get_one_free_irq_2_pin(node);
525
	entry = entry->next;
L
Linus Torvalds 已提交
526 527 528 529 530 531 532
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
533
static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
L
Linus Torvalds 已提交
534 535 536
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
537 538
	struct irq_pin_list *entry = cfg->irq_2_pin;
	int replaced = 0;
L
Linus Torvalds 已提交
539

540
	while (entry) {
L
Linus Torvalds 已提交
541 542 543
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
544 545
			replaced = 1;
			/* every one is different, right? */
L
Linus Torvalds 已提交
546
			break;
547 548
		}
		entry = entry->next;
L
Linus Torvalds 已提交
549
	}
550 551 552

	/* why? call replace before add? */
	if (!replaced)
553
		add_pin_to_irq_node(cfg, node, newapic, newpin);
L
Linus Torvalds 已提交
554 555
}

Y
Yinghai Lu 已提交
556
static inline void io_apic_modify_irq(struct irq_cfg *cfg,
557 558 559 560 561
				int mask_and, int mask_or,
				void (*final)(struct irq_pin_list *entry))
{
	int pin;
	struct irq_pin_list *entry;
562

563 564 565 566 567 568 569 570 571 572 573
	for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
		unsigned int reg;
		pin = entry->pin;
		reg = io_apic_read(entry->apic, 0x10 + pin * 2);
		reg &= mask_and;
		reg |= mask_or;
		io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
		if (final)
			final(entry);
	}
}
574

Y
Yinghai Lu 已提交
575
static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
576
{
Y
Yinghai Lu 已提交
577
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
578
}
579

Y
Yinghai Lu 已提交
580
#ifdef CONFIG_X86_64
581
static void io_apic_sync(struct irq_pin_list *entry)
L
Linus Torvalds 已提交
582
{
583 584 585 586 587 588
	/*
	 * Synchronize the IO-APIC and the CPU by doing
	 * a dummy read from the IO-APIC
	 */
	struct io_apic __iomem *io_apic;
	io_apic = io_apic_base(entry->apic);
Y
Yinghai Lu 已提交
589
	readl(&io_apic->data);
L
Linus Torvalds 已提交
590 591
}

Y
Yinghai Lu 已提交
592
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
593
{
Y
Yinghai Lu 已提交
594
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
595 596
}
#else /* CONFIG_X86_32 */
Y
Yinghai Lu 已提交
597
static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
598
{
Y
Yinghai Lu 已提交
599
	io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
600
}
L
Linus Torvalds 已提交
601

Y
Yinghai Lu 已提交
602
static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
603
{
Y
Yinghai Lu 已提交
604
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
605 606
			IO_APIC_REDIR_MASKED, NULL);
}
L
Linus Torvalds 已提交
607

Y
Yinghai Lu 已提交
608
static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
609
{
Y
Yinghai Lu 已提交
610
	io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
611 612 613
			IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
}
#endif /* CONFIG_X86_32 */
614

Y
Yinghai Lu 已提交
615
static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
616
{
Y
Yinghai Lu 已提交
617
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
618 619
	unsigned long flags;

Y
Yinghai Lu 已提交
620 621
	BUG_ON(!cfg);

L
Linus Torvalds 已提交
622
	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
623
	__mask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
624 625 626
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
627
static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
L
Linus Torvalds 已提交
628
{
Y
Yinghai Lu 已提交
629
	struct irq_cfg *cfg = desc->chip_data;
L
Linus Torvalds 已提交
630 631 632
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
633
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
634 635 636
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

Y
Yinghai Lu 已提交
637 638 639 640 641 642 643 644 645 646 647 648 649
static void mask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	mask_IO_APIC_irq_desc(desc);
}
static void unmask_IO_APIC_irq(unsigned int irq)
{
	struct irq_desc *desc = irq_to_desc(irq);

	unmask_IO_APIC_irq_desc(desc);
}

L
Linus Torvalds 已提交
650 651 652
static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
653

L
Linus Torvalds 已提交
654
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
655
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
656 657 658 659 660
	if (entry.delivery_mode == dest_SMI)
		return;
	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
661
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
662 663
}

664
static void clear_IO_APIC (void)
L
Linus Torvalds 已提交
665 666 667 668 669 670 671 672
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

673
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
674 675 676 677 678 679
/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
Y
Yinghai Lu 已提交
680 681 682
static int pirq_entries[MAX_PIRQS] = {
	[0 ... MAX_PIRQS - 1] = -1
};
L
Linus Torvalds 已提交
683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);
709 710
#endif /* CONFIG_X86_32 */

711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737
struct IO_APIC_route_entry **alloc_ioapic_entries(void)
{
	int apic;
	struct IO_APIC_route_entry **ioapic_entries;

	ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
				GFP_ATOMIC);
	if (!ioapic_entries)
		return 0;

	for (apic = 0; apic < nr_ioapics; apic++) {
		ioapic_entries[apic] =
			kzalloc(sizeof(struct IO_APIC_route_entry) *
				nr_ioapic_registers[apic], GFP_ATOMIC);
		if (!ioapic_entries[apic])
			goto nomem;
	}

	return ioapic_entries;

nomem:
	while (--apic >= 0)
		kfree(ioapic_entries[apic]);
	kfree(ioapic_entries);

	return 0;
}
738 739

/*
740
 * Saves all the IO-APIC RTE's
741
 */
742
int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
743 744 745
{
	int apic, pin;

746 747
	if (!ioapic_entries)
		return -ENOMEM;
748 749

	for (apic = 0; apic < nr_ioapics; apic++) {
750 751
		if (!ioapic_entries[apic])
			return -ENOMEM;
752

753
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
754
			ioapic_entries[apic][pin] =
755
				ioapic_read_entry(apic, pin);
756
	}
757

758 759 760
	return 0;
}

761 762 763 764
/*
 * Mask all IO APIC entries.
 */
void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
765 766 767
{
	int apic, pin;

768 769 770
	if (!ioapic_entries)
		return;

771
	for (apic = 0; apic < nr_ioapics; apic++) {
772
		if (!ioapic_entries[apic])
773
			break;
774

775 776 777
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			struct IO_APIC_route_entry entry;

778
			entry = ioapic_entries[apic][pin];
779 780 781 782 783 784 785 786
			if (!entry.mask) {
				entry.mask = 1;
				ioapic_write_entry(apic, pin, entry);
			}
		}
	}
}

787 788 789 790
/*
 * Restore IO APIC entries which was saved in ioapic_entries.
 */
int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
791 792 793
{
	int apic, pin;

794 795 796
	if (!ioapic_entries)
		return -ENOMEM;

797
	for (apic = 0; apic < nr_ioapics; apic++) {
798 799 800
		if (!ioapic_entries[apic])
			return -ENOMEM;

801 802
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			ioapic_write_entry(apic, pin,
803
					ioapic_entries[apic][pin]);
804
	}
805
	return 0;
806 807
}

808 809 810 811 812 813 814 815
void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
{
	int apic;

	for (apic = 0; apic < nr_ioapics; apic++)
		kfree(ioapic_entries[apic]);

	kfree(ioapic_entries);
816
}
L
Linus Torvalds 已提交
817 818 819 820 821 822 823 824 825

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
826 827 828 829
		if (mp_irqs[i].irqtype == type &&
		    (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
		     mp_irqs[i].dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].dstirq == pin)
L
Linus Torvalds 已提交
830 831 832 833 834 835 836 837
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
838
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
839 840 841 842
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
843
		int lbus = mp_irqs[i].srcbus;
L
Linus Torvalds 已提交
844

A
Alexey Starikovskiy 已提交
845
		if (test_bit(lbus, mp_bus_not_pci) &&
846 847
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
L
Linus Torvalds 已提交
848

849
			return mp_irqs[i].dstirq;
L
Linus Torvalds 已提交
850 851 852 853
	}
	return -1;
}

854 855 856 857 858
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
859
		int lbus = mp_irqs[i].srcbus;
860

A
Alexey Starikovskiy 已提交
861
		if (test_bit(lbus, mp_bus_not_pci) &&
862 863
		    (mp_irqs[i].irqtype == type) &&
		    (mp_irqs[i].srcbusirq == irq))
864 865 866 867
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
868
		for(apic = 0; apic < nr_ioapics; apic++) {
869
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
870 871 872 873 874 875 876
				return apic;
		}
	}

	return -1;
}

877
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
878 879 880 881 882
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
Y
Yinghai Lu 已提交
883
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
884 885 886 887 888 889 890
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
891

892
#endif
L
Linus Torvalds 已提交
893

A
Alexey Starikovskiy 已提交
894 895 896 897 898 899
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
900 901 902 903 904
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

905
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].srcbusirq))
A
Alexey Starikovskiy 已提交
906
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
907 908 909 910 911 912 913 914 915 916 917

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
918
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
919

920
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
921
{
922
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
923 924 925 926 927
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
928
	switch (mp_irqs[idx].irqflag & 3)
929
	{
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
		case 0: /* conforms, ie. bus-type dependent polarity */
			if (test_bit(bus, mp_bus_not_pci))
				polarity = default_ISA_polarity(idx);
			else
				polarity = default_PCI_polarity(idx);
			break;
		case 1: /* high active */
		{
			polarity = 0;
			break;
		}
		case 2: /* reserved */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
		case 3: /* low active */
		{
			polarity = 1;
			break;
		}
		default: /* invalid */
		{
			printk(KERN_WARNING "broken BIOS!!\n");
			polarity = 1;
			break;
		}
L
Linus Torvalds 已提交
958 959 960 961 962 963
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
964
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
965 966 967 968 969
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
970
	switch ((mp_irqs[idx].irqflag>>2) & 3)
L
Linus Torvalds 已提交
971
	{
972 973 974 975 976
		case 0: /* conforms, ie. bus-type dependent */
			if (test_bit(bus, mp_bus_not_pci))
				trigger = default_ISA_trigger(idx);
			else
				trigger = default_PCI_trigger(idx);
977
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
			switch (mp_bus_id_to_type[bus]) {
				case MP_BUS_ISA: /* ISA pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_EISA: /* EISA pin */
				{
					trigger = default_EISA_trigger(idx);
					break;
				}
				case MP_BUS_PCI: /* PCI pin */
				{
					/* set before the switch */
					break;
				}
				case MP_BUS_MCA: /* MCA pin */
				{
					trigger = default_MCA_trigger(idx);
					break;
				}
				default:
				{
					printk(KERN_WARNING "broken BIOS!!\n");
					trigger = 1;
					break;
				}
			}
#endif
L
Linus Torvalds 已提交
1007
			break;
1008
		case 1: /* edge */
L
Linus Torvalds 已提交
1009
		{
1010
			trigger = 0;
L
Linus Torvalds 已提交
1011 1012
			break;
		}
1013
		case 2: /* reserved */
L
Linus Torvalds 已提交
1014
		{
1015 1016
			printk(KERN_WARNING "broken BIOS!!\n");
			trigger = 1;
L
Linus Torvalds 已提交
1017 1018
			break;
		}
1019
		case 3: /* level */
L
Linus Torvalds 已提交
1020
		{
1021
			trigger = 1;
L
Linus Torvalds 已提交
1022 1023
			break;
		}
1024
		default: /* invalid */
L
Linus Torvalds 已提交
1025 1026
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1027
			trigger = 0;
L
Linus Torvalds 已提交
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
			break;
		}
	}
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

Y
Yinghai Lu 已提交
1044
int (*ioapic_renumber_irq)(int ioapic, int irq);
L
Linus Torvalds 已提交
1045 1046 1047
static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1048
	int bus = mp_irqs[idx].srcbus;
L
Linus Torvalds 已提交
1049 1050 1051 1052

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1053
	if (mp_irqs[idx].dstirq != pin)
L
Linus Torvalds 已提交
1054 1055
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

1056
	if (test_bit(bus, mp_bus_not_pci)) {
1057
		irq = mp_irqs[idx].srcbusirq;
1058
	} else {
A
Alexey Starikovskiy 已提交
1059 1060 1061 1062 1063 1064 1065
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
T
Thomas Gleixner 已提交
1066
		/*
1067 1068
                 * For MPS mode, so far only needed by ES7000 platform
                 */
T
Thomas Gleixner 已提交
1069 1070
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1071 1072
	}

1073
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
1090 1091
#endif

L
Linus Torvalds 已提交
1092 1093 1094
	return irq;
}

1095 1096 1097 1098 1099
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1100
				struct io_apic_irq_attr *irq_attr)
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG,
		    "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
		    bus, slot, pin);
	if (test_bit(bus, mp_bus_not_pci)) {
		apic_printk(APIC_VERBOSE,
			    "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
		int lbus = mp_irqs[i].srcbus;

		for (apic = 0; apic < nr_ioapics; apic++)
			if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
			    mp_irqs[i].dstapic == MP_APIC_ALL)
				break;

		if (!test_bit(lbus, mp_bus_not_pci) &&
		    !mp_irqs[i].irqtype &&
		    (bus == lbus) &&
		    (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
			int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

			if (pin == (mp_irqs[i].srcbusirq & 3)) {
1130 1131 1132 1133
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1134 1135 1136 1137 1138 1139 1140
				return irq;
			}
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0) {
1141 1142 1143 1144
				set_io_apic_irq_attr(irq_attr, apic,
						     mp_irqs[i].dstirq,
						     irq_trigger(i),
						     irq_polarity(i));
1145 1146 1147 1148 1149 1150 1151 1152
				best_guess = irq;
			}
		}
	}
	return best_guess;
}
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);

1153 1154 1155 1156 1157 1158 1159
void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	spin_lock(&vector_lock);
}
L
Linus Torvalds 已提交
1160

1161
void unlock_vector_lock(void)
L
Linus Torvalds 已提交
1162
{
1163 1164
	spin_unlock(&vector_lock);
}
L
Linus Torvalds 已提交
1165

1166 1167
static int
__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1168
{
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1180 1181
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
	unsigned int old_vector;
1182 1183
	int cpu, err;
	cpumask_var_t tmp_mask;
1184

1185 1186
	if ((cfg->move_in_progress) || cfg->move_cleanup_count)
		return -EBUSY;
1187

1188 1189
	if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
		return -ENOMEM;
1190

1191 1192
	old_vector = cfg->vector;
	if (old_vector) {
1193 1194 1195 1196
		cpumask_and(tmp_mask, mask, cpu_online_mask);
		cpumask_and(tmp_mask, cfg->domain, tmp_mask);
		if (!cpumask_empty(tmp_mask)) {
			free_cpumask_var(tmp_mask);
1197
			return 0;
1198
		}
1199
	}
1200

1201
	/* Only try and allocate irqs on cpus that are present */
1202 1203
	err = -ENOSPC;
	for_each_cpu_and(cpu, mask, cpu_online_mask) {
1204 1205
		int new_cpu;
		int vector, offset;
1206

1207
		apic->vector_allocation_domain(cpu, tmp_mask);
1208

1209 1210
		vector = current_vector;
		offset = current_offset;
1211
next:
1212 1213
		vector += 8;
		if (vector >= first_system_vector) {
1214
			/* If out of vectors on large boxen, must share them. */
1215 1216 1217 1218 1219
			offset = (offset + 1) % 8;
			vector = FIRST_DEVICE_VECTOR + offset;
		}
		if (unlikely(current_vector == vector))
			continue;
1220 1221

		if (test_bit(vector, used_vectors))
1222
			goto next;
1223

1224
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1225 1226 1227 1228 1229 1230 1231
			if (per_cpu(vector_irq, new_cpu)[vector] != -1)
				goto next;
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
		if (old_vector) {
			cfg->move_in_progress = 1;
1232
			cpumask_copy(cfg->old_domain, cfg->domain);
1233
		}
1234
		for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1235 1236
			per_cpu(vector_irq, new_cpu)[vector] = irq;
		cfg->vector = vector;
1237 1238 1239
		cpumask_copy(cfg->domain, tmp_mask);
		err = 0;
		break;
1240
	}
1241 1242
	free_cpumask_var(tmp_mask);
	return err;
1243 1244
}

1245 1246
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1247 1248
{
	int err;
1249 1250 1251
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
1252
	err = __assign_irq_vector(irq, cfg, mask);
1253
	spin_unlock_irqrestore(&vector_lock, flags);
1254 1255 1256
	return err;
}

Y
Yinghai Lu 已提交
1257
static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1258 1259 1260 1261 1262 1263
{
	int cpu, vector;

	BUG_ON(!cfg->vector);

	vector = cfg->vector;
1264
	for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1265 1266 1267
		per_cpu(vector_irq, cpu)[vector] = -1;

	cfg->vector = 0;
1268
	cpumask_clear(cfg->domain);
1269 1270 1271

	if (likely(!cfg->move_in_progress))
		return;
1272
	for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1273 1274 1275 1276 1277 1278 1279 1280 1281
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
								vector++) {
			if (per_cpu(vector_irq, cpu)[vector] != irq)
				continue;
			per_cpu(vector_irq, cpu)[vector] = -1;
			break;
		}
	}
	cfg->move_in_progress = 0;
1282 1283 1284 1285 1286 1287 1288 1289
}

void __setup_vector_irq(int cpu)
{
	/* Initialize vector_irq on a new cpu */
	/* This function must be called with vector_lock held */
	int irq, vector;
	struct irq_cfg *cfg;
1290
	struct irq_desc *desc;
1291 1292

	/* Mark the inuse vectors */
1293 1294
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
1295
		if (!cpumask_test_cpu(cpu, cfg->domain))
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
			continue;
		vector = cfg->vector;
		per_cpu(vector_irq, cpu)[vector] = irq;
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
		irq = per_cpu(vector_irq, cpu)[vector];
		if (irq < 0)
			continue;

		cfg = irq_cfg(irq);
1307
		if (!cpumask_test_cpu(cpu, cfg->domain))
1308
			per_cpu(vector_irq, cpu)[vector] = -1;
1309
	}
L
Linus Torvalds 已提交
1310
}
1311

1312
static struct irq_chip ioapic_chip;
1313
static struct irq_chip ir_ioapic_chip;
L
Linus Torvalds 已提交
1314

1315 1316 1317
#define IOAPIC_AUTO     -1
#define IOAPIC_EDGE     0
#define IOAPIC_LEVEL    1
L
Linus Torvalds 已提交
1318

1319
#ifdef CONFIG_X86_32
1320 1321
static inline int IO_APIC_irq_trigger(int irq)
{
T
Thomas Gleixner 已提交
1322
	int apic, idx, pin;
1323

T
Thomas Gleixner 已提交
1324 1325 1326 1327 1328 1329 1330 1331
	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
				return irq_trigger(idx);
		}
	}
	/*
1332 1333
         * nonexistent IRQs are edge default
         */
T
Thomas Gleixner 已提交
1334
	return 0;
1335
}
1336 1337 1338
#else
static inline int IO_APIC_irq_trigger(int irq)
{
1339
	return 1;
1340 1341
}
#endif
1342

Y
Yinghai Lu 已提交
1343
static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
L
Linus Torvalds 已提交
1344
{
Y
Yinghai Lu 已提交
1345

1346
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1347
	    trigger == IOAPIC_LEVEL)
1348
		desc->status |= IRQ_LEVEL;
1349 1350 1351
	else
		desc->status &= ~IRQ_LEVEL;

1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
	if (irq_remapped(irq)) {
		desc->status |= IRQ_MOVE_PCNTXT;
		if (trigger)
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_fasteoi_irq,
						     "fasteoi");
		else
			set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
						      handle_edge_irq, "edge");
		return;
	}
1363

1364 1365
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
	    trigger == IOAPIC_LEVEL)
1366
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1367 1368
					      handle_fasteoi_irq,
					      "fasteoi");
1369
	else
1370
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
1371
					      handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1372 1373
}

1374 1375 1376
int setup_ioapic_entry(int apic_id, int irq,
		       struct IO_APIC_route_entry *entry,
		       unsigned int destination, int trigger,
1377
		       int polarity, int vector, int pin)
L
Linus Torvalds 已提交
1378
{
1379 1380 1381 1382 1383
	/*
	 * add it to the IO-APIC irq-routing table:
	 */
	memset(entry,0,sizeof(*entry));

1384
	if (intr_remapping_enabled) {
I
Ingo Molnar 已提交
1385
		struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1386 1387 1388 1389 1390 1391
		struct irte irte;
		struct IR_IO_APIC_route_entry *ir_entry =
			(struct IR_IO_APIC_route_entry *) entry;
		int index;

		if (!iommu)
I
Ingo Molnar 已提交
1392
			panic("No mapping iommu for ioapic %d\n", apic_id);
1393 1394 1395

		index = alloc_irte(iommu, irq, 1);
		if (index < 0)
I
Ingo Molnar 已提交
1396
			panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1397 1398 1399 1400

		memset(&irte, 0, sizeof(irte));

		irte.present = 1;
1401
		irte.dst_mode = apic->irq_dest_mode;
1402 1403 1404 1405 1406 1407 1408 1409
		/*
		 * Trigger mode in the IRTE will always be edge, and the
		 * actual level or edge trigger will be setup in the IO-APIC
		 * RTE. This will help simplify level triggered irq migration.
		 * For more details, see the comments above explainig IO-APIC
		 * irq migration in the presence of interrupt-remapping.
		 */
		irte.trigger_mode = 0;
1410
		irte.dlvry_mode = apic->irq_delivery_mode;
1411 1412 1413 1414 1415 1416 1417 1418 1419
		irte.vector = vector;
		irte.dest_id = IRTE_DEST(destination);

		modify_irte(irq, &irte);

		ir_entry->index2 = (index >> 15) & 0x1;
		ir_entry->zero = 0;
		ir_entry->format = 1;
		ir_entry->index = (index & 0x7fff);
1420 1421 1422 1423 1424
		/*
		 * IO-APIC RTE will be configured with virtual vector.
		 * irq handler will do the explicit EOI to the io-apic.
		 */
		ir_entry->vector = pin;
1425
	} else {
1426 1427
		entry->delivery_mode = apic->irq_delivery_mode;
		entry->dest_mode = apic->irq_dest_mode;
1428
		entry->dest = destination;
1429
		entry->vector = vector;
1430
	}
1431

1432
	entry->mask = 0;				/* enable IRQ */
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
	entry->trigger = trigger;
	entry->polarity = polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (trigger)
		entry->mask = 1;
	return 0;
}

I
Ingo Molnar 已提交
1444
static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1445
			      int trigger, int polarity)
1446 1447
{
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1448
	struct IO_APIC_route_entry entry;
1449
	unsigned int dest;
1450 1451 1452 1453

	if (!IO_APIC_IRQ(irq))
		return;

Y
Yinghai Lu 已提交
1454
	cfg = desc->chip_data;
1455

1456
	if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1457 1458
		return;

1459
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1460 1461 1462 1463

	apic_printk(APIC_VERBOSE,KERN_DEBUG
		    "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
		    "IRQ %d Mode:%i Active:%i)\n",
I
Ingo Molnar 已提交
1464
		    apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1465 1466 1467
		    irq, trigger, polarity);


I
Ingo Molnar 已提交
1468
	if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1469
			       dest, trigger, polarity, cfg->vector, pin)) {
1470
		printk("Failed to setup ioapic entry for ioapic  %d, pin %d\n",
I
Ingo Molnar 已提交
1471
		       mp_ioapics[apic_id].apicid, pin);
Y
Yinghai Lu 已提交
1472
		__clear_irq_vector(irq, cfg);
1473 1474 1475
		return;
	}

Y
Yinghai Lu 已提交
1476
	ioapic_register_intr(irq, desc, trigger);
Y
Yinghai Lu 已提交
1477
	if (irq < NR_IRQS_LEGACY)
1478 1479
		disable_8259A_irq(irq);

I
Ingo Molnar 已提交
1480
	ioapic_write_entry(apic_id, pin, entry);
1481 1482
}

1483 1484 1485 1486
static struct {
	DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
} mp_ioapic_routing[MAX_IO_APICS];

1487 1488
static void __init setup_IO_APIC_irqs(void)
{
1489
	int apic_id = 0, pin, idx, irq;
1490
	int notcon = 0;
1491
	struct irq_desc *desc;
Y
Yinghai Lu 已提交
1492
	struct irq_cfg *cfg;
1493
	int node = cpu_to_node(boot_cpu_id);
L
Linus Torvalds 已提交
1494 1495 1496

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

1497 1498 1499 1500 1501 1502 1503
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		apic_id = mp_find_ioapic(0);
		if (apic_id < 0)
			apic_id = 0;
	}
#endif
1504

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
	for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
		idx = find_irq_entry(apic_id, pin, mp_INT);
		if (idx == -1) {
			if (!notcon) {
				notcon = 1;
				apic_printk(APIC_VERBOSE,
					KERN_DEBUG " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			} else
				apic_printk(APIC_VERBOSE, " %d-%d",
					mp_ioapics[apic_id].apicid, pin);
			continue;
		}
		if (notcon) {
			apic_printk(APIC_VERBOSE,
				" (apicid-pin) not connected\n");
			notcon = 0;
		}
1523

1524
		irq = pin_2_irq(idx, apic_id, pin);
1525

1526 1527 1528 1529 1530 1531 1532
		/*
		 * Skip the timer IRQ if there's a quirk handler
		 * installed and if it returns 1:
		 */
		if (apic->multi_timer_check &&
				apic->multi_timer_check(apic_id, irq))
			continue;
1533

1534 1535 1536 1537
		desc = irq_to_desc_alloc_node(irq, node);
		if (!desc) {
			printk(KERN_INFO "can not get irq_desc for %d\n", irq);
			continue;
1538
		}
1539 1540
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, apic_id, pin);
1541 1542 1543 1544
		/*
		 * don't mark it in pin_programmed, so later acpi could
		 * set it correctly when irq < 16
		 */
1545 1546
		setup_IO_APIC_irq(apic_id, pin, irq, desc,
				irq_trigger(idx), irq_polarity(idx));
L
Linus Torvalds 已提交
1547 1548
	}

1549 1550
	if (notcon)
		apic_printk(APIC_VERBOSE,
1551
			" (apicid-pin) not connected\n");
L
Linus Torvalds 已提交
1552 1553 1554
}

/*
1555
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1556
 */
I
Ingo Molnar 已提交
1557
static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1558
					int vector)
L
Linus Torvalds 已提交
1559 1560 1561
{
	struct IO_APIC_route_entry entry;

1562 1563 1564
	if (intr_remapping_enabled)
		return;

1565
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1566 1567 1568 1569 1570

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
1571
	entry.dest_mode = apic->irq_dest_mode;
Y
Yinghai Lu 已提交
1572
	entry.mask = 0;			/* don't mask IRQ for edge */
1573
	entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1574
	entry.delivery_mode = apic->irq_delivery_mode;
L
Linus Torvalds 已提交
1575 1576 1577 1578 1579 1580
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1581
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1582
	 */
1583
	set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
L
Linus Torvalds 已提交
1584 1585 1586 1587

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
I
Ingo Molnar 已提交
1588
	ioapic_write_entry(apic_id, pin, entry);
L
Linus Torvalds 已提交
1589 1590
}

1591 1592

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1593 1594 1595 1596 1597 1598 1599
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;
1600
	struct irq_cfg *cfg;
1601
	struct irq_desc *desc;
1602
	unsigned int irq;
L
Linus Torvalds 已提交
1603 1604 1605 1606

	if (apic_verbosity == APIC_QUIET)
		return;

1607
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1608 1609
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1610
		       mp_ioapics[i].apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
T
Thomas Gleixner 已提交
1625 1626
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
L
Linus Torvalds 已提交
1627 1628
	spin_unlock_irqrestore(&ioapic_lock, flags);

1629
	printk("\n");
1630
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
L
Linus Torvalds 已提交
1631 1632 1633 1634 1635
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

1636
	printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
L
Linus Torvalds 已提交
1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

1665 1666
	printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
			  " Stat Dmod Deli Vect:   \n");
L
Linus Torvalds 已提交
1667 1668 1669 1670

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1671
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1672

1673 1674 1675 1676
		printk(KERN_DEBUG " %02x %03X ",
			i,
			entry.dest
		);
L
Linus Torvalds 已提交
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
1691 1692 1693 1694 1695
	for_each_irq_desc(irq, desc) {
		struct irq_pin_list *entry;

		cfg = desc->chip_data;
		entry = cfg->irq_2_pin;
1696
		if (!entry)
L
Linus Torvalds 已提交
1697
			continue;
1698
		printk(KERN_DEBUG "IRQ%d ", irq);
L
Linus Torvalds 已提交
1699 1700 1701 1702
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
1703
			entry = entry->next;
L
Linus Torvalds 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1713
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1734
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1735
{
1736
	unsigned int i, v, ver, maxlvt;
1737
	u64 icr;
L
Linus Torvalds 已提交
1738 1739 1740 1741 1742 1743

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1744
	v = apic_read(APIC_ID);
1745
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v, read_apic_id());
L
Linus Torvalds 已提交
1746 1747 1748
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1749
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1750 1751 1752 1753

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

1754
	if (APIC_INTEGRATED(ver)) {                     /* !82489DX */
1755 1756 1757 1758 1759
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
			printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			       v & APIC_ARBPRI_MASK);
		}
L
Linus Torvalds 已提交
1760 1761 1762 1763
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

1764 1765 1766 1767 1768 1769 1770 1771 1772
	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
		printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	}

L
Linus Torvalds 已提交
1773 1774
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1775 1776 1777 1778
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
		printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	}
L
Linus Torvalds 已提交
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

1789 1790
	if (APIC_INTEGRATED(ver)) {             /* !82489DX */
		if (maxlvt > 3)         /* Due to the Pentium erratum 3AP. */
L
Linus Torvalds 已提交
1791
			apic_write(APIC_ESR, 0);
1792

L
Linus Torvalds 已提交
1793 1794 1795 1796
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1797
	icr = apic_icr_read();
1798 1799
	printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
L
Linus Torvalds 已提交
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
		printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
		v = apic_read(APIC_ECTRL);
		printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
			printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
		}
	}
L
Linus Torvalds 已提交
1836 1837 1838
	printk("\n");
}

1839
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1840
{
1841 1842 1843 1844 1845 1846
	int cpu;

	preempt_disable();
	for_each_online_cpu(cpu)
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	preempt_enable();
L
Linus Torvalds 已提交
1847 1848
}

1849
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1867 1868
	outb(0x0b,0xa0);
	outb(0x0b,0x20);
L
Linus Torvalds 已提交
1869
	v = inb(0xa0) << 8 | inb(0x20);
1870 1871
	outb(0x0a,0xa0);
	outb(0x0a,0x20);
L
Linus Torvalds 已提交
1872 1873 1874 1875 1876 1877 1878 1879 1880

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1881 1882 1883
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
1884 1885 1886 1887 1888

	/* don't print out if apic is not there */
	if (!cpu_has_apic || disable_apic)
		return 0;

1889 1890 1891 1892 1893 1894 1895 1896
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1897

Y
Yinghai Lu 已提交
1898 1899 1900
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

1901
void __init enable_IO_APIC(void)
L
Linus Torvalds 已提交
1902 1903
{
	union IO_APIC_reg_01 reg_01;
1904
	int i8259_apic, i8259_pin;
1905
	int apic;
L
Linus Torvalds 已提交
1906 1907 1908 1909 1910
	unsigned long flags;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1911
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1912
		spin_lock_irqsave(&ioapic_lock, flags);
1913
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1914
		spin_unlock_irqrestore(&ioapic_lock, flags);
1915 1916
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1917
	for(apic = 0; apic < nr_ioapics; apic++) {
1918 1919
		int pin;
		/* See if any of the pins is in ExtINT mode */
1920
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1921
			struct IO_APIC_route_entry entry;
1922
			entry = ioapic_read_entry(apic, pin);
1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952

			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1971
	/*
1972
	 * If the i8259 is routed through an IOAPIC
1973
	 * Put that IOAPIC in virtual wire mode
1974
	 * so legacy interrupts can be delivered.
1975 1976 1977 1978 1979
	 *
	 * With interrupt-remapping, for now we will use virtual wire A mode,
	 * as virtual wire B is little complex (need to configure both
	 * IOAPIC RTE aswell as interrupt-remapping table entry).
	 * As this gets called during crash dump, keep this simple for now.
1980
	 */
1981
	if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1982 1983 1984 1985 1986 1987 1988 1989 1990
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1991
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1992
		entry.vector          = 0;
1993
		entry.dest            = read_apic_id();
1994 1995 1996 1997

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1998
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1999
	}
2000

2001 2002 2003 2004
	/*
	 * Use virtual wire A mode when interrupt remapping is enabled.
	 */
	disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
2005 2006
}

2007
#ifdef CONFIG_X86_32
L
Linus Torvalds 已提交
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
I
Ingo Molnar 已提交
2019
	int apic_id;
L
Linus Torvalds 已提交
2020 2021 2022 2023
	int i;
	unsigned char old_id;
	unsigned long flags;

2024
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
2025 2026
		return;

2027 2028 2029 2030
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
2031 2032
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2033
		return;
L
Linus Torvalds 已提交
2034 2035 2036 2037
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
2038
	phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
2039 2040 2041 2042

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
I
Ingo Molnar 已提交
2043
	for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
L
Linus Torvalds 已提交
2044 2045 2046

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2047
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2048
		spin_unlock_irqrestore(&ioapic_lock, flags);
2049

I
Ingo Molnar 已提交
2050
		old_id = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2051

I
Ingo Molnar 已提交
2052
		if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
2053
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
I
Ingo Molnar 已提交
2054
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2055 2056
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
I
Ingo Molnar 已提交
2057
			mp_ioapics[apic_id].apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
2058 2059 2060 2061 2062 2063 2064
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
2065
		if (apic->check_apicid_used(phys_id_present_map,
I
Ingo Molnar 已提交
2066
					mp_ioapics[apic_id].apicid)) {
L
Linus Torvalds 已提交
2067
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
I
Ingo Molnar 已提交
2068
				apic_id, mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2069 2070 2071 2072 2073 2074 2075 2076
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
I
Ingo Molnar 已提交
2077
			mp_ioapics[apic_id].apicid = i;
L
Linus Torvalds 已提交
2078 2079
		} else {
			physid_mask_t tmp;
2080
			tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2081 2082
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
I
Ingo Molnar 已提交
2083
					mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2084 2085 2086 2087 2088 2089 2090 2091
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
I
Ingo Molnar 已提交
2092
		if (old_id != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2093
			for (i = 0; i < mp_irq_entries; i++)
2094 2095
				if (mp_irqs[i].dstapic == old_id)
					mp_irqs[i].dstapic
I
Ingo Molnar 已提交
2096
						= mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2097 2098 2099 2100

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
2101
		 */
L
Linus Torvalds 已提交
2102 2103
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
I
Ingo Molnar 已提交
2104
			mp_ioapics[apic_id].apicid);
L
Linus Torvalds 已提交
2105

I
Ingo Molnar 已提交
2106
		reg_00.bits.ID = mp_ioapics[apic_id].apicid;
L
Linus Torvalds 已提交
2107
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2108
		io_apic_write(apic_id, 0, reg_00.raw);
2109
		spin_unlock_irqrestore(&ioapic_lock, flags);
L
Linus Torvalds 已提交
2110 2111 2112 2113 2114

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2115
		reg_00.raw = io_apic_read(apic_id, 0);
L
Linus Torvalds 已提交
2116
		spin_unlock_irqrestore(&ioapic_lock, flags);
I
Ingo Molnar 已提交
2117
		if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
L
Linus Torvalds 已提交
2118 2119 2120 2121 2122
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}
2123
#endif
L
Linus Torvalds 已提交
2124

2125
int no_timer_check __initdata;
2126 2127 2128 2129 2130 2131 2132 2133

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
2134 2135 2136 2137 2138 2139 2140 2141
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
2142
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
2143 2144
{
	unsigned long t1 = jiffies;
2145
	unsigned long flags;
L
Linus Torvalds 已提交
2146

2147 2148 2149
	if (no_timer_check)
		return 1;

2150
	local_save_flags(flags);
L
Linus Torvalds 已提交
2151 2152 2153
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
2154
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2155 2156 2157 2158 2159 2160 2161 2162

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
2163 2164

	/* jiffies wrap? */
2165
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
		return 1;
	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
 */
2192

2193
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2194 2195 2196
{
	int was_pending = 0;
	unsigned long flags;
2197
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2198 2199

	spin_lock_irqsave(&ioapic_lock, flags);
Y
Yinghai Lu 已提交
2200
	if (irq < NR_IRQS_LEGACY) {
L
Linus Torvalds 已提交
2201 2202 2203 2204
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
2205
	cfg = irq_cfg(irq);
Y
Yinghai Lu 已提交
2206
	__unmask_IO_APIC_irq(cfg);
L
Linus Torvalds 已提交
2207 2208 2209 2210 2211
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

2212
#ifdef CONFIG_X86_64
2213
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
2214
{
2215 2216 2217 2218 2219

	struct irq_cfg *cfg = irq_cfg(irq);
	unsigned long flags;

	spin_lock_irqsave(&vector_lock, flags);
2220
	apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2221
	spin_unlock_irqrestore(&vector_lock, flags);
2222 2223 2224

	return 1;
}
2225 2226
#else
static int ioapic_retrigger_irq(unsigned int irq)
2227
{
2228
	apic->send_IPI_self(irq_cfg(irq)->vector);
2229

T
Thomas Gleixner 已提交
2230
	return 1;
2231 2232
}
#endif
2233

2234 2235 2236 2237 2238 2239 2240 2241
/*
 * Level and edge triggered IO-APIC interrupts need different handling,
 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
 * handled with the level-triggered descriptor, but that one has slightly
 * more overhead. Level-triggered interrupts cannot be handled with the
 * edge-triggered handler, without risking IRQ storms and other ugly
 * races.
 */
2242

2243
#ifdef CONFIG_SMP
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
static void send_cleanup_vector(struct irq_cfg *cfg)
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;
		cfg->move_cleanup_count = 0;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			cfg->move_cleanup_count++;
		for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
			apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
	} else {
		cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
		cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
	cfg->move_in_progress = 0;
}

2264
static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
{
	int apic, pin;
	struct irq_pin_list *entry;
	u8 vector = cfg->vector;

	entry = cfg->irq_2_pin;
	for (;;) {
		unsigned int reg;

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
		/*
		 * With interrupt-remapping, destination information comes
		 * from interrupt-remapping table entry.
		 */
		if (!irq_remapped(irq))
			io_apic_write(apic, 0x11 + pin*2, dest);
		reg = io_apic_read(apic, 0x10 + pin*2);
		reg &= ~IO_APIC_REDIR_VECTOR_MASK;
		reg |= vector;
		io_apic_modify(apic, 0x10 + pin*2, reg);
		if (!entry->next)
			break;
		entry = entry->next;
	}
}

2295 2296 2297
static int
assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
/*
 * Either sets desc->affinity to a valid value, and returns
 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
 * leaves desc->affinity untouched.
 */
static unsigned int
set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned int irq;

	if (!cpumask_intersects(mask, cpu_online_mask))
		return BAD_APICID;

	irq = desc->irq;
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
		return BAD_APICID;

	cpumask_copy(desc->affinity, mask);

	return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
}

2322
static int
2323 2324 2325 2326 2327 2328
set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int dest;
	unsigned int irq;
2329
	int ret = -1;
2330 2331 2332 2333 2334 2335 2336 2337 2338 2339

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	dest = set_desc_affinity(desc, mask);
	if (dest != BAD_APICID) {
		/* Only the high 8 bits are valid. */
		dest = SET_APIC_LOGICAL_ID(dest);
		__target_IO_APIC_irq(irq, dest, cfg);
2340
		ret = 0;
2341 2342
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2343 2344

	return ret;
2345 2346
}

2347
static int
2348 2349 2350 2351 2352 2353
set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
{
	struct irq_desc *desc;

	desc = irq_to_desc(irq);

2354
	return set_ioapic_affinity_irq_desc(desc, mask);
2355
}
2356

2357
#ifdef CONFIG_INTR_REMAP
2358

2359 2360 2361
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
2362 2363
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2364
 *
2365 2366 2367 2368
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
2369
 */
2370
static int
2371
migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2372
{
2373 2374 2375
	struct irq_cfg *cfg;
	struct irte irte;
	unsigned int dest;
Y
Yinghai Lu 已提交
2376
	unsigned int irq;
2377
	int ret = -1;
2378

2379
	if (!cpumask_intersects(mask, cpu_online_mask))
2380
		return ret;
2381

Y
Yinghai Lu 已提交
2382
	irq = desc->irq;
2383
	if (get_irte(irq, &irte))
2384
		return ret;
2385

Y
Yinghai Lu 已提交
2386 2387
	cfg = desc->chip_data;
	if (assign_irq_vector(irq, cfg, mask))
2388
		return ret;
2389

2390
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2391 2392 2393 2394 2395 2396 2397 2398 2399

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Modified the IRTE and flushes the Interrupt entry cache.
	 */
	modify_irte(irq, &irte);

2400 2401
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
2402

2403
	cpumask_copy(desc->affinity, mask);
2404 2405

	return 0;
2406 2407 2408 2409 2410
}

/*
 * Migrates the IRQ destination in the process context.
 */
2411
static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
R
Rusty Russell 已提交
2412
					    const struct cpumask *mask)
2413
{
2414
	return migrate_ioapic_irq_desc(desc, mask);
Y
Yinghai Lu 已提交
2415
}
2416
static int set_ir_ioapic_affinity_irq(unsigned int irq,
R
Rusty Russell 已提交
2417
				       const struct cpumask *mask)
Y
Yinghai Lu 已提交
2418 2419 2420
{
	struct irq_desc *desc = irq_to_desc(irq);

2421
	return set_ir_ioapic_affinity_irq_desc(desc, mask);
2422
}
2423
#else
2424
static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2425 2426
						   const struct cpumask *mask)
{
2427
	return 0;
2428
}
2429 2430 2431 2432 2433
#endif

asmlinkage void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;
2434

2435 2436 2437 2438 2439 2440 2441
	ack_APIC_irq();
	exit_idle();
	irq_enter();

	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
		unsigned int irq;
2442
		unsigned int irr;
2443 2444 2445 2446
		struct irq_desc *desc;
		struct irq_cfg *cfg;
		irq = __get_cpu_var(vector_irq)[vector];

2447 2448 2449
		if (irq == -1)
			continue;

2450 2451 2452 2453 2454 2455 2456 2457 2458
		desc = irq_to_desc(irq);
		if (!desc)
			continue;

		cfg = irq_cfg(irq);
		spin_lock(&desc->lock);
		if (!cfg->move_cleanup_count)
			goto unlock;

2459
		if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2460 2461
			goto unlock;

2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
2474 2475 2476 2477 2478 2479 2480 2481 2482
		__get_cpu_var(vector_irq)[vector] = -1;
		cfg->move_cleanup_count--;
unlock:
		spin_unlock(&desc->lock);
	}

	irq_exit();
}

Y
Yinghai Lu 已提交
2483
static void irq_complete_move(struct irq_desc **descp)
2484
{
Y
Yinghai Lu 已提交
2485 2486
	struct irq_desc *desc = *descp;
	struct irq_cfg *cfg = desc->chip_data;
2487 2488
	unsigned vector, me;

2489
	if (likely(!cfg->move_in_progress))
2490 2491 2492 2493
		return;

	vector = ~get_irq_regs()->orig_ax;
	me = smp_processor_id();
2494

2495
	if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2496
		send_cleanup_vector(cfg);
2497 2498
}
#else
Y
Yinghai Lu 已提交
2499
static inline void irq_complete_move(struct irq_desc **descp) {}
2500
#endif
Y
Yinghai Lu 已提交
2501

2502 2503
static void ack_apic_edge(unsigned int irq)
{
Y
Yinghai Lu 已提交
2504 2505 2506
	struct irq_desc *desc = irq_to_desc(irq);

	irq_complete_move(&desc);
2507 2508 2509 2510
	move_native_irq(irq);
	ack_APIC_irq();
}

Y
Yinghai Lu 已提交
2511 2512
atomic_t irq_mis_count;

2513 2514
static void ack_apic_level(unsigned int irq)
{
Y
Yinghai Lu 已提交
2515 2516
	struct irq_desc *desc = irq_to_desc(irq);

Y
Yinghai Lu 已提交
2517 2518 2519 2520
#ifdef CONFIG_X86_32
	unsigned long v;
	int i;
#endif
Y
Yinghai Lu 已提交
2521
	struct irq_cfg *cfg;
2522
	int do_unmask_irq = 0;
2523

Y
Yinghai Lu 已提交
2524
	irq_complete_move(&desc);
2525
#ifdef CONFIG_GENERIC_PENDING_IRQ
2526
	/* If we are moving the irq we need to mask it */
Y
Yinghai Lu 已提交
2527
	if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2528
		do_unmask_irq = 1;
Y
Yinghai Lu 已提交
2529
		mask_IO_APIC_irq_desc(desc);
2530
	}
2531 2532
#endif

Y
Yinghai Lu 已提交
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
#ifdef CONFIG_X86_32
	/*
	* It appears there is an erratum which affects at least version 0x11
	* of I/O APIC (that's the 82093AA and cores integrated into various
	* chipsets).  Under certain conditions a level-triggered interrupt is
	* erroneously delivered as edge-triggered one but the respective IRR
	* bit gets set nevertheless.  As a result the I/O unit expects an EOI
	* message but it will never arrive and further interrupts are blocked
	* from the source.  The exact reason is so far unknown, but the
	* phenomenon was observed when two consecutive interrupt requests
	* from a given source get delivered to the same CPU and the source is
	* temporarily disabled in between.
	*
	* A workaround is to simulate an EOI message manually.  We achieve it
	* by setting the trigger mode to edge and then to level when the edge
	* trigger mode gets detected in the TMR of a local APIC for a
	* level-triggered interrupt.  We mask the source for the time of the
	* operation to prevent an edge-triggered interrupt escaping meanwhile.
	* The idea is from Manfred Spraul.  --macro
	*/
Y
Yinghai Lu 已提交
2553 2554
	cfg = desc->chip_data;
	i = cfg->vector;
Y
Yinghai Lu 已提交
2555 2556 2557 2558

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
#endif

2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
	/*
	 * We must acknowledge the irq before we move it or the acknowledge will
	 * not propagate properly.
	 */
	ack_APIC_irq();

	/* Now we can move and renable the irq */
	if (unlikely(do_unmask_irq)) {
		/* Only migrate the irq if the ack has been received.
		 *
		 * On rare occasions the broadcast level triggered ack gets
		 * delayed going to ioapics, and if we reprogram the
		 * vector while Remote IRR is still set the irq will never
		 * fire again.
		 *
		 * To prevent this scenario we read the Remote IRR bit
		 * of the ioapic.  This has two effects.
		 * - On any sane system the read of the ioapic will
		 *   flush writes (and acks) going to the ioapic from
		 *   this cpu.
		 * - We get to see if the ACK has actually been delivered.
		 *
		 * Based on failed experiments of reprogramming the
		 * ioapic entry from outside of irq context starting
		 * with masking the ioapic entry and then polling until
		 * Remote IRR was clear before reprogramming the
		 * ioapic I don't trust the Remote IRR bit to be
		 * completey accurate.
		 *
		 * However there appears to be no other way to plug
		 * this race, so if the Remote IRR bit is not
		 * accurate and is causing problems then it is a hardware bug
		 * and you can go talk to the chipset vendor about it.
		 */
Y
Yinghai Lu 已提交
2593 2594
		cfg = desc->chip_data;
		if (!io_apic_level_ack_pending(cfg))
2595
			move_masked_irq(irq);
Y
Yinghai Lu 已提交
2596
		unmask_IO_APIC_irq_desc(desc);
2597
	}
2598

Y
Yinghai Lu 已提交
2599
#ifdef CONFIG_X86_32
2600 2601 2602
	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
Y
Yinghai Lu 已提交
2603 2604
		__mask_and_edge_IO_APIC_irq(cfg);
		__unmask_and_level_IO_APIC_irq(cfg);
2605 2606
		spin_unlock(&ioapic_lock);
	}
2607
#endif
Y
Yinghai Lu 已提交
2608
}
2609

2610
#ifdef CONFIG_INTR_REMAP
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
{
	int apic, pin;
	struct irq_pin_list *entry;

	entry = cfg->irq_2_pin;
	for (;;) {

		if (!entry)
			break;

		apic = entry->apic;
		pin = entry->pin;
		io_apic_eoi(apic, pin);
		entry = entry->next;
	}
}

static void
eoi_ioapic_irq(struct irq_desc *desc)
{
	struct irq_cfg *cfg;
	unsigned long flags;
	unsigned int irq;

	irq = desc->irq;
	cfg = desc->chip_data;

	spin_lock_irqsave(&ioapic_lock, flags);
	__eoi_ioapic_irq(irq, cfg);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

2644 2645
static void ir_ack_apic_edge(unsigned int irq)
{
2646
	ack_APIC_irq();
2647 2648 2649 2650
}

static void ir_ack_apic_level(unsigned int irq)
{
2651 2652 2653 2654
	struct irq_desc *desc = irq_to_desc(irq);

	ack_APIC_irq();
	eoi_ioapic_irq(desc);
2655 2656 2657
}
#endif /* CONFIG_INTR_REMAP */

2658
static struct irq_chip ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2659 2660 2661 2662 2663 2664
	.name		= "IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
	.ack		= ack_apic_edge,
	.eoi		= ack_apic_level,
2665
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2666
	.set_affinity	= set_ioapic_affinity_irq,
2667
#endif
2668
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
2669 2670
};

2671
static struct irq_chip ir_ioapic_chip __read_mostly = {
T
Thomas Gleixner 已提交
2672 2673 2674 2675
	.name		= "IR-IO-APIC",
	.startup	= startup_ioapic_irq,
	.mask		= mask_IO_APIC_irq,
	.unmask		= unmask_IO_APIC_irq,
2676
#ifdef CONFIG_INTR_REMAP
2677 2678
	.ack		= ir_ack_apic_edge,
	.eoi		= ir_ack_apic_level,
2679
#ifdef CONFIG_SMP
T
Thomas Gleixner 已提交
2680
	.set_affinity	= set_ir_ioapic_affinity_irq,
2681
#endif
2682 2683 2684
#endif
	.retrigger	= ioapic_retrigger_irq,
};
L
Linus Torvalds 已提交
2685 2686 2687 2688

static inline void init_IO_APIC_traps(void)
{
	int irq;
2689
	struct irq_desc *desc;
2690
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
2703 2704 2705
	for_each_irq_desc(irq, desc) {
		cfg = desc->chip_data;
		if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
L
Linus Torvalds 已提交
2706 2707 2708 2709 2710
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
Y
Yinghai Lu 已提交
2711
			if (irq < NR_IRQS_LEGACY)
L
Linus Torvalds 已提交
2712
				make_8259A_irq(irq);
2713
			else
L
Linus Torvalds 已提交
2714
				/* Strange. Oh, well.. */
2715
				desc->chip = &no_irq_chip;
L
Linus Torvalds 已提交
2716 2717 2718 2719
		}
	}
}

2720 2721 2722
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2723

2724
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2725 2726 2727 2728
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2729
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2730 2731
}

2732
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2733
{
2734
	unsigned long v;
L
Linus Torvalds 已提交
2735

2736
	v = apic_read(APIC_LVT0);
2737
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2738
}
L
Linus Torvalds 已提交
2739

Y
Yinghai Lu 已提交
2740
static void ack_lapic_irq(unsigned int irq)
2741 2742 2743 2744
{
	ack_APIC_irq();
}

2745
static struct irq_chip lapic_chip __read_mostly = {
2746
	.name		= "local-APIC",
2747 2748
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2749
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2750 2751
};

Y
Yinghai Lu 已提交
2752
static void lapic_register_intr(int irq, struct irq_desc *desc)
2753
{
2754
	desc->status &= ~IRQ_LEVEL;
2755 2756 2757 2758
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
}

2759
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2760 2761
{
	/*
2762
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2763 2764 2765 2766 2767 2768
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2769
	 */
L
Linus Torvalds 已提交
2770 2771
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2772
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2784
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2785
{
2786
	int apic, pin, i;
L
Linus Torvalds 已提交
2787 2788 2789
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2790
	pin  = find_isa_irq_pin(8, mp_INT);
2791 2792 2793 2794
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2795
	apic = find_isa_irq_apic(8, mp_INT);
2796 2797
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2798
		return;
2799
	}
L
Linus Torvalds 已提交
2800

2801
	entry0 = ioapic_read_entry(apic, pin);
2802
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2803 2804 2805 2806 2807

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
2808
	entry1.dest = hard_smp_processor_id();
L
Linus Torvalds 已提交
2809 2810 2811 2812 2813
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2814
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2831
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2832

2833
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2834 2835
}

Y
Yinghai Lu 已提交
2836
static int disable_timer_pin_1 __initdata;
2837
/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2838
static int __init disable_timer_pin_setup(char *arg)
Y
Yinghai Lu 已提交
2839 2840 2841 2842
{
	disable_timer_pin_1 = 1;
	return 0;
}
2843
early_param("disable_timer_pin_1", disable_timer_pin_setup);
Y
Yinghai Lu 已提交
2844 2845 2846

int timer_through_8259 __initdata;

L
Linus Torvalds 已提交
2847 2848 2849 2850 2851
/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
2852 2853
 *
 * FIXME: really need to revamp this for all platforms.
L
Linus Torvalds 已提交
2854
 */
2855
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2856
{
Y
Yinghai Lu 已提交
2857 2858
	struct irq_desc *desc = irq_to_desc(0);
	struct irq_cfg *cfg = desc->chip_data;
2859
	int node = cpu_to_node(boot_cpu_id);
2860
	int apic1, pin1, apic2, pin2;
2861
	unsigned long flags;
2862
	int no_pin1 = 0;
2863 2864

	local_irq_save(flags);
2865

L
Linus Torvalds 已提交
2866 2867 2868 2869
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
2870
	assign_irq_vector(0, cfg, apic->target_cpus());
L
Linus Torvalds 已提交
2871 2872

	/*
2873 2874 2875 2876 2877 2878 2879
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2880
	 */
2881
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2882
	init_8259A(1);
2883
#ifdef CONFIG_X86_32
Y
Yinghai Lu 已提交
2884 2885 2886 2887 2888 2889 2890
	{
		unsigned int ver;

		ver = apic_read(APIC_LVR);
		ver = GET_APIC_VERSION(ver);
		timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
	}
2891
#endif
L
Linus Torvalds 已提交
2892

2893 2894 2895 2896
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2897

2898 2899
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2900
		    cfg->vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2901

2902 2903 2904 2905 2906 2907 2908 2909
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
2910 2911
		if (intr_remapping_enabled)
			panic("BIOS bug: timer not connected to IO-APIC");
2912 2913 2914 2915 2916 2917 2918 2919
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2920 2921 2922 2923
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2924
		if (no_pin1) {
2925
			add_pin_to_irq_node(cfg, node, apic1, pin1);
2926
			setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Y
Yinghai Lu 已提交
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
		} else {
			/* for edge trigger, setup_IO_APIC_irq already
			 * leave it unmasked.
			 * so only need to unmask if it is level-trigger
			 * do we really have level trigger timer?
			 */
			int idx;
			idx = find_irq_entry(apic1, pin1, mp_INT);
			if (idx != -1 && irq_trigger(idx))
				unmask_IO_APIC_irq_desc(desc);
2937
		}
L
Linus Torvalds 已提交
2938 2939 2940 2941 2942
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2943 2944
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2945
			goto out;
L
Linus Torvalds 已提交
2946
		}
2947 2948
		if (intr_remapping_enabled)
			panic("timer doesn't work through Interrupt-remapped IO-APIC");
Y
Yinghai Lu 已提交
2949
		local_irq_disable();
2950
		clear_IO_APIC_pin(apic1, pin1);
2951
		if (!no_pin1)
2952 2953
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2954

2955 2956 2957 2958
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2959 2960 2961
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2962
		replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2963
		setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2964
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2965
		if (timer_irq_works()) {
2966
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2967
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2968
			if (nmi_watchdog == NMI_IO_APIC) {
2969
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2970
				setup_nmi();
2971
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2972
			}
2973
			goto out;
L
Linus Torvalds 已提交
2974 2975 2976 2977
		}
		/*
		 * Cleanup, just in case ...
		 */
Y
Yinghai Lu 已提交
2978
		local_irq_disable();
2979
		disable_8259A_irq(0);
2980
		clear_IO_APIC_pin(apic2, pin2);
2981
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2982 2983 2984
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2985 2986
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2987
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2988
	}
2989
#ifdef CONFIG_X86_32
2990
	timer_ack = 0;
2991
#endif
L
Linus Torvalds 已提交
2992

2993 2994
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2995

Y
Yinghai Lu 已提交
2996
	lapic_register_intr(0, desc);
2997
	apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2998 2999 3000
	enable_8259A_irq(0);

	if (timer_irq_works()) {
3001
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3002
		goto out;
L
Linus Torvalds 已提交
3003
	}
Y
Yinghai Lu 已提交
3004
	local_irq_disable();
3005
	disable_8259A_irq(0);
3006
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3007
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
3008

3009 3010
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
3011 3012 3013

	init_8259A(0);
	make_8259A_irq(0);
3014
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
3015 3016 3017 3018

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
3019
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3020
		goto out;
L
Linus Torvalds 已提交
3021
	}
Y
Yinghai Lu 已提交
3022
	local_irq_disable();
3023
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
3024
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
3025
		"report.  Then try booting with the 'noapic' option.\n");
3026 3027
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
3028 3029 3030
}

/*
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
3046 3047 3048 3049 3050
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
3051 3052 3053 3054

	/*
	 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
	 */
L
Linus Torvalds 已提交
3055

3056
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
3057

3058
	apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
T
Thomas Gleixner 已提交
3059
	/*
3060 3061 3062
         * Set up IO-APIC IRQ routing.
         */
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
3063 3064
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
3065
#endif
L
Linus Torvalds 已提交
3066 3067 3068
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
3069
	check_timer();
L
Linus Torvalds 已提交
3070 3071 3072
}

/*
3073 3074
 *      Called after all the initialization is done. If we didnt find any
 *      APIC bugs then we can allow the modify fast path
L
Linus Torvalds 已提交
3075
 */
3076

L
Linus Torvalds 已提交
3077 3078
static int __init io_apic_bug_finalize(void)
{
T
Thomas Gleixner 已提交
3079 3080 3081
	if (sis_apic_bug == -1)
		sis_apic_bug = 0;
	return 0;
L
Linus Torvalds 已提交
3082 3083 3084 3085 3086 3087 3088 3089
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
3090
static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
3091

3092
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
3093 3094 3095 3096
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
3097

L
Linus Torvalds 已提交
3098 3099
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
3100 3101
	for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
		*entry = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
3113

L
Linus Torvalds 已提交
3114 3115 3116 3117 3118
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
3119 3120
	if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].apicid;
L
Linus Torvalds 已提交
3121 3122 3123
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
3124
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3125
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
3126 3127 3128 3129 3130

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
3131
	.name = "ioapic",
L
Linus Torvalds 已提交
3132 3133 3134 3135 3136 3137
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
3138 3139
	struct sys_device * dev;
	int i, size, error;
L
Linus Torvalds 已提交
3140 3141 3142 3143 3144

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

3145
	for (i = 0; i < nr_ioapics; i++ ) {
3146
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
3147
			* sizeof(struct IO_APIC_route_entry);
3148
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
3149 3150 3151 3152 3153
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
3154
		dev->id = i;
L
Linus Torvalds 已提交
3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

3170
static int nr_irqs_gsi = NR_IRQS_LEGACY;
3171
/*
3172
 * Dynamic irq allocate and deallocation
3173
 */
3174
unsigned int create_irq_nr(unsigned int irq_want, int node)
3175
{
3176
	/* Allocate an unused irq */
3177 3178
	unsigned int irq;
	unsigned int new;
3179
	unsigned long flags;
3180 3181
	struct irq_cfg *cfg_new = NULL;
	struct irq_desc *desc_new = NULL;
Y
Yinghai Lu 已提交
3182 3183

	irq = 0;
3184 3185 3186
	if (irq_want < nr_irqs_gsi)
		irq_want = nr_irqs_gsi;

3187
	spin_lock_irqsave(&vector_lock, flags);
3188
	for (new = irq_want; new < nr_irqs; new++) {
3189
		desc_new = irq_to_desc_alloc_node(new, node);
3190 3191
		if (!desc_new) {
			printk(KERN_INFO "can not get irq_desc for %d\n", new);
3192
			continue;
3193 3194 3195 3196
		}
		cfg_new = desc_new->chip_data;

		if (cfg_new->vector != 0)
3197
			continue;
3198

3199
		desc_new = move_irq_desc(desc_new, node);
3200

3201
		if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3202 3203 3204 3205
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
3206

Y
Yinghai Lu 已提交
3207
	if (irq > 0) {
3208
		dynamic_irq_init(irq);
3209 3210 3211
		/* restore it, in case dynamic_irq_init clear it */
		if (desc_new)
			desc_new->chip_data = cfg_new;
3212 3213 3214 3215
	}
	return irq;
}

Y
Yinghai Lu 已提交
3216 3217
int create_irq(void)
{
3218
	int node = cpu_to_node(boot_cpu_id);
3219
	unsigned int irq_want;
3220 3221
	int irq;

3222
	irq_want = nr_irqs_gsi;
3223
	irq = create_irq_nr(irq_want, node);
3224 3225 3226 3227 3228

	if (irq == 0)
		irq = -1;

	return irq;
Y
Yinghai Lu 已提交
3229 3230
}

3231 3232 3233
void destroy_irq(unsigned int irq)
{
	unsigned long flags;
3234 3235
	struct irq_cfg *cfg;
	struct irq_desc *desc;
3236

3237 3238 3239
	/* store it, in case dynamic_irq_cleanup clear it */
	desc = irq_to_desc(irq);
	cfg = desc->chip_data;
3240
	dynamic_irq_cleanup(irq);
3241 3242 3243
	/* connect back irq_cfg */
	if (desc)
		desc->chip_data = cfg;
3244

3245
	free_irte(irq);
3246
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
3247
	__clear_irq_vector(irq, cfg);
3248 3249 3250
	spin_unlock_irqrestore(&vector_lock, flags);
}

3251
/*
S
Simon Arlott 已提交
3252
 * MSI message composition
3253 3254
 */
#ifdef CONFIG_PCI_MSI
3255
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
3256
{
3257 3258
	struct irq_cfg *cfg;
	int err;
3259 3260
	unsigned dest;

J
Jan Beulich 已提交
3261 3262 3263
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3264
	cfg = irq_cfg(irq);
3265
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3266 3267
	if (err)
		return err;
3268

3269
	dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
3270

3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281
	if (irq_remapped(irq)) {
		struct irte irte;
		int ir_index;
		u16 sub_handle;

		ir_index = map_irq_to_irte_handle(irq, &sub_handle);
		BUG_ON(ir_index == -1);

		memset (&irte, 0, sizeof(irte));

		irte.present = 1;
3282
		irte.dst_mode = apic->irq_dest_mode;
3283
		irte.trigger_mode = 0; /* edge */
3284
		irte.dlvry_mode = apic->irq_delivery_mode;
3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295
		irte.vector = cfg->vector;
		irte.dest_id = IRTE_DEST(dest);

		modify_irte(irq, &irte);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->data = sub_handle;
		msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
				  MSI_ADDR_IR_SHV |
				  MSI_ADDR_IR_INDEX1(ir_index) |
				  MSI_ADDR_IR_INDEX2(ir_index);
3296
	} else {
3297 3298 3299 3300 3301 3302
		if (x2apic_enabled())
			msg->address_hi = MSI_ADDR_BASE_HI |
					  MSI_ADDR_EXT_DEST_ID(dest);
		else
			msg->address_hi = MSI_ADDR_BASE_HI;

3303 3304
		msg->address_lo =
			MSI_ADDR_BASE_LO |
3305
			((apic->irq_dest_mode == 0) ?
3306 3307
				MSI_ADDR_DEST_MODE_PHYSICAL:
				MSI_ADDR_DEST_MODE_LOGICAL) |
3308
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3309 3310 3311
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);
3312

3313 3314 3315
		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
3316
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3317 3318 3319 3320
				MSI_DATA_DELIVERY_FIXED:
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(cfg->vector);
	}
3321
	return err;
3322 3323
}

3324
#ifdef CONFIG_SMP
3325
static int set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3326
{
Y
Yinghai Lu 已提交
3327
	struct irq_desc *desc = irq_to_desc(irq);
3328
	struct irq_cfg *cfg;
3329 3330 3331
	struct msi_msg msg;
	unsigned int dest;

3332 3333
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3334
		return -1;
3335

Y
Yinghai Lu 已提交
3336
	cfg = desc->chip_data;
3337

Y
Yinghai Lu 已提交
3338
	read_msi_msg_desc(desc, &msg);
3339 3340

	msg.data &= ~MSI_DATA_VECTOR_MASK;
3341
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
3342 3343 3344
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

Y
Yinghai Lu 已提交
3345
	write_msi_msg_desc(desc, &msg);
3346 3347

	return 0;
3348
}
3349 3350 3351 3352 3353
#ifdef CONFIG_INTR_REMAP
/*
 * Migrate the MSI irq to another cpumask. This migration is
 * done in the process context using interrupt-remapping hardware.
 */
3354
static int
3355
ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3356
{
Y
Yinghai Lu 已提交
3357
	struct irq_desc *desc = irq_to_desc(irq);
3358
	struct irq_cfg *cfg = desc->chip_data;
3359 3360 3361 3362
	unsigned int dest;
	struct irte irte;

	if (get_irte(irq, &irte))
3363
		return -1;
3364

3365 3366
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3367
		return -1;
3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * atomically update the IRTE with the new destination and vector.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
3382 3383
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);
3384 3385

	return 0;
3386
}
Y
Yinghai Lu 已提交
3387

3388
#endif
3389
#endif /* CONFIG_SMP */
3390

3391 3392 3393 3394 3395 3396 3397 3398
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3399
	.ack		= ack_apic_edge,
3400 3401 3402 3403
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
3404 3405
};

3406 3407 3408 3409
static struct irq_chip msi_ir_chip = {
	.name		= "IR-PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
3410
#ifdef CONFIG_INTR_REMAP
3411
	.ack		= ir_ack_apic_edge,
3412 3413
#ifdef CONFIG_SMP
	.set_affinity	= ir_set_msi_irq_affinity,
3414
#endif
3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439
#endif
	.retrigger	= ioapic_retrigger_irq,
};

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
T
Thomas Gleixner 已提交
3440
		       pci_name(dev));
3441 3442 3443 3444
		return -ENOSPC;
	}
	return index;
}
3445

Y
Yinghai Lu 已提交
3446
static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3447 3448 3449 3450 3451 3452 3453 3454
{
	int ret;
	struct msi_msg msg;

	ret = msi_compose_msg(dev, irq, &msg);
	if (ret < 0)
		return ret;

Y
Yinghai Lu 已提交
3455
	set_irq_msi(irq, msidesc);
3456 3457
	write_msi_msg(irq, &msg);

3458 3459 3460 3461 3462 3463 3464 3465 3466
	if (irq_remapped(irq)) {
		struct irq_desc *desc = irq_to_desc(irq);
		/*
		 * irq migration in process context
		 */
		desc->status |= IRQ_MOVE_PCNTXT;
		set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
	} else
		set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3467

Y
Yinghai Lu 已提交
3468 3469
	dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);

3470 3471 3472
	return 0;
}

3473 3474
int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
3475 3476
	unsigned int irq;
	int ret, sub_handle;
3477
	struct msi_desc *msidesc;
3478
	unsigned int irq_want;
3479
	struct intel_iommu *iommu = NULL;
3480
	int index = 0;
3481
	int node;
3482

3483 3484 3485 3486
	/* x86 doesn't support multiple MSI yet */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

3487
	node = dev_to_node(&dev->dev);
3488
	irq_want = nr_irqs_gsi;
3489
	sub_handle = 0;
3490
	list_for_each_entry(msidesc, &dev->msi_list, list) {
3491
		irq = create_irq_nr(irq_want, node);
3492 3493
		if (irq == 0)
			return -1;
Y
Yinghai Lu 已提交
3494
		irq_want = irq + 1;
3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521
		if (!intr_remapping_enabled)
			goto no_ir;

		if (!sub_handle) {
			/*
			 * allocate the consecutive block of IRTE's
			 * for 'nvec'
			 */
			index = msi_alloc_irte(dev, irq, nvec);
			if (index < 0) {
				ret = index;
				goto error;
			}
		} else {
			iommu = map_dev_to_ir(dev);
			if (!iommu) {
				ret = -ENOENT;
				goto error;
			}
			/*
			 * setup the mapping between the irq and the IRTE
			 * base index, the sub_handle pointing to the
			 * appropriate interrupt remap table entry.
			 */
			set_irte_irq(irq, iommu, index, sub_handle);
		}
no_ir:
3522
		ret = setup_msi_irq(dev, msidesc, irq);
3523 3524 3525 3526 3527
		if (ret < 0)
			goto error;
		sub_handle++;
	}
	return 0;
3528 3529

error:
3530 3531
	destroy_irq(irq);
	return ret;
3532 3533
}

3534 3535
void arch_teardown_msi_irq(unsigned int irq)
{
3536
	destroy_irq(irq);
3537 3538
}

3539
#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
3540
#ifdef CONFIG_SMP
3541
static int dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3542
{
Y
Yinghai Lu 已提交
3543
	struct irq_desc *desc = irq_to_desc(irq);
3544 3545 3546 3547
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3548 3549
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3550
		return -1;
3551

Y
Yinghai Lu 已提交
3552
	cfg = desc->chip_data;
3553 3554 3555 3556 3557 3558 3559 3560 3561

	dmar_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	dmar_msi_write(irq, &msg);
3562 3563

	return 0;
3564
}
Y
Yinghai Lu 已提交
3565

3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
#endif /* CONFIG_SMP */

struct irq_chip dmar_msi_type = {
	.name = "DMAR_MSI",
	.unmask = dmar_msi_unmask,
	.mask = dmar_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = dmar_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_dmar_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3583

3584 3585 3586 3587 3588 3589 3590 3591 3592 3593
	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;
	dmar_msi_write(irq, &msg);
	set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
		"edge");
	return 0;
}
#endif

3594 3595 3596
#ifdef CONFIG_HPET_TIMER

#ifdef CONFIG_SMP
3597
static int hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3598
{
Y
Yinghai Lu 已提交
3599
	struct irq_desc *desc = irq_to_desc(irq);
3600 3601 3602 3603
	struct irq_cfg *cfg;
	struct msi_msg msg;
	unsigned int dest;

3604 3605
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3606
		return -1;
3607

Y
Yinghai Lu 已提交
3608
	cfg = desc->chip_data;
3609 3610 3611 3612 3613 3614 3615 3616 3617

	hpet_msi_read(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(cfg->vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	hpet_msi_write(irq, &msg);
3618 3619

	return 0;
3620
}
Y
Yinghai Lu 已提交
3621

3622 3623
#endif /* CONFIG_SMP */

3624
static struct irq_chip hpet_msi_type = {
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
	.name = "HPET_MSI",
	.unmask = hpet_msi_unmask,
	.mask = hpet_msi_mask,
	.ack = ack_apic_edge,
#ifdef CONFIG_SMP
	.set_affinity = hpet_msi_set_affinity,
#endif
	.retrigger = ioapic_retrigger_irq,
};

int arch_setup_hpet_msi(unsigned int irq)
{
	int ret;
	struct msi_msg msg;
3639
	struct irq_desc *desc = irq_to_desc(irq);
3640 3641 3642 3643 3644 3645

	ret = msi_compose_msg(NULL, irq, &msg);
	if (ret < 0)
		return ret;

	hpet_msi_write(irq, &msg);
3646
	desc->status |= IRQ_MOVE_PCNTXT;
3647 3648
	set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
		"edge");
Y
Yinghai Lu 已提交
3649

3650 3651 3652 3653
	return 0;
}
#endif

3654
#endif /* CONFIG_PCI_MSI */
3655 3656 3657 3658 3659 3660 3661
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

3662
static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3663
{
3664 3665
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
3666

3667
	msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3668
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3669

3670
	msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3671
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3672

3673
	write_ht_irq_msg(irq, &msg);
3674 3675
}

3676
static int set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3677
{
Y
Yinghai Lu 已提交
3678
	struct irq_desc *desc = irq_to_desc(irq);
3679
	struct irq_cfg *cfg;
3680 3681
	unsigned int dest;

3682 3683
	dest = set_desc_affinity(desc, mask);
	if (dest == BAD_APICID)
3684
		return -1;
3685

Y
Yinghai Lu 已提交
3686
	cfg = desc->chip_data;
3687

3688
	target_ht_irq(irq, dest, cfg->vector);
3689 3690

	return 0;
3691
}
Y
Yinghai Lu 已提交
3692

3693 3694
#endif

3695
static struct irq_chip ht_irq_chip = {
3696 3697 3698
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
3699
	.ack		= ack_apic_edge,
3700 3701 3702 3703 3704 3705 3706 3707
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
3708 3709
	struct irq_cfg *cfg;
	int err;
3710

J
Jan Beulich 已提交
3711 3712 3713
	if (disable_apic)
		return -ENXIO;

Y
Yinghai Lu 已提交
3714
	cfg = irq_cfg(irq);
3715
	err = assign_irq_vector(irq, cfg, apic->target_cpus());
3716
	if (!err) {
3717
		struct ht_irq_msg msg;
3718 3719
		unsigned dest;

3720 3721
		dest = apic->cpu_mask_to_apicid_and(cfg->domain,
						    apic->target_cpus());
3722

3723
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3724

3725 3726
		msg.address_lo =
			HT_IRQ_LOW_BASE |
3727
			HT_IRQ_LOW_DEST_ID(dest) |
3728
			HT_IRQ_LOW_VECTOR(cfg->vector) |
3729
			((apic->irq_dest_mode == 0) ?
3730 3731 3732
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
3733
			((apic->irq_delivery_mode != dest_LowestPrio) ?
3734 3735 3736 3737
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

3738
		write_ht_irq_msg(irq, &msg);
3739

3740 3741
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
Y
Yinghai Lu 已提交
3742 3743

		dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3744
	}
3745
	return err;
3746 3747 3748
}
#endif /* CONFIG_HT_IRQ */

N
Nick Piggin 已提交
3749
#ifdef CONFIG_X86_UV
3750 3751 3752 3753 3754 3755 3756
/*
 * Re-target the irq to the specified CPU and enable the specified MMR located
 * on the specified blade to allow the sending of MSIs to the specified CPU.
 */
int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
		       unsigned long mmr_offset)
{
3757
	const struct cpumask *eligible_cpu = cpumask_of(cpu);
3758 3759 3760 3761 3762 3763 3764
	struct irq_cfg *cfg;
	int mmr_pnode;
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	unsigned long flags;
	int err;

3765 3766
	BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

Y
Yinghai Lu 已提交
3767 3768
	cfg = irq_cfg(irq);

3769
	err = assign_irq_vector(irq, cfg, eligible_cpu);
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779
	if (err != 0)
		return err;

	spin_lock_irqsave(&vector_lock, flags);
	set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
				      irq_name);
	spin_unlock_irqrestore(&vector_lock, flags);

	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3780 3781 3782 3783 3784 3785 3786
	entry->vector		= cfg->vector;
	entry->delivery_mode	= apic->irq_delivery_mode;
	entry->dest_mode	= apic->irq_dest_mode;
	entry->polarity		= 0;
	entry->trigger		= 0;
	entry->mask		= 0;
	entry->dest		= apic->cpu_mask_to_apicid(eligible_cpu);
3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);

	return irq;
}

/*
 * Disable the specified MMR located on the specified blade so that MSIs are
 * longer allowed to be sent.
 */
void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
{
	unsigned long mmr_value;
	struct uv_IO_APIC_route_entry *entry;
	int mmr_pnode;

3804 3805
	BUILD_BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));

3806 3807 3808 3809 3810 3811 3812 3813 3814
	mmr_value = 0;
	entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
	entry->mask = 1;

	mmr_pnode = uv_blade_to_pnode(mmr_blade);
	uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
}
#endif /* CONFIG_X86_64 */

3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
int __init io_apic_get_redir_entries (int ioapic)
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}

3827
void __init probe_nr_irqs_gsi(void)
3828
{
3829 3830
	int nr = 0;

3831 3832
	nr = acpi_probe_gsi();
	if (nr > nr_irqs_gsi) {
3833
		nr_irqs_gsi = nr;
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
	} else {
		/* for acpi=off or acpi is not compiled in */
		int idx;

		nr = 0;
		for (idx = 0; idx < nr_ioapics; idx++)
			nr += io_apic_get_redir_entries(idx) + 1;

		if (nr > nr_irqs_gsi)
			nr_irqs_gsi = nr;
	}

	printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3847 3848
}

Y
Yinghai Lu 已提交
3849 3850 3851 3852 3853
#ifdef CONFIG_SPARSE_IRQ
int __init arch_probe_nr_irqs(void)
{
	int nr;

Y
Yinghai Lu 已提交
3854 3855
	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;
Y
Yinghai Lu 已提交
3856

Y
Yinghai Lu 已提交
3857 3858 3859 3860 3861 3862 3863 3864
	nr = nr_irqs_gsi + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	nr += nr_irqs_gsi * 16;
#endif
	if (nr < nr_irqs)
Y
Yinghai Lu 已提交
3865 3866 3867 3868 3869 3870
		nr_irqs = nr;

	return 0;
}
#endif

3871 3872
static int __io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3873 3874 3875 3876
{
	struct irq_desc *desc;
	struct irq_cfg *cfg;
	int node;
3877 3878
	int ioapic, pin;
	int trigger, polarity;
3879

3880
	ioapic = irq_attr->ioapic;
3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897
	if (!IO_APIC_IRQ(irq)) {
		apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	if (dev)
		node = dev_to_node(dev);
	else
		node = cpu_to_node(boot_cpu_id);

	desc = irq_to_desc_alloc_node(irq, node);
	if (!desc) {
		printk(KERN_INFO "can not get irq_desc %d\n", irq);
		return 0;
	}

3898 3899 3900 3901
	pin = irq_attr->ioapic_pin;
	trigger = irq_attr->trigger;
	polarity = irq_attr->polarity;

3902 3903 3904 3905 3906 3907 3908 3909
	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
	if (irq >= NR_IRQS_LEGACY) {
		cfg = desc->chip_data;
		add_pin_to_irq_node(cfg, node, ioapic, pin);
	}

3910
	setup_IO_APIC_irq(ioapic, pin, irq, desc, trigger, polarity);
3911 3912 3913 3914

	return 0;
}

3915 3916
int io_apic_set_pci_routing(struct device *dev, int irq,
				struct io_apic_irq_attr *irq_attr)
3917
{
3918
	int ioapic, pin;
3919 3920 3921 3922 3923
	/*
	 * Avoid pin reprogramming.  PRTs typically include entries
	 * with redundant pin->gsi mappings (but unique PCI devices);
	 * we only program the IOAPIC on the first.
	 */
3924 3925
	ioapic = irq_attr->ioapic;
	pin = irq_attr->ioapic_pin;
3926 3927 3928 3929 3930 3931 3932
	if (test_bit(pin, mp_ioapic_routing[ioapic].pin_programmed)) {
		pr_debug("Pin %d-%d already programmed\n",
			 mp_ioapics[ioapic].apicid, pin);
		return 0;
	}
	set_bit(pin, mp_ioapic_routing[ioapic].pin_programmed);

3933
	return __io_apic_set_pci_routing(dev, irq, irq_attr);
3934 3935
}

L
Linus Torvalds 已提交
3936
/* --------------------------------------------------------------------------
3937
                          ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
3938 3939
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
3940
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
3941

3942
#ifdef CONFIG_X86_32
3943
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
3944 3945 3946 3947 3948 3949 3950 3951
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
3952 3953
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
3954
	 * supports up to 16 on one shared APIC bus.
3955
	 *
L
Linus Torvalds 已提交
3956 3957 3958 3959 3960
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
3961
		apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
L
Linus Torvalds 已提交
3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
3974
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
3975 3976
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
3977
	if (apic->check_apicid_used(apic_id_map, apic_id)) {
L
Linus Torvalds 已提交
3978 3979

		for (i = 0; i < get_physical_broadcast(); i++) {
3980
			if (!apic->check_apicid_used(apic_id_map, i))
L
Linus Torvalds 已提交
3981 3982 3983 3984 3985 3986 3987 3988 3989 3990
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
3991
	}
L
Linus Torvalds 已提交
3992

3993
	tmp = apic->apicid_to_cpu_present(apic_id);
L
Linus Torvalds 已提交
3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
4005 4006 4007 4008
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
4009 4010 4011 4012 4013 4014 4015
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}
4016
#endif
L
Linus Torvalds 已提交
4017

4018
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}

4030 4031 4032 4033 4034 4035 4036 4037
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
4038 4039
		if (mp_irqs[i].irqtype == mp_INT &&
		    mp_irqs[i].srcbusirq == bus_irq)
4040 4041 4042 4043 4044 4045 4046 4047 4048
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
4049
#endif /* CONFIG_ACPI */
4050

4051 4052 4053
/*
 * This function currently is only a helper for the i386 smp boot process where
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
4054
 * so mask in all cases should simply be apic->target_cpus()
4055 4056 4057 4058
 */
#ifdef CONFIG_SMP
void __init setup_ioapic_dest(void)
{
4059
	int pin, ioapic = 0, irq, irq_entry;
4060
	struct irq_desc *desc;
4061
	const struct cpumask *mask;
4062 4063 4064 4065

	if (skip_ioapic_setup == 1)
		return;

4066 4067 4068 4069 4070 4071 4072
#ifdef CONFIG_ACPI
	if (!acpi_disabled && acpi_ioapic) {
		ioapic = mp_find_ioapic(0);
		if (ioapic < 0)
			ioapic = 0;
	}
#endif
4073

4074 4075 4076 4077 4078
	for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
		irq_entry = find_irq_entry(ioapic, pin, mp_INT);
		if (irq_entry == -1)
			continue;
		irq = pin_2_irq(irq_entry, ioapic, pin);
4079

4080
		desc = irq_to_desc(irq);
4081

4082 4083 4084 4085 4086 4087 4088 4089
		/*
		 * Honour affinities which have been set in early boot
		 */
		if (desc->status &
		    (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
			mask = desc->affinity;
		else
			mask = apic->target_cpus();
4090

4091 4092 4093 4094
		if (intr_remapping_enabled)
			set_ir_ioapic_affinity_irq_desc(desc, mask);
		else
			set_ioapic_affinity_irq_desc(desc, mask);
4095
	}
4096

4097 4098 4099
}
#endif

4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
#define IOAPIC_RESOURCE_NAME_SIZE 11

static struct resource *ioapic_resources;

static struct resource * __init ioapic_setup_resources(void)
{
	unsigned long n;
	struct resource *res;
	char *mem;
	int i;

	if (nr_ioapics <= 0)
		return NULL;

	n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
	n *= nr_ioapics;

	mem = alloc_bootmem(n);
	res = (void *)mem;

	if (mem != NULL) {
		mem += sizeof(struct resource) * nr_ioapics;

		for (i = 0; i < nr_ioapics; i++) {
			res[i].name = mem;
			res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
			sprintf(mem,  "IOAPIC %u", i);
			mem += IOAPIC_RESOURCE_NAME_SIZE;
		}
	}

	ioapic_resources = res;

	return res;
}

4136 4137 4138
void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
4139
	struct resource *ioapic_res;
T
Thomas Gleixner 已提交
4140
	int i;
4141

4142
	ioapic_res = ioapic_setup_resources();
4143 4144
	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
4145
			ioapic_phys = mp_ioapics[i].apicaddr;
4146
#ifdef CONFIG_X86_32
T
Thomas Gleixner 已提交
4147 4148 4149 4150 4151 4152 4153 4154 4155
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
4156
#endif
4157
		} else {
4158
#ifdef CONFIG_X86_32
4159
fake_ioapic_page:
4160
#endif
4161
			ioapic_phys = (unsigned long)
4162
				alloc_bootmem_pages(PAGE_SIZE);
4163 4164 4165
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
4166 4167 4168
		apic_printk(APIC_VERBOSE,
			    "mapped IOAPIC to %08lx (%08lx)\n",
			    __fix_to_virt(idx), ioapic_phys);
4169
		idx++;
4170 4171 4172 4173 4174 4175

		if (ioapic_res != NULL) {
			ioapic_res->start = ioapic_phys;
			ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
			ioapic_res++;
		}
4176 4177 4178
	}
}

4179 4180 4181 4182 4183 4184
static int __init ioapic_insert_resources(void)
{
	int i;
	struct resource *r = ioapic_resources;

	if (!r) {
4185 4186 4187 4188 4189 4190
		if (nr_ioapics > 0) {
			printk(KERN_ERR
				"IO APIC resources couldn't be allocated.\n");
			return -1;
		}
		return 0;
4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203
	}

	for (i = 0; i < nr_ioapics; i++) {
		insert_resource(&iomem_resource, r);
		r++;
	}

	return 0;
}

/* Insert the IO APIC resources after PCI initialization has occured to handle
 * IO APICS that are mapped in on a BAR in PCI space. */
late_initcall(ioapic_insert_resources);