intel_dp.c 62.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
struct intel_dp {
	struct intel_encoder base;
47 48 49 50
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
51
	int force_audio;
52
	uint32_t color_range;
53
	int dpms_mode;
54 55
	uint8_t link_bw;
	uint8_t lane_count;
56
	uint8_t dpcd[8];
57 58
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
59
	bool is_pch_edp;
60 61
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
62 63 64 65 66
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
67
	struct drm_display_mode *panel_fixed_mode;  /* for eDP */
68 69 70
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
	unsigned long panel_off_jiffies;
71 72
};

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

C
Chris Wilson 已提交
98 99
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
100
	return container_of(encoder, struct intel_dp, base.base);
C
Chris Wilson 已提交
101
}
102

103 104 105 106 107 108
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

128 129
static void intel_dp_start_link_train(struct intel_dp *intel_dp);
static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
C
Chris Wilson 已提交
130
static void intel_dp_link_down(struct intel_dp *intel_dp);
131

132
void
133
intel_edp_link_config(struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
134
		       int *lane_num, int *link_bw)
135
{
C
Chris Wilson 已提交
136
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
137

C
Chris Wilson 已提交
138 139
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
140
		*link_bw = 162000;
C
Chris Wilson 已提交
141
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
142 143 144
		*link_bw = 270000;
}

145
static int
C
Chris Wilson 已提交
146
intel_dp_max_lane_count(struct intel_dp *intel_dp)
147 148 149
{
	int max_lane_count = 4;

150 151
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
152 153 154 155 156 157 158 159 160 161 162
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
163
intel_dp_max_link_bw(struct intel_dp *intel_dp)
164
{
165
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

204
static int
205
intel_dp_link_required(struct intel_dp *intel_dp, int pixel_clock)
206
{
207 208 209
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int bpp = 24;
210

211 212 213
	if (intel_crtc)
		bpp = intel_crtc->bpp;

214
	return (pixel_clock * bpp + 9) / 10;
215 216
}

217 218 219 220 221 222
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

223 224 225 226
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
227
	struct intel_dp *intel_dp = intel_attached_dp(connector);
C
Chris Wilson 已提交
228 229
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
230

231 232
	if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
		if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
233 234
			return MODE_PANEL;

235
		if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
236 237 238
			return MODE_PANEL;
	}

L
Lucas De Marchi 已提交
239
	/* only refuse the mode on non eDP since we have seen some weird eDP panels
240
	   which are outside spec tolerances but somehow work by magic */
241
	if (!is_edp(intel_dp) &&
242
	    (intel_dp_link_required(intel_dp, mode->clock)
243
	     > intel_dp_max_data_rate(max_link_clock, max_lanes)))
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
}

321 322 323 324 325
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
326

327 328
	if (!is_edp(intel_dp))
		return;
329
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
330 331
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
332
			      I915_READ(PCH_PP_STATUS),
333 334 335 336
			      I915_READ(PCH_PP_CONTROL));
	}
}

337
static int
C
Chris Wilson 已提交
338
intel_dp_aux_ch(struct intel_dp *intel_dp,
339 340 341
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
342
	uint32_t output_reg = intel_dp->output_reg;
343
	struct drm_device *dev = intel_dp->base.base.dev;
344 345 346 347 348 349
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
350
	uint32_t aux_clock_divider;
351
	int try, precharge;
352

353
	intel_dp_check_edp(intel_dp);
354
	/* The clock divider is based off the hrawclk,
355 356
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
357 358 359
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
360
	 */
361
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
362 363 364 365 366
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
367
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
368 369 370
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

371 372 373 374 375
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

376 377 378 379 380 381 382 383 384 385 386
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
		status = I915_READ(ch_ctl);
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
387 388 389
		return -EBUSY;
	}

390 391 392
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
393 394 395
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
396

397
		/* Send the command and wait for it to complete */
398 399 400 401 402 403 404 405 406
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
407 408 409 410
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
411
			udelay(100);
412
		}
413

414
		/* Clear done status and any errors */
415 416 417 418 419 420
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
		if (status & DP_AUX_CH_CTL_DONE)
421 422 423 424
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
425
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
426
		return -EBUSY;
427 428 429 430 431
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
432
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
433
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
434 435
		return -EIO;
	}
436 437 438

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
439
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
440
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
441
		return -ETIMEDOUT;
442 443 444 445 446 447 448
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
449

450 451 452
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
453 454 455 456 457 458

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
459
intel_dp_aux_native_write(struct intel_dp *intel_dp,
460 461 462 463 464 465 466
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

467
	intel_dp_check_edp(intel_dp);
468 469 470 471
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
472
	msg[2] = address & 0xff;
473 474 475 476
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
477
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
478 479 480 481 482 483 484
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
485
			return -EIO;
486 487 488 489 490 491
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
492
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
493 494
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
495
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
496 497 498 499
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
500
intel_dp_aux_native_read(struct intel_dp *intel_dp,
501 502 503 504 505 506 507 508 509
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

510
	intel_dp_check_edp(intel_dp);
511 512 513 514 515 516 517 518 519
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
520
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
521
				      reply, reply_bytes);
522 523 524
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
525 526 527 528 529 530 531 532 533
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
534
			return -EIO;
535 536 537 538
	}
}

static int
539 540
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
541
{
542
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
543 544 545
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
546 547 548
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
549
	unsigned retry;
550 551 552 553
	int msg_bytes;
	int reply_bytes;
	int ret;

554
	intel_dp_check_edp(intel_dp);
555 556 557 558 559 560 561 562
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
563

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

585 586 587 588
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
589
		if (ret < 0) {
590
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
591 592
			return ret;
		}
593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

612 613 614 615 616 617 618
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
619
			DRM_DEBUG_KMS("aux_i2c nack\n");
620 621
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
622
			DRM_DEBUG_KMS("aux_i2c defer\n");
623 624 625
			udelay(100);
			break;
		default:
626
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
627 628 629
			return -EREMOTEIO;
		}
	}
630 631 632

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
633 634
}

635
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
636
static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
637

638
static int
C
Chris Wilson 已提交
639
intel_dp_i2c_init(struct intel_dp *intel_dp,
640
		  struct intel_connector *intel_connector, const char *name)
641
{
642 643
	int	ret;

Z
Zhenyu Wang 已提交
644
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
645 646 647 648
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

649
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
650 651
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
652
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
653 654 655 656
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

657 658
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
659
	ironlake_edp_panel_vdd_off(intel_dp, false);
660
	return ret;
661 662 663 664 665 666
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
667
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
668
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
669
	int lane_count, clock;
C
Chris Wilson 已提交
670 671
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
672 673
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

674 675
	if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
		intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
676 677
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
678 679 680 681
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
682
		mode->clock = intel_dp->panel_fixed_mode->clock;
683 684
	}

685 686
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
687
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
688

689
			if (intel_dp_link_required(intel_dp, mode->clock)
690
					<= link_avail) {
C
Chris Wilson 已提交
691 692 693
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
694 695
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
696
				       intel_dp->link_bw, intel_dp->lane_count,
697 698 699 700 701
				       adjusted_mode->clock);
				return true;
			}
		}
	}
702

703 704 705 706 707 708 709 710 711 712 713 714 715
	if (is_edp(intel_dp)) {
		/* okay we failed just pick the highest */
		intel_dp->lane_count = max_lane_count;
		intel_dp->link_bw = bws[max_clock];
		adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
		DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
			      "count %d clock %d\n",
			      intel_dp->link_bw, intel_dp->lane_count,
			      adjusted_mode->clock);

		return true;
	}

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
737
intel_dp_compute_m_n(int bpp,
738 739 740 741 742 743
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
744
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
745 746 747 748 749 750 751 752 753 754 755 756 757
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
758
	struct drm_encoder *encoder;
759 760
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
761
	int lane_count = 4;
762
	struct intel_dp_m_n m_n;
763
	int pipe = intel_crtc->pipe;
764 765

	/*
766
	 * Find the lane count in the intel_encoder private
767
	 */
768
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
769
		struct intel_dp *intel_dp;
770

771
		if (encoder->crtc != crtc)
772 773
			continue;

C
Chris Wilson 已提交
774 775 776
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
777 778 779
			break;
		} else if (is_edp(intel_dp)) {
			lane_count = dev_priv->edp.lanes;
780 781 782 783 784 785 786 787 788
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
789
	intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
790 791
			     mode->clock, adjusted_mode->clock, &m_n);

792
	if (HAS_PCH_SPLIT(dev)) {
793 794 795 796 797 798
		I915_WRITE(TRANSDATA_M1(pipe),
			   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
			   m_n.gmch_m);
		I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
		I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
799
	} else {
800 801 802 803 804 805
		I915_WRITE(PIPE_GMCH_DATA_M(pipe),
			   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
			   m_n.gmch_m);
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
806 807 808
	}
}

809 810 811
static void ironlake_edp_pll_on(struct drm_encoder *encoder);
static void ironlake_edp_pll_off(struct drm_encoder *encoder);

812 813 814 815
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
816
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
817
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
818
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
819 820
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

821 822 823 824 825 826 827 828
	/* Turn on the eDP PLL if needed */
	if (is_edp(intel_dp)) {
		if (!is_pch_edp(intel_dp))
			ironlake_edp_pll_on(encoder);
		else
			ironlake_edp_pll_off(encoder);
	}

829 830
	intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	intel_dp->DP |= intel_dp->color_range;
831 832

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
833
		intel_dp->DP |= DP_SYNC_HS_HIGH;
834
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
835
		intel_dp->DP |= DP_SYNC_VS_HIGH;
836

837
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
C
Chris Wilson 已提交
838
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
839
	else
C
Chris Wilson 已提交
840
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
841

C
Chris Wilson 已提交
842
	switch (intel_dp->lane_count) {
843
	case 1:
C
Chris Wilson 已提交
844
		intel_dp->DP |= DP_PORT_WIDTH_1;
845 846
		break;
	case 2:
C
Chris Wilson 已提交
847
		intel_dp->DP |= DP_PORT_WIDTH_2;
848 849
		break;
	case 4:
C
Chris Wilson 已提交
850
		intel_dp->DP |= DP_PORT_WIDTH_4;
851 852
		break;
	}
853 854 855
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
C
Chris Wilson 已提交
856
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
857 858
		intel_write_eld(encoder, adjusted_mode);
	}
859

C
Chris Wilson 已提交
860 861 862
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
863
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
864 865

	/*
866
	 * Check for DPCD version > 1.1 and enhanced framing support
867
	 */
868 869
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
C
Chris Wilson 已提交
870 871
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
872 873
	}

874 875
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
876
		intel_dp->DP |= DP_PIPEB_SELECT;
877

878
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
879
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
880
		intel_dp->DP |= DP_PLL_ENABLE;
881
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
882
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
883
		else
C
Chris Wilson 已提交
884
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
885
	}
886 887
}

888 889 890 891
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	unsigned long	off_time;
	unsigned long	delay;
892

893
	DRM_DEBUG_KMS("Wait for panel power off time\n");
894 895 896 897 898 899 900 901

	if (ironlake_edp_have_panel_power(intel_dp) ||
	    ironlake_edp_have_panel_vdd(intel_dp))
	{
		DRM_DEBUG_KMS("Panel still on, no delay needed\n");
		return;
	}

902 903 904 905 906 907 908 909 910 911 912 913
	off_time = intel_dp->panel_off_jiffies + msecs_to_jiffies(intel_dp->panel_power_down_delay);
	if (time_after(jiffies, off_time)) {
		DRM_DEBUG_KMS("Time already passed");
		return;
	}
	delay = jiffies_to_msecs(off_time - jiffies);
	if (delay > intel_dp->panel_power_down_delay)
		delay = intel_dp->panel_power_down_delay;
	DRM_DEBUG_KMS("Waiting an additional %ld ms\n", delay);
	msleep(delay);
}

914 915 916 917 918 919
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

920 921
	if (!is_edp(intel_dp))
		return;
922
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
923

924 925 926 927 928 929 930 931 932 933
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

	ironlake_wait_panel_off(intel_dp);
934
	pp = I915_READ(PCH_PP_CONTROL);
935 936
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
937 938 939
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
940 941
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
942 943 944 945 946

	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
947
		DRM_DEBUG_KMS("eDP was not running\n");
948 949
		msleep(intel_dp->panel_power_up_delay);
	}
950 951
}

952
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
953 954 955 956 957
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

958 959 960 961 962 963 964 965 966 967 968 969 970 971
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
		pp = I915_READ(PCH_PP_CONTROL);
		pp &= ~PANEL_UNLOCK_MASK;
		pp |= PANEL_UNLOCK_REGS;
		pp &= ~EDP_FORCE_VDD;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);

		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
			      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
		intel_dp->panel_off_jiffies = jiffies;
	}
}
972

973 974 975 976 977 978 979 980 981 982 983 984 985
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
	struct drm_device *dev = intel_dp->base.base.dev;

	mutex_lock(&dev->struct_mutex);
	ironlake_panel_vdd_off_sync(intel_dp);
	mutex_unlock(&dev->struct_mutex);
}

static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
{
986 987
	if (!is_edp(intel_dp))
		return;
988

989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
	
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1005 1006
}

J
Jesse Barnes 已提交
1007
/* Returns true if the panel was already on when called */
1008
static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
1009
{
1010
	struct drm_device *dev = intel_dp->base.base.dev;
1011
	struct drm_i915_private *dev_priv = dev->dev_private;
1012
	u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
1013

1014
	if (!is_edp(intel_dp))
1015
		return;
1016
	if (ironlake_edp_have_panel_power(intel_dp))
1017
		return;
1018

1019
	ironlake_wait_panel_off(intel_dp);
1020
	pp = I915_READ(PCH_PP_CONTROL);
1021 1022
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1023

1024 1025 1026 1027 1028 1029
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1030

1031
	pp |= POWER_TARGET_ON;
1032
	I915_WRITE(PCH_PP_CONTROL, pp);
1033
	POSTING_READ(PCH_PP_CONTROL);
1034

1035 1036
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
		     5000))
1037 1038
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
1039

1040 1041 1042 1043 1044
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1045 1046
}

1047
static void ironlake_edp_panel_off(struct drm_encoder *encoder)
1048
{
1049 1050
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
1051
	struct drm_i915_private *dev_priv = dev->dev_private;
1052 1053
	u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
		PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
1054

1055 1056
	if (!is_edp(intel_dp))
		return;
1057
	pp = I915_READ(PCH_PP_CONTROL);
1058 1059
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1060

1061 1062 1063 1064 1065 1066
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1067

1068
	intel_dp->panel_off_jiffies = jiffies;
1069

1070 1071 1072 1073 1074 1075 1076 1077
	if (IS_GEN5(dev)) {
		pp &= ~POWER_TARGET_ON;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
		pp &= ~POWER_TARGET_ON;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
		msleep(intel_dp->panel_power_cycle_delay);
1078

1079 1080 1081
		if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
			DRM_ERROR("panel off wait timed out: 0x%08x\n",
				  I915_READ(PCH_PP_STATUS));
1082

1083 1084 1085 1086
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1087 1088
}

1089
static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1090
{
1091
	struct drm_device *dev = intel_dp->base.base.dev;
1092 1093 1094
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1095 1096 1097
	if (!is_edp(intel_dp))
		return;

1098
	DRM_DEBUG_KMS("\n");
1099 1100 1101 1102 1103 1104
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1105
	msleep(intel_dp->backlight_on_delay);
1106
	pp = I915_READ(PCH_PP_CONTROL);
1107 1108
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1109 1110
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1111
	POSTING_READ(PCH_PP_CONTROL);
1112 1113
}

1114
static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1115
{
1116
	struct drm_device *dev = intel_dp->base.base.dev;
1117 1118 1119
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1120 1121 1122
	if (!is_edp(intel_dp))
		return;

1123
	DRM_DEBUG_KMS("\n");
1124
	pp = I915_READ(PCH_PP_CONTROL);
1125 1126
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1127 1128
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1129 1130
	POSTING_READ(PCH_PP_CONTROL);
	msleep(intel_dp->backlight_off_delay);
1131
}
1132

1133 1134 1135 1136 1137 1138 1139 1140
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1141
	dpa_ctl |= DP_PLL_ENABLE;
1142
	I915_WRITE(DP_A, dpa_ctl);
1143 1144
	POSTING_READ(DP_A);
	udelay(200);
1145 1146 1147 1148 1149 1150 1151 1152 1153
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
1154
	dpa_ctl &= ~DP_PLL_ENABLE;
1155
	I915_WRITE(DP_A, dpa_ctl);
1156
	POSTING_READ(DP_A);
1157 1158 1159
	udelay(200);
}

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
/* If the sink supports it, try to set the power state appropriately */
static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1190 1191 1192 1193
static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1194
	/* Wake up the sink first */
1195
	ironlake_edp_panel_vdd_on(intel_dp);
1196
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1197
	ironlake_edp_panel_vdd_off(intel_dp, false);
1198

1199 1200 1201 1202
	/* Make sure the panel is off before trying to
	 * change the mode
	 */
	ironlake_edp_backlight_off(intel_dp);
1203
	intel_dp_link_down(intel_dp);
1204
	ironlake_edp_panel_off(encoder);
1205 1206 1207 1208 1209
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1210 1211
	struct drm_device *dev = encoder->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1212

1213
	ironlake_edp_panel_vdd_on(intel_dp);
1214
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1215
	intel_dp_start_link_train(intel_dp);
1216
	ironlake_edp_panel_on(intel_dp);
1217
	ironlake_edp_panel_vdd_off(intel_dp, true);
1218 1219

	intel_dp_complete_link_train(intel_dp);
1220
	ironlake_edp_backlight_on(intel_dp);
1221 1222

	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1223 1224 1225

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
1226 1227
}

1228 1229 1230
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
1231
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1232
	struct drm_device *dev = encoder->dev;
1233
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1234
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1235 1236

	if (mode != DRM_MODE_DPMS_ON) {
1237
		ironlake_edp_panel_vdd_on(intel_dp);
1238
		if (is_edp(intel_dp))
1239
			ironlake_edp_backlight_off(intel_dp);
1240
		intel_dp_sink_dpms(intel_dp, mode);
1241
		intel_dp_link_down(intel_dp);
1242
		ironlake_edp_panel_off(encoder);
1243
		if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
1244
			ironlake_edp_pll_off(encoder);
1245
		ironlake_edp_panel_vdd_off(intel_dp, false);
1246
	} else {
1247
		ironlake_edp_panel_vdd_on(intel_dp);
1248
		intel_dp_sink_dpms(intel_dp, mode);
1249
		if (!(dp_reg & DP_PORT_EN)) {
1250
			intel_dp_start_link_train(intel_dp);
1251
			ironlake_edp_panel_on(intel_dp);
1252
			ironlake_edp_panel_vdd_off(intel_dp, true);
1253
			intel_dp_complete_link_train(intel_dp);
1254
			ironlake_edp_backlight_on(intel_dp);
1255
		} else
1256 1257
			ironlake_edp_panel_vdd_off(intel_dp, false);
		ironlake_edp_backlight_on(intel_dp);
1258
	}
1259
	intel_dp->dpms_mode = mode;
1260 1261 1262
}

/*
1263 1264
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1265 1266
 */
static bool
1267 1268
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1269
{
1270 1271
	int ret, i;

1272 1273 1274 1275
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1276
	for (i = 0; i < 3; i++) {
1277 1278 1279
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1280 1281 1282
			return true;
		msleep(1);
	}
1283

1284
	return false;
1285 1286 1287 1288 1289 1290 1291
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1292
intel_dp_get_link_status(struct intel_dp *intel_dp)
1293
{
1294 1295 1296 1297
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
					      intel_dp->link_status,
					      DP_LINK_STATUS_SIZE);
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
1369
intel_get_adjust_train(struct intel_dp *intel_dp)
1370 1371 1372 1373 1374
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

1375 1376 1377
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
1392
		intel_dp->train_set[lane] = v | p;
1393 1394 1395
}

static uint32_t
1396
intel_dp_signal_levels(uint8_t train_set, int lane_count)
1397
{
1398
	uint32_t	signal_levels = 0;
1399

1400
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1415
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1433 1434 1435 1436
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1437 1438 1439
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1440
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1441 1442 1443 1444
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1445
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1446 1447
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1448
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1449 1450
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1451
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1452 1453
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1454
	default:
1455 1456 1457
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1458 1459 1460
	}
}

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
1492
intel_channel_eq_ok(struct intel_dp *intel_dp)
1493 1494 1495 1496 1497
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

1498
	lane_align = intel_dp_link_status(intel_dp->link_status,
1499 1500 1501
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
1502 1503
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		lane_status = intel_get_lane_status(intel_dp->link_status, lane);
1504 1505 1506 1507 1508 1509 1510
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

static bool
C
Chris Wilson 已提交
1511
intel_dp_set_link_train(struct intel_dp *intel_dp,
1512
			uint32_t dp_reg_value,
1513
			uint8_t dp_train_pat)
1514
{
1515
	struct drm_device *dev = intel_dp->base.base.dev;
1516 1517 1518
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
1519 1520
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1521

C
Chris Wilson 已提交
1522
	intel_dp_aux_native_write_1(intel_dp,
1523 1524 1525
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1526
	ret = intel_dp_aux_native_write(intel_dp,
1527 1528
					DP_TRAINING_LANE0_SET,
					intel_dp->train_set, 4);
1529 1530 1531 1532 1533 1534
	if (ret != 4)
		return false;

	return true;
}

1535
/* Enable corresponding port and start training pattern 1 */
1536
static void
1537
intel_dp_start_link_train(struct intel_dp *intel_dp)
1538
{
1539
	struct drm_device *dev = intel_dp->base.base.dev;
1540
	struct drm_i915_private *dev_priv = dev->dev_private;
1541
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1542 1543 1544 1545
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	int tries;
1546
	u32 reg;
C
Chris Wilson 已提交
1547
	uint32_t DP = intel_dp->DP;
1548

1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	/*
	 * On CPT we have to enable the port in training pattern 1, which
	 * will happen below in intel_dp_set_link_train.  Otherwise, enable
	 * the port and wait for it to become active.
	 */
	if (!HAS_PCH_CPT(dev)) {
		I915_WRITE(intel_dp->output_reg, intel_dp->DP);
		POSTING_READ(intel_dp->output_reg);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}
1559

1560 1561 1562 1563
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1564 1565

	DP |= DP_PORT_EN;
1566
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1567 1568 1569
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1570
	memset(intel_dp->train_set, 0, 4);
1571 1572 1573 1574
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
1575
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1576
		uint32_t    signal_levels;
1577
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1578
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1579 1580
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1581
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1582 1583
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1584

1585
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1586 1587 1588 1589
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1590
		if (!intel_dp_set_link_train(intel_dp, reg,
1591 1592
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
1593 1594 1595
			break;
		/* Set training pattern 1 */

1596 1597
		udelay(100);
		if (!intel_dp_get_link_status(intel_dp))
1598 1599
			break;

1600 1601 1602 1603 1604 1605 1606 1607
		if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1608
				break;
1609 1610
		if (i == intel_dp->lane_count)
			break;
1611

1612 1613 1614 1615
		/* Check to see if we've tried the same voltage 5 times */
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
			++tries;
			if (tries == 5)
1616
				break;
1617 1618 1619
		} else
			tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1620

1621 1622
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1623 1624
	}

1625 1626 1627 1628 1629 1630
	intel_dp->DP = DP;
}

static void
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1631
	struct drm_device *dev = intel_dp->base.base.dev;
1632 1633
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool channel_eq = false;
1634
	int tries, cr_tries;
1635 1636 1637
	u32 reg;
	uint32_t DP = intel_dp->DP;

1638 1639
	/* channel equalization */
	tries = 0;
1640
	cr_tries = 0;
1641 1642
	channel_eq = false;
	for (;;) {
1643
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1644 1645
		uint32_t    signal_levels;

1646 1647 1648 1649 1650 1651
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

1652
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1653
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1654 1655
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1656
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1657 1658 1659
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1660
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1661 1662 1663
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1664 1665

		/* channel eq pattern */
C
Chris Wilson 已提交
1666
		if (!intel_dp_set_link_train(intel_dp, reg,
1667 1668
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
1669 1670
			break;

1671 1672
		udelay(400);
		if (!intel_dp_get_link_status(intel_dp))
1673 1674
			break;

1675 1676 1677 1678 1679 1680 1681
		/* Make sure clock is still ok */
		if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

1682 1683 1684 1685
		if (intel_channel_eq_ok(intel_dp)) {
			channel_eq = true;
			break;
		}
1686

1687 1688 1689 1690 1691 1692 1693 1694
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
1695

1696 1697 1698
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
		++tries;
1699
	}
1700

1701
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1702 1703 1704 1705
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1706 1707 1708
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1709 1710 1711 1712
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1713
intel_dp_link_down(struct intel_dp *intel_dp)
1714
{
1715
	struct drm_device *dev = intel_dp->base.base.dev;
1716
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1717
	uint32_t DP = intel_dp->DP;
1718

1719 1720 1721
	if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
		return;

1722
	DRM_DEBUG_KMS("\n");
1723

1724
	if (is_edp(intel_dp)) {
1725
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1726 1727
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1728 1729 1730
		udelay(100);
	}

1731
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
1732
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1733
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1734 1735
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1736
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1737
	}
1738
	POSTING_READ(intel_dp->output_reg);
1739

1740
	msleep(17);
1741

1742
	if (is_edp(intel_dp))
1743
		DP |= DP_LINK_TRAIN_OFF;
1744

1745 1746
	if (!HAS_PCH_CPT(dev) &&
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
1747 1748
		struct drm_crtc *crtc = intel_dp->base.base.crtc;

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
		if (crtc == NULL) {
			/* We can arrive here never having been attached
			 * to a CRTC, for instance, due to inheriting
			 * random state from the BIOS.
			 *
			 * If the pipe is not running, play safe and
			 * wait for the clocks to stabilise before
			 * continuing.
			 */
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
			intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
1776 1777
	}

C
Chris Wilson 已提交
1778 1779
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1780
	msleep(intel_dp->panel_power_down_delay);
1781 1782
}

1783 1784
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
1785 1786
{
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
1787
					   sizeof(intel_dp->dpcd)) &&
1788
	    (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
1789
		return true;
1790 1791
	}

1792
	return false;
1793 1794
}

1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1805
intel_dp_check_link_status(struct intel_dp *intel_dp)
1806
{
1807 1808
	if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
		return;
1809

1810
	if (!intel_dp->base.base.crtc)
1811 1812
		return;

1813
	/* Try to read receiver status if the link appears to be up */
1814
	if (!intel_dp_get_link_status(intel_dp)) {
C
Chris Wilson 已提交
1815
		intel_dp_link_down(intel_dp);
1816 1817 1818
		return;
	}

1819
	/* Now read the DPCD to see if it's actually running */
1820
	if (!intel_dp_get_dpcd(intel_dp)) {
1821 1822 1823 1824
		intel_dp_link_down(intel_dp);
		return;
	}

1825
	if (!intel_channel_eq_ok(intel_dp)) {
1826 1827
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      drm_get_encoder_name(&intel_dp->base.base));
1828 1829 1830
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
1831 1832
}

1833
static enum drm_connector_status
1834
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
1835
{
1836 1837 1838
	if (intel_dp_get_dpcd(intel_dp))
		return connector_status_connected;
	return connector_status_disconnected;
1839 1840
}

1841
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1842
ironlake_dp_detect(struct intel_dp *intel_dp)
1843 1844 1845
{
	enum drm_connector_status status;

1846 1847 1848 1849 1850 1851 1852
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		status = intel_panel_detect(intel_dp->base.base.dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
1853

1854
	return intel_dp_detect_dpcd(intel_dp);
1855 1856
}

1857
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1858
g4x_dp_detect(struct intel_dp *intel_dp)
1859
{
1860
	struct drm_device *dev = intel_dp->base.base.dev;
1861
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
1862
	uint32_t temp, bit;
1863

C
Chris Wilson 已提交
1864
	switch (intel_dp->output_reg) {
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

1883
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
1884 1885
}

1886 1887 1888 1889 1890 1891 1892 1893
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid	*edid;

	ironlake_edp_panel_vdd_on(intel_dp);
	edid = drm_get_edid(connector, adapter);
1894
	ironlake_edp_panel_vdd_off(intel_dp, false);
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
	return edid;
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int	ret;

	ironlake_edp_panel_vdd_on(intel_dp);
	ret = intel_ddc_get_modes(connector, adapter);
1906
	ironlake_edp_panel_vdd_off(intel_dp, false);
1907 1908 1909 1910
	return ret;
}


Z
Zhenyu Wang 已提交
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct drm_device *dev = intel_dp->base.base.dev;
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
1931

1932 1933 1934 1935
	DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
		      intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
		      intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
		      intel_dp->dpcd[6], intel_dp->dpcd[7]);
1936

Z
Zhenyu Wang 已提交
1937 1938 1939
	if (status != connector_status_connected)
		return status;

1940 1941 1942
	if (intel_dp->force_audio) {
		intel_dp->has_audio = intel_dp->force_audio > 0;
	} else {
1943
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
1944 1945 1946 1947 1948
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			connector->display_info.raw_edid = NULL;
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
1949 1950 1951
	}

	return connector_status_connected;
1952 1953 1954 1955
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1956
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1957
	struct drm_device *dev = intel_dp->base.base.dev;
1958 1959
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1960 1961 1962 1963

	/* We should parse the EDID data and find out if it has an audio sink
	 */

1964
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
1965
	if (ret) {
1966
		if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
1967 1968 1969
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
1970 1971
				if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
					intel_dp->panel_fixed_mode =
1972 1973 1974 1975 1976
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}
1977
		return ret;
1978
	}
1979 1980

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
1981
	if (is_edp(intel_dp)) {
1982
		/* initialize panel mode from VBT if available for eDP */
1983 1984
		if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
			intel_dp->panel_fixed_mode =
1985
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1986 1987
			if (intel_dp->panel_fixed_mode) {
				intel_dp->panel_fixed_mode->type |=
1988 1989 1990
					DRM_MODE_TYPE_PREFERRED;
			}
		}
1991
		if (intel_dp->panel_fixed_mode) {
1992
			struct drm_display_mode *mode;
1993
			mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
1994 1995 1996 1997 1998
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1999 2000
}

2001 2002 2003 2004 2005 2006 2007
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

2008
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);

		connector->display_info.raw_edid = NULL;
		kfree(edid);
	}

	return has_audio;
}

2019 2020 2021 2022 2023
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2024
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2025 2026 2027 2028 2029 2030 2031
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

2032
	if (property == dev_priv->force_audio_property) {
2033 2034 2035 2036
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2037 2038
			return 0;

2039
		intel_dp->force_audio = i;
2040

2041 2042 2043 2044 2045 2046
		if (i == 0)
			has_audio = intel_dp_detect_audio(connector);
		else
			has_audio = i > 0;

		if (has_audio == intel_dp->has_audio)
2047 2048
			return 0;

2049
		intel_dp->has_audio = has_audio;
2050 2051 2052
		goto done;
	}

2053 2054 2055 2056 2057 2058 2059 2060
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_dp->color_range)
			return 0;

		intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
		goto done;
	}

2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	return -EINVAL;

done:
	if (intel_dp->base.base.crtc) {
		struct drm_crtc *crtc = intel_dp->base.base.crtc;
		drm_crtc_helper_set_mode(crtc, &crtc->mode,
					 crtc->x, crtc->y,
					 crtc->fb);
	}

	return 0;
}

2074
static void
2075
intel_dp_destroy(struct drm_connector *connector)
2076
{
2077 2078 2079 2080 2081
	struct drm_device *dev = connector->dev;

	if (intel_dpd_is_edp(dev))
		intel_panel_destroy_backlight(dev);

2082 2083
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2084
	kfree(connector);
2085 2086
}

2087 2088 2089 2090 2091 2092
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
2093 2094 2095 2096
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		ironlake_panel_vdd_off_sync(intel_dp);
	}
2097 2098 2099
	kfree(intel_dp);
}

2100 2101 2102
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
2103
	.prepare = intel_dp_prepare,
2104
	.mode_set = intel_dp_mode_set,
2105
	.commit = intel_dp_commit,
2106 2107 2108 2109 2110 2111
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2112
	.set_property = intel_dp_set_property,
2113 2114 2115 2116 2117 2118
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
2119
	.best_encoder = intel_best_encoder,
2120 2121 2122
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
2123
	.destroy = intel_dp_encoder_destroy,
2124 2125
};

2126
static void
2127
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
2128
{
C
Chris Wilson 已提交
2129
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
2130

2131
	intel_dp_check_link_status(intel_dp);
2132
}
2133

2134 2135
/* Return which DP Port should be selected for Transcoder DP control */
int
2136
intel_trans_dp_port_sel(struct drm_crtc *crtc)
2137 2138 2139 2140 2141 2142
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
2143 2144
		struct intel_dp *intel_dp;

2145
		if (encoder->crtc != crtc)
2146 2147
			continue;

C
Chris Wilson 已提交
2148 2149 2150
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
2151
	}
C
Chris Wilson 已提交
2152

2153 2154 2155
	return -1;
}

2156
/* check the VBT to see whether the eDP is on DP-D port */
2157
bool intel_dpd_is_edp(struct drm_device *dev)
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2176 2177 2178
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2179
	intel_attach_force_audio_property(connector);
2180
	intel_attach_broadcast_rgb_property(connector);
2181 2182
}

2183 2184 2185 2186 2187
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
2188
	struct intel_dp *intel_dp;
2189
	struct intel_encoder *intel_encoder;
2190
	struct intel_connector *intel_connector;
2191
	const char *name = NULL;
2192
	int type;
2193

C
Chris Wilson 已提交
2194 2195
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
2196 2197
		return;

2198
	intel_dp->output_reg = output_reg;
2199
	intel_dp->dpms_mode = -1;
2200

2201 2202
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
2203
		kfree(intel_dp);
2204 2205
		return;
	}
C
Chris Wilson 已提交
2206
	intel_encoder = &intel_dp->base;
2207

C
Chris Wilson 已提交
2208
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
2209
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
2210
			intel_dp->is_pch_edp = true;
2211

2212
	if (output_reg == DP_A || is_pch_edp(intel_dp)) {
2213 2214 2215 2216 2217 2218 2219
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

2220
	connector = &intel_connector->base;
2221
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
2222 2223
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

2224 2225
	connector->polled = DRM_CONNECTOR_POLL_HPD;

2226
	if (output_reg == DP_B || output_reg == PCH_DP_B)
2227
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
2228
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
2229
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
2230
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
2231
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
2232

2233
	if (is_edp(intel_dp)) {
2234
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
2235 2236 2237
		INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
				  ironlake_panel_vdd_work);
	}
Z
Zhenyu Wang 已提交
2238

J
Jesse Barnes 已提交
2239
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2240 2241 2242
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

2243
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2244
			 DRM_MODE_ENCODER_TMDS);
2245
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
2246

2247
	intel_connector_attach_encoder(intel_connector, intel_encoder);
2248 2249 2250
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
2251
	switch (output_reg) {
2252 2253 2254
		case DP_A:
			name = "DPDDC-A";
			break;
2255 2256
		case DP_B:
		case PCH_DP_B:
2257 2258
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
2259 2260 2261 2262
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
2263 2264
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
2265 2266 2267 2268
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
2269 2270
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
2271 2272 2273 2274
			name = "DPDDC-D";
			break;
	}

J
Jesse Barnes 已提交
2275 2276
	/* Cache some DPCD data in the eDP case */
	if (is_edp(intel_dp)) {
2277
		bool ret;
2278 2279
		struct edp_power_seq	cur, vbt;
		u32 pp_on, pp_off, pp_div;
2280 2281

		pp_on = I915_READ(PCH_PP_ON_DELAYS);
2282
		pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2283
		pp_div = I915_READ(PCH_PP_DIVISOR);
J
Jesse Barnes 已提交
2284

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
		/* Pull timing values out of registers */
		cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
			PANEL_POWER_UP_DELAY_SHIFT;

		cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
			PANEL_LIGHT_ON_DELAY_SHIFT;
		
		cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
			PANEL_LIGHT_OFF_DELAY_SHIFT;

		cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
			PANEL_POWER_DOWN_DELAY_SHIFT;

		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
			       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

		DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

		vbt = dev_priv->edp.pps;

		DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

#define get_delay(field)	((max(cur.field, vbt.field) + 9) / 10)

		intel_dp->panel_power_up_delay = get_delay(t1_t3);
		intel_dp->backlight_on_delay = get_delay(t8);
		intel_dp->backlight_off_delay = get_delay(t9);
		intel_dp->panel_power_down_delay = get_delay(t10);
		intel_dp->panel_power_cycle_delay = get_delay(t11_t12);

		DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
			      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
			      intel_dp->panel_power_cycle_delay);

		DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
			      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2323

2324
		intel_dp->panel_off_jiffies = jiffies - intel_dp->panel_power_down_delay;
2325 2326

		ironlake_edp_panel_vdd_on(intel_dp);
2327
		ret = intel_dp_get_dpcd(intel_dp);
2328
		ironlake_edp_panel_vdd_off(intel_dp, false);
2329
		if (ret) {
2330 2331 2332
			if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
				dev_priv->no_aux_handshake =
					intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
J
Jesse Barnes 已提交
2333 2334
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
2335
			/* if this fails, presume the device is a ghost */
2336
			DRM_INFO("failed to retrieve link info, disabling eDP\n");
2337
			intel_dp_encoder_destroy(&intel_dp->base.base);
2338
			intel_dp_destroy(&intel_connector->base);
2339
			return;
J
Jesse Barnes 已提交
2340 2341 2342
		}
	}

2343 2344
	intel_dp_i2c_init(intel_dp, intel_connector, name);

2345
	intel_encoder->hot_plug = intel_dp_hot_plug;
2346

2347
	if (is_edp(intel_dp)) {
2348 2349
		dev_priv->int_edp_connector = connector;
		intel_panel_setup_backlight(dev);
2350 2351
	}

2352 2353
	intel_dp_add_properties(intel_dp, connector);

2354 2355 2356 2357 2358 2359 2360 2361 2362
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}