traps.c 59.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
13
 * Copyright (C) 2014, Imagination Technologies Ltd.
L
Linus Torvalds 已提交
14
 */
15
#include <linux/bitops.h>
16
#include <linux/bug.h>
17
#include <linux/compiler.h>
18
#include <linux/context_tracking.h>
19
#include <linux/cpu_pm.h>
R
Ralf Baechle 已提交
20
#include <linux/kexec.h>
L
Linus Torvalds 已提交
21
#include <linux/init.h>
22
#include <linux/kernel.h>
23
#include <linux/module.h>
24
#include <linux/extable.h>
L
Linus Torvalds 已提交
25 26 27 28 29
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
30
#include <linux/bootmem.h>
31
#include <linux/interrupt.h>
32
#include <linux/ptrace.h>
33 34
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
35
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
36
#include <linux/notifier.h>
37
#include <linux/kdb.h>
38
#include <linux/irq.h>
39
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
40

41
#include <asm/addrspace.h>
L
Linus Torvalds 已提交
42 43 44
#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
45
#include <asm/cop2.h>
L
Linus Torvalds 已提交
46
#include <asm/cpu.h>
47
#include <asm/cpu-type.h>
48
#include <asm/dsp.h>
L
Linus Torvalds 已提交
49
#include <asm/fpu.h>
50
#include <asm/fpu_emulator.h>
51
#include <asm/idle.h>
52
#include <asm/mips-cm.h>
53
#include <asm/mips-r2-to-r6-emul.h>
R
Ralf Baechle 已提交
54 55
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
56
#include <asm/module.h>
57
#include <asm/msa.h>
L
Linus Torvalds 已提交
58 59 60
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
61
#include <asm/siginfo.h>
L
Linus Torvalds 已提交
62 63 64
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
65
#include <asm/watch.h>
L
Linus Torvalds 已提交
66 67
#include <asm/mmu_context.h>
#include <asm/types.h>
68
#include <asm/stacktrace.h>
69
#include <asm/uasm.h>
L
Linus Torvalds 已提交
70

71 72
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
73
extern asmlinkage void handle_int(void);
74 75 76
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
77 78 79 80 81 82 83
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
84 85
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
86 87 88
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
89
extern asmlinkage void handle_msa_fpe(void);
L
Linus Torvalds 已提交
90
extern asmlinkage void handle_fpe(void);
L
Leonid Yegoshin 已提交
91
extern asmlinkage void handle_ftlb(void);
92
extern asmlinkage void handle_msa(void);
L
Linus Torvalds 已提交
93 94
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
95
extern asmlinkage void handle_mt(void);
96
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
97 98
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);
99
extern void tlb_do_page_fault_0(void);
L
Linus Torvalds 已提交
100 101 102

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
103 104 105
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
106
void (*board_ebase_setup)(void);
107
void(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
108

F
Franck Bui-Huu 已提交
109
static void show_raw_backtrace(unsigned long reg29)
110
{
111
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
112 113 114 115 116 117
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
118 119 120 121 122 123
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
124
		}
125 126
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
127
	}
128
	printk("\n");
129 130
}

131
#ifdef CONFIG_KALLSYMS
132
int raw_show_trace;
133 134 135 136 137 138
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
139
#endif
F
Franck Bui-Huu 已提交
140

R
Ralf Baechle 已提交
141
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
142
{
F
Franck Bui-Huu 已提交
143 144
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
145 146
	unsigned long pc = regs->cp0_epc;

147 148 149
	if (!task)
		task = current;

150
	if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
151
		show_raw_backtrace(sp);
152 153 154
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
155
	do {
156
		print_ip_sym(pc);
157
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
158
	} while (pc);
159
	pr_cont("\n");
160 161
}

L
Linus Torvalds 已提交
162 163 164 165
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
166 167
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
168 169 170 171
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
172
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
173 174 175 176

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
177 178 179 180
		if (i && ((i % (64 / field)) == 0)) {
			pr_cont("\n");
			printk("       ");
		}
L
Linus Torvalds 已提交
181
		if (i > 39) {
182
			pr_cont(" ...");
L
Linus Torvalds 已提交
183 184 185 186
			break;
		}

		if (__get_user(stackdata, sp++)) {
187
			pr_cont(" (Bad stack address)");
L
Linus Torvalds 已提交
188 189 190
			break;
		}

191
		pr_cont(" %0*lx", field, stackdata);
L
Linus Torvalds 已提交
192 193
		i++;
	}
194
	pr_cont("\n");
195
	show_backtrace(task, regs);
196 197 198 199 200
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
201
	mm_segment_t old_fs = get_fs();
202 203 204 205 206 207 208 209 210
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
211 212 213 214 215
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
216 217 218 219
		} else {
			prepare_frametrace(&regs);
		}
	}
220 221 222 223 224
	/*
	 * show_stack() deals exclusively with kernel mode, so be sure to access
	 * the stack in the kernel (not user) address space.
	 */
	set_fs(KERNEL_DS);
225
	show_stacktrace(task, &regs);
226
	set_fs(old_fs);
L
Linus Torvalds 已提交
227 228
}

229
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
230 231
{
	long i;
232
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
233

234
	printk("Code:");
L
Linus Torvalds 已提交
235

236 237
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
238 239
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
240
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
241
			pr_cont(" (Bad address in epc)\n");
L
Linus Torvalds 已提交
242 243
			break;
		}
244
		pr_cont("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
245
	}
246
	pr_cont("\n");
L
Linus Torvalds 已提交
247 248
}

R
Ralf Baechle 已提交
249
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
250 251 252
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
253
	unsigned int exccode;
L
Linus Torvalds 已提交
254 255
	int i;

256
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
257 258 259 260 261 262 263 264

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
P
Paul Burton 已提交
265
			pr_cont(" %0*lx", field, 0UL);
L
Linus Torvalds 已提交
266
		else if (i == 26 || i == 27)
P
Paul Burton 已提交
267
			pr_cont(" %*s", field, "");
L
Linus Torvalds 已提交
268
		else
P
Paul Burton 已提交
269
			pr_cont(" %0*lx", field, regs->regs[i]);
L
Linus Torvalds 已提交
270 271 272

		i++;
		if ((i % 4) == 0)
P
Paul Burton 已提交
273
			pr_cont("\n");
L
Linus Torvalds 已提交
274 275
	}

276 277 278
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
279 280 281 282 283 284
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
285 286 287 288
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
289

R
Ralf Baechle 已提交
290
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
291

292
	if (cpu_has_3kex) {
293
		if (regs->cp0_status & ST0_KUO)
P
Paul Burton 已提交
294
			pr_cont("KUo ");
295
		if (regs->cp0_status & ST0_IEO)
P
Paul Burton 已提交
296
			pr_cont("IEo ");
297
		if (regs->cp0_status & ST0_KUP)
P
Paul Burton 已提交
298
			pr_cont("KUp ");
299
		if (regs->cp0_status & ST0_IEP)
P
Paul Burton 已提交
300
			pr_cont("IEp ");
301
		if (regs->cp0_status & ST0_KUC)
P
Paul Burton 已提交
302
			pr_cont("KUc ");
303
		if (regs->cp0_status & ST0_IEC)
P
Paul Burton 已提交
304
			pr_cont("IEc ");
305
	} else if (cpu_has_4kex) {
306
		if (regs->cp0_status & ST0_KX)
P
Paul Burton 已提交
307
			pr_cont("KX ");
308
		if (regs->cp0_status & ST0_SX)
P
Paul Burton 已提交
309
			pr_cont("SX ");
310
		if (regs->cp0_status & ST0_UX)
P
Paul Burton 已提交
311
			pr_cont("UX ");
312 313
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
P
Paul Burton 已提交
314
			pr_cont("USER ");
315 316
			break;
		case KSU_SUPERVISOR:
P
Paul Burton 已提交
317
			pr_cont("SUPERVISOR ");
318 319
			break;
		case KSU_KERNEL:
P
Paul Burton 已提交
320
			pr_cont("KERNEL ");
321 322
			break;
		default:
P
Paul Burton 已提交
323
			pr_cont("BAD_MODE ");
324 325 326
			break;
		}
		if (regs->cp0_status & ST0_ERL)
P
Paul Burton 已提交
327
			pr_cont("ERL ");
328
		if (regs->cp0_status & ST0_EXL)
P
Paul Burton 已提交
329
			pr_cont("EXL ");
330
		if (regs->cp0_status & ST0_IE)
P
Paul Burton 已提交
331
			pr_cont("IE ");
L
Linus Torvalds 已提交
332
	}
P
Paul Burton 已提交
333
	pr_cont("\n");
L
Linus Torvalds 已提交
334

335 336
	exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
L
Linus Torvalds 已提交
337

338
	if (1 <= exccode && exccode <= 5)
L
Linus Torvalds 已提交
339 340
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

341 342
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
343 344
}

R
Ralf Baechle 已提交
345 346 347 348 349 350 351 352
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
353
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
354
{
355
	const int field = 2 * sizeof(unsigned long);
356
	mm_segment_t old_fs = get_fs();
357

R
Ralf Baechle 已提交
358
	__show_regs(regs);
L
Linus Torvalds 已提交
359
	print_modules();
360 361 362 363 364 365 366 367 368 369 370
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

371 372 373
	if (!user_mode(regs))
		/* Necessary for getting the correct stack content */
		set_fs(KERNEL_DS);
374
	show_stacktrace(current, regs);
375
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
376
	printk("\n");
377
	set_fs(old_fs);
L
Linus Torvalds 已提交
378 379
}

W
Wu Zhangjin 已提交
380
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
381

D
David Daney 已提交
382
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
383 384
{
	static int die_counter;
385
	int sig = SIGSEGV;
L
Linus Torvalds 已提交
386

387 388
	oops_enter();

389
	if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
390
		       SIGSEGV) == NOTIFY_STOP)
391
		sig = 0;
392

L
Linus Torvalds 已提交
393
	console_verbose();
W
Wu Zhangjin 已提交
394
	raw_spin_lock_irq(&die_lock);
395
	bust_spinlocks(1);
396

397
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
398
	show_registers(regs);
399
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
400
	raw_spin_unlock_irq(&die_lock);
401

402 403
	oops_exit();

404 405 406
	if (in_interrupt())
		panic("Fatal exception in interrupt");

407
	if (panic_on_oops)
408 409
		panic("Fatal exception");

R
Ralf Baechle 已提交
410 411 412
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

413
	do_exit(sig);
L
Linus Torvalds 已提交
414 415
}

416 417
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
418

419 420 421
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;
440
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
441

442
	prev_state = exception_enter();
R
Ralf Baechle 已提交
443
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
444 445 446 447 448 449 450
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
451
		action = board_be_handler(regs, fixup != NULL);
452 453
	else
		mips_cm_error_report();
L
Linus Torvalds 已提交
454 455 456

	switch (action) {
	case MIPS_BE_DISCARD:
457
		goto out;
L
Linus Torvalds 已提交
458 459 460
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
461
			goto out;
L
Linus Torvalds 已提交
462 463 464 465 466 467 468 469 470 471 472 473
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
474
	if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
475
		       SIGBUS) == NOTIFY_STOP)
476
		goto out;
477

L
Linus Torvalds 已提交
478 479
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
480 481 482

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
483 484 485
}

/*
486
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
487 488 489 490 491 492 493 494
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
495
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
496 497 498
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
499
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
500
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
501

502 503 504 505 506 507
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
508 509 510 511
/*
 * The ll_bit is cleared by r*_switch.S
 */

512 513
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
514

515
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
516
{
R
Ralf Baechle 已提交
517
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
518 519 520 521 522 523 524 525 526 527 528 529
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
530
	vaddr = (unsigned long __user *)
531
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
532

533 534 535 536
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
537 538 539 540 541 542 543 544 545 546 547 548 549 550

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

551
	return 0;
L
Linus Torvalds 已提交
552 553
}

554
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
555
{
R
Ralf Baechle 已提交
556 557
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
558 559 560 561 562 563 564 565 566 567 568 569
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
570
	vaddr = (unsigned long __user *)
571
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
572 573
	reg = (opcode & RT) >> 16;

574 575
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
576 577 578 579 580 581

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
582
		return 0;
L
Linus Torvalds 已提交
583 584 585 586
	}

	preempt_enable();

587 588
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
589 590 591

	regs->regs[reg] = 1;

592
	return 0;
L
Linus Torvalds 已提交
593 594 595 596 597 598 599 600 601
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
602
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
603
{
604 605
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
606
				1, regs, 0);
607
		return simulate_ll(regs, opcode);
608 609 610
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
611
				1, regs, 0);
612
		return simulate_sc(regs, opcode);
613
	}
L
Linus Torvalds 已提交
614

615
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
616 617
}

R
Ralf Baechle 已提交
618 619
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
620
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
621
 */
622
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
623
{
A
Al Viro 已提交
624
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
625

626 627 628
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
J
James Hogan 已提交
629
	case MIPS_HWR_CPUNUM:		/* CPU number */
630 631
		regs->regs[rt] = smp_processor_id();
		return 0;
J
James Hogan 已提交
632
	case MIPS_HWR_SYNCISTEP:	/* SYNCI length */
633 634 635
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
J
James Hogan 已提交
636
	case MIPS_HWR_CC:		/* Read count register */
637 638
		regs->regs[rt] = read_c0_count();
		return 0;
J
James Hogan 已提交
639
	case MIPS_HWR_CCRES:		/* Count register resolution */
640
		switch (current_cpu_type()) {
641 642 643 644 645 646 647 648
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
J
James Hogan 已提交
649
	case MIPS_HWR_ULR:		/* Read UserLocal register */
650 651 652 653 654 655 656 657 658
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
659 660 661
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
662 663 664 665 666 667 668 669 670

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

671
static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
672 673 674 675 676 677
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
678 679
	}

D
Daniel Jacobowitz 已提交
680
	/* Not ours.  */
681 682
	return -1;
}
683

684 685
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
686 687
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
688
				1, regs, 0);
689
		return 0;
690
	}
691 692

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
693 694
}

L
Linus Torvalds 已提交
695 696
asmlinkage void do_ov(struct pt_regs *regs)
{
697
	enum ctx_state prev_state;
698 699 700 701 702
	siginfo_t info = {
		.si_signo = SIGFPE,
		.si_code = FPE_INTOVF,
		.si_addr = (void __user *)regs->cp0_epc,
	};
L
Linus Torvalds 已提交
703

704
	prev_state = exception_enter();
705 706
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
707
	force_sig_info(SIGFPE, &info, current);
708
	exception_exit(prev_state);
L
Linus Torvalds 已提交
709 710
}

711
int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
712
{
713
	struct siginfo si = { 0 };
714
	struct vm_area_struct *vma;
715 716 717 718

	switch (sig) {
	case 0:
		return 0;
719

720
	case SIGFPE:
721 722
		si.si_addr = fault_addr;
		si.si_signo = sig;
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
		/*
		 * Inexact can happen together with Overflow or Underflow.
		 * Respect the mask to deliver the correct exception.
		 */
		fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
			 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
		if (fcr31 & FPU_CSR_INV_X)
			si.si_code = FPE_FLTINV;
		else if (fcr31 & FPU_CSR_DIV_X)
			si.si_code = FPE_FLTDIV;
		else if (fcr31 & FPU_CSR_OVF_X)
			si.si_code = FPE_FLTOVF;
		else if (fcr31 & FPU_CSR_UDF_X)
			si.si_code = FPE_FLTUND;
		else if (fcr31 & FPU_CSR_INE_X)
			si.si_code = FPE_FLTRES;
		else
			si.si_code = __SI_FAULT;
741 742
		force_sig_info(sig, &si, current);
		return 1;
743 744 745 746 747 748 749 750 751 752 753 754

	case SIGBUS:
		si.si_addr = fault_addr;
		si.si_signo = sig;
		si.si_code = BUS_ADRERR;
		force_sig_info(sig, &si, current);
		return 1;

	case SIGSEGV:
		si.si_addr = fault_addr;
		si.si_signo = sig;
		down_read(&current->mm->mmap_sem);
755 756
		vma = find_vma(current->mm, (unsigned long)fault_addr);
		if (vma && (vma->vm_start <= (unsigned long)fault_addr))
757 758 759 760 761 762 763 764
			si.si_code = SEGV_ACCERR;
		else
			si.si_code = SEGV_MAPERR;
		up_read(&current->mm->mmap_sem);
		force_sig_info(sig, &si, current);
		return 1;

	default:
765 766 767 768 769
		force_sig(sig, current);
		return 1;
	}
}

P
Paul Burton 已提交
770 771 772 773
static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
		       unsigned long old_epc, unsigned long old_ra)
{
	union mips_instruction inst = { .word = opcode };
774 775
	void __user *fault_addr;
	unsigned long fcr31;
P
Paul Burton 已提交
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
	int sig;

	/* If it's obviously not an FP instruction, skip it */
	switch (inst.i_format.opcode) {
	case cop1_op:
	case cop1x_op:
	case lwc1_op:
	case ldc1_op:
	case swc1_op:
	case sdc1_op:
		break;

	default:
		return -1;
	}

	/*
	 * do_ri skipped over the instruction via compute_return_epc, undo
	 * that for the FPU emulator.
	 */
	regs->cp0_epc = old_epc;
	regs->regs[31] = old_ra;

	/* Save the FP context to struct thread_struct */
	lose_fpu(1);

	/* Run the emulator */
	sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
				       &fault_addr);
805
	fcr31 = current->thread.fpu.fcr31;
P
Paul Burton 已提交
806

807 808 809 810 811
	/*
	 * We can't allow the emulated instruction to leave any of
	 * the cause bits set in $fcr31.
	 */
	current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
P
Paul Burton 已提交
812 813 814 815

	/* Restore the hardware register state */
	own_fpu(1);

816 817 818
	/* Send a signal if required.  */
	process_fpemu_return(sig, fault_addr, fcr31);

P
Paul Burton 已提交
819 820 821
	return 0;
}

L
Linus Torvalds 已提交
822 823 824 825 826
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
827
	enum ctx_state prev_state;
828 829
	void __user *fault_addr;
	int sig;
830

831
	prev_state = exception_enter();
832
	if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
833
		       SIGFPE) == NOTIFY_STOP)
834
		goto out;
835 836 837 838 839

	/* Clear FCSR.Cause before enabling interrupts */
	write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
	local_irq_enable();

840 841
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
842 843
	if (fcr31 & FPU_CSR_UNI_X) {
		/*
844
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
845 846 847 848 849 850 851 852
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
853
		/* Ensure 'resume' not overwrite saved fp context again. */
854
		lose_fpu(1);
L
Linus Torvalds 已提交
855 856

		/* Run the emulator */
857 858
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
859
		fcr31 = current->thread.fpu.fcr31;
L
Linus Torvalds 已提交
860 861 862

		/*
		 * We can't allow the emulated instruction to leave any of
863
		 * the cause bits set in $fcr31.
L
Linus Torvalds 已提交
864
		 */
865
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
866 867

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
868
		own_fpu(1);	/* Using the FPU again.	 */
869 870 871
	} else {
		sig = SIGFPE;
		fault_addr = (void __user *) regs->cp0_epc;
872
	}
L
Linus Torvalds 已提交
873

874 875
	/* Send a signal if required.  */
	process_fpemu_return(sig, fault_addr, fcr31);
876 877 878

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
879 880
}

881
void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
882
	const char *str)
L
Linus Torvalds 已提交
883
{
884
	siginfo_t info = { 0 };
885
	char b[40];
L
Linus Torvalds 已提交
886

887
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
888 889
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
			 SIGTRAP) == NOTIFY_STOP)
890 891 892
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

893
	if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
894
		       SIGTRAP) == NOTIFY_STOP)
895 896
		return;

L
Linus Torvalds 已提交
897
	/*
898 899 900
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
901 902
	 * But should we continue the brokenness???  --macro
	 */
903 904 905 906 907 908
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
909 910 911 912
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
R
Ralf Baechle 已提交
913
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
914 915
		force_sig_info(SIGFPE, &info, current);
		break;
916
	case BRK_BUG:
917 918
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
919
		break;
920 921
	case BRK_MEMU:
		/*
922 923 924
		 * This breakpoint code is used by the FPU emulator to retake
		 * control of the CPU after executing the instruction from the
		 * delay slot of an emulated branch.
925 926 927 928 929 930 931 932 933 934
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
935
	default:
936 937
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
938 939 940 941 942 943 944
		if (si_code) {
			info.si_signo = SIGTRAP;
			info.si_code = si_code;
			force_sig_info(SIGTRAP, &info, current);
		} else {
			force_sig(SIGTRAP, current);
		}
L
Linus Torvalds 已提交
945
	}
946 947 948 949
}

asmlinkage void do_bp(struct pt_regs *regs)
{
950
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
951
	unsigned int opcode, bcode;
952
	enum ctx_state prev_state;
953 954 955 956 957
	mm_segment_t seg;

	seg = get_fs();
	if (!user_mode(regs))
		set_fs(KERNEL_DS);
958

959
	prev_state = exception_enter();
960
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
961
	if (get_isa16_mode(regs->cp0_epc)) {
962 963 964 965 966 967
		u16 instr[2];

		if (__get_user(instr[0], (u16 __user *)epc))
			goto out_sigsegv;

		if (!cpu_has_mmips) {
968
			/* MIPS16e mode */
969
			bcode = (instr[0] >> 5) & 0x3f;
970 971 972 973 974 975
		} else if (mm_insn_16bit(instr[0])) {
			/* 16-bit microMIPS BREAK */
			bcode = instr[0] & 0xf;
		} else {
			/* 32-bit microMIPS BREAK */
			if (__get_user(instr[1], (u16 __user *)(epc + 2)))
976
				goto out_sigsegv;
977 978
			opcode = (instr[0] << 16) | instr[1];
			bcode = (opcode >> 6) & ((1 << 20) - 1);
979 980
		}
	} else {
981
		if (__get_user(opcode, (unsigned int __user *)epc))
982
			goto out_sigsegv;
983
		bcode = (opcode >> 6) & ((1 << 20) - 1);
984
	}
985 986 987 988 989 990 991 992

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	if (bcode >= (1 << 10))
993
		bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
994

D
David Daney 已提交
995 996 997 998 999
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
R
Ralf Baechle 已提交
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	case BRK_UPROBE:
		if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
			goto out;
		else
			break;
	case BRK_UPROBE_XOL:
		if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
			goto out;
		else
			break;
D
David Daney 已提交
1012
	case BRK_KPROBE_BP:
1013
		if (notify_die(DIE_BREAK, "debug", regs, bcode,
1014
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1015
			goto out;
D
David Daney 已提交
1016 1017 1018
		else
			break;
	case BRK_KPROBE_SSTEPBP:
1019
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
1020
			       current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1021
			goto out;
D
David Daney 已提交
1022 1023 1024 1025 1026 1027
		else
			break;
	default:
		break;
	}

1028
	do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
1029 1030

out:
1031
	set_fs(seg);
1032
	exception_exit(prev_state);
1033
	return;
1034 1035 1036

out_sigsegv:
	force_sig(SIGSEGV, current);
1037
	goto out;
L
Linus Torvalds 已提交
1038 1039 1040 1041
}

asmlinkage void do_tr(struct pt_regs *regs)
{
1042
	u32 opcode, tcode = 0;
1043
	enum ctx_state prev_state;
1044
	u16 instr[2];
1045
	mm_segment_t seg;
1046
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
L
Linus Torvalds 已提交
1047

1048 1049 1050 1051
	seg = get_fs();
	if (!user_mode(regs))
		set_fs(get_ds());

1052
	prev_state = exception_enter();
1053
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
1054 1055 1056
	if (get_isa16_mode(regs->cp0_epc)) {
		if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
		    __get_user(instr[1], (u16 __user *)(epc + 2)))
1057
			goto out_sigsegv;
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		opcode = (instr[0] << 16) | instr[1];
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 12) & ((1 << 4) - 1);
	} else {
		if (__get_user(opcode, (u32 __user *)epc))
			goto out_sigsegv;
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 6) & ((1 << 10) - 1);
1068
	}
L
Linus Torvalds 已提交
1069

1070
	do_trap_or_bp(regs, tcode, 0, "Trap");
1071 1072

out:
1073
	set_fs(seg);
1074
	exception_exit(prev_state);
1075
	return;
1076 1077 1078

out_sigsegv:
	force_sig(SIGSEGV, current);
1079
	goto out;
L
Linus Torvalds 已提交
1080 1081 1082 1083
}

asmlinkage void do_ri(struct pt_regs *regs)
{
1084 1085
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
1086
	unsigned long old31 = regs->regs[31];
1087
	enum ctx_state prev_state;
1088 1089
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
1090

1091 1092 1093 1094 1095
	/*
	 * Avoid any kernel code. Just emulate the R2 instruction
	 * as quickly as possible.
	 */
	if (mipsr2_emulation && cpu_has_mips_r6 &&
1096 1097
	    likely(user_mode(regs)) &&
	    likely(get_user(opcode, epc) >= 0)) {
1098 1099 1100
		unsigned long fcr31 = 0;

		status = mipsr2_decoder(regs, opcode, &fcr31);
1101 1102 1103 1104 1105 1106 1107 1108 1109
		switch (status) {
		case 0:
		case SIGEMT:
			task_thread_info(current)->r2_emul_return = 1;
			return;
		case SIGILL:
			goto no_r2_instr;
		default:
			process_fpemu_return(status,
1110 1111
					     &current->thread.cp0_baduaddr,
					     fcr31);
1112 1113
			task_thread_info(current)->r2_emul_return = 1;
			return;
1114 1115 1116 1117 1118
		}
	}

no_r2_instr:

1119
	prev_state = exception_enter();
1120
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
1121

1122
	if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
1123
		       SIGILL) == NOTIFY_STOP)
1124
		goto out;
1125

1126
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
1127

1128
	if (unlikely(compute_return_epc(regs) < 0))
1129
		goto out;
R
Ralf Baechle 已提交
1130

1131
	if (!get_isa16_mode(regs->cp0_epc)) {
1132 1133
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
1134

1135 1136 1137 1138 1139 1140 1141 1142
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
P
Paul Burton 已提交
1143 1144 1145

		if (status < 0)
			status = simulate_fp(regs, opcode, old_epc, old31);
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
	} else if (cpu_has_mmips) {
		unsigned short mmop[2] = { 0 };

		if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
			status = SIGSEGV;
		if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
			status = SIGSEGV;
		opcode = mmop[0];
		opcode = (opcode << 16) | mmop[1];

		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
1158
	}
1159 1160 1161 1162 1163 1164

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
1165
		regs->regs[31] = old31;
1166 1167
		force_sig(status, current);
	}
1168 1169 1170

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1171 1172
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
1188
		if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
1189 1190
			cpumask_t tmask;

1191 1192
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
1193 1194
			cpumask_and(&tmask, &current->cpus_allowed,
				    &mt_fpu_cpumask);
J
Julia Lawall 已提交
1195
			set_cpus_allowed_ptr(current, &tmask);
1196
			set_thread_flag(TIF_FPUBOUND);
1197 1198 1199 1200 1201
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1218
	void *data)
R
Ralf Baechle 已提交
1219 1220 1221
{
	struct pt_regs *regs = data;

1222
	die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
R
Ralf Baechle 已提交
1223
			      "instruction", regs);
1224
	force_sig(SIGILL, current);
R
Ralf Baechle 已提交
1225 1226 1227 1228

	return NOTIFY_OK;
}

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
static int wait_on_fp_mode_switch(atomic_t *p)
{
	/*
	 * The FP mode for this task is currently being switched. That may
	 * involve modifications to the format of this tasks FP context which
	 * make it unsafe to proceed with execution for the moment. Instead,
	 * schedule some other task.
	 */
	schedule();
	return 0;
}

1241 1242
static int enable_restore_fp_context(int msa)
{
1243
	int err, was_fpu_owner, prior_msa;
1244

1245 1246 1247 1248 1249 1250 1251
	/*
	 * If an FP mode switch is currently underway, wait for it to
	 * complete before proceeding.
	 */
	wait_on_atomic_t(&current->mm->context.fp_mode_switching,
			 wait_on_fp_mode_switch, TASK_KILLABLE);

1252 1253
	if (!used_math()) {
		/* First time FP context user. */
1254
		preempt_disable();
1255
		err = init_fpu();
1256
		if (msa && !err) {
1257
			enable_msa();
1258
			init_msa_upper();
1259 1260
			set_thread_flag(TIF_USEDMSA);
			set_thread_flag(TIF_MSA_CTX_LIVE);
1261
		}
1262
		preempt_enable();
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
		if (!err)
			set_used_math();
		return err;
	}

	/*
	 * This task has formerly used the FP context.
	 *
	 * If this thread has no live MSA vector context then we can simply
	 * restore the scalar FP context. If it has live MSA vector context
	 * (that is, it has or may have used MSA since last performing a
	 * function call) then we'll need to restore the vector context. This
	 * applies even if we're currently only executing a scalar FP
	 * instruction. This is because if we were to later execute an MSA
	 * instruction then we'd either have to:
	 *
	 *  - Restore the vector context & clobber any registers modified by
	 *    scalar FP instructions between now & then.
	 *
	 * or
	 *
	 *  - Not restore the vector context & lose the most significant bits
	 *    of all vector registers.
	 *
	 * Neither of those options is acceptable. We cannot restore the least
	 * significant bits of the registers now & only restore the most
	 * significant bits later because the most significant bits of any
	 * vector registers whose aliased FP register is modified now will have
	 * been zeroed. We'd have no way to know that when restoring the vector
	 * context & thus may load an outdated value for the most significant
	 * bits of a vector register.
	 */
	if (!msa && !thread_msa_context_live())
		return own_fpu(1);

	/*
	 * This task is using or has previously used MSA. Thus we require
	 * that Status.FR == 1.
	 */
1302
	preempt_disable();
1303
	was_fpu_owner = is_fpu_owner();
1304
	err = own_fpu_inatomic(0);
1305
	if (err)
1306
		goto out;
1307 1308 1309 1310 1311 1312 1313 1314

	enable_msa();
	write_msa_csr(current->thread.fpu.msacsr);
	set_thread_flag(TIF_USEDMSA);

	/*
	 * If this is the first time that the task is using MSA and it has
	 * previously used scalar FP in this time slice then we already nave
1315 1316 1317
	 * FP context which we shouldn't clobber. We do however need to clear
	 * the upper 64b of each vector register so that this task has no
	 * opportunity to see data left behind by another.
1318
	 */
1319 1320
	prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
	if (!prior_msa && was_fpu_owner) {
1321
		init_msa_upper();
1322 1323

		goto out;
1324
	}
1325

1326 1327 1328 1329 1330 1331
	if (!prior_msa) {
		/*
		 * Restore the least significant 64b of each vector register
		 * from the existing scalar FP context.
		 */
		_restore_fp(current);
1332

1333 1334 1335 1336 1337
		/*
		 * The task has not formerly used MSA, so clear the upper 64b
		 * of each vector register such that it cannot see data left
		 * behind by another task.
		 */
1338
		init_msa_upper();
1339 1340 1341
	} else {
		/* We need to restore the vector context. */
		restore_msa(current);
1342

1343 1344
		/* Restore the scalar FP control & status register */
		if (!was_fpu_owner)
1345 1346
			write_32bit_cp1_register(CP1_STATUS,
						 current->thread.fpu.fcr31);
1347
	}
1348 1349 1350 1351

out:
	preempt_enable();

1352 1353 1354
	return 0;
}

L
Linus Torvalds 已提交
1355 1356
asmlinkage void do_cpu(struct pt_regs *regs)
{
1357
	enum ctx_state prev_state;
1358
	unsigned int __user *epc;
1359
	unsigned long old_epc, old31;
1360
	void __user *fault_addr;
1361
	unsigned int opcode;
1362
	unsigned long fcr31;
L
Linus Torvalds 已提交
1363
	unsigned int cpid;
1364
	int status, err;
1365
	int sig;
L
Linus Torvalds 已提交
1366

1367
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1368 1369
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

1370 1371 1372
	if (cpid != 2)
		die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1373 1374
	switch (cpid) {
	case 0:
1375 1376
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1377
		old31 = regs->regs[31];
1378 1379
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1380

1381
		if (unlikely(compute_return_epc(regs) < 0))
1382
			break;
R
Ralf Baechle 已提交
1383

1384
		if (!get_isa16_mode(regs->cp0_epc)) {
1385 1386 1387 1388 1389 1390
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);
		}
1391 1392 1393 1394 1395 1396

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1397
			regs->regs[31] = old31;
1398 1399 1400
			force_sig(status, current);
		}

1401
		break;
L
Linus Torvalds 已提交
1402

1403 1404
	case 3:
		/*
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
		 * The COP3 opcode space and consequently the CP0.Status.CU3
		 * bit and the CP0.Cause.CE=3 encoding have been removed as
		 * of the MIPS III ISA.  From the MIPS IV and MIPS32r2 ISAs
		 * up the space has been reused for COP1X instructions, that
		 * are enabled by the CP0.Status.CU1 bit and consequently
		 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
		 * exceptions.  Some FPU-less processors that implement one
		 * of these ISAs however use this code erroneously for COP1X
		 * instructions.  Therefore we redirect this trap to the FP
		 * emulator too.
1415
		 */
1416
		if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
1417
			force_sig(SIGILL, current);
1418
			break;
1419
		}
1420 1421
		/* Fall through.  */

L
Linus Torvalds 已提交
1422
	case 1:
1423
		err = enable_restore_fp_context(0);
L
Linus Torvalds 已提交
1424

1425 1426
		if (raw_cpu_has_fpu && !err)
			break;
L
Linus Torvalds 已提交
1427

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
					       &fault_addr);
		fcr31 = current->thread.fpu.fcr31;

		/*
		 * We can't allow the emulated instruction to leave
		 * any of the cause bits set in $fcr31.
		 */
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;

		/* Send a signal if required.  */
		if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
			mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1441

1442
		break;
L
Linus Torvalds 已提交
1443 1444

	case 2:
R
Ralf Baechle 已提交
1445
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1446
		break;
L
Linus Torvalds 已提交
1447 1448
	}

1449
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1450 1451
}

1452
asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
1453 1454 1455 1456
{
	enum ctx_state prev_state;

	prev_state = exception_enter();
1457
	current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
1458
	if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
1459
		       current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
1460 1461 1462 1463 1464 1465
		goto out;

	/* Clear MSACSR.Cause before enabling interrupts */
	write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
	local_irq_enable();

1466 1467
	die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
	force_sig(SIGFPE, current);
1468
out:
1469 1470 1471
	exception_exit(prev_state);
}

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
asmlinkage void do_msa(struct pt_regs *regs)
{
	enum ctx_state prev_state;
	int err;

	prev_state = exception_enter();

	if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
		force_sig(SIGILL, current);
		goto out;
	}

	die_if_kernel("do_msa invoked from kernel context!", regs);

	err = enable_restore_fp_context(1);
	if (err)
		force_sig(SIGILL, current);
out:
	exception_exit(prev_state);
}

L
Linus Torvalds 已提交
1493 1494
asmlinkage void do_mdmx(struct pt_regs *regs)
{
1495 1496 1497
	enum ctx_state prev_state;

	prev_state = exception_enter();
L
Linus Torvalds 已提交
1498
	force_sig(SIGILL, current);
1499
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1500 1501
}

1502 1503 1504
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1505 1506
asmlinkage void do_watch(struct pt_regs *regs)
{
1507
	siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
1508
	enum ctx_state prev_state;
1509

1510
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1511
	/*
1512 1513
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1514
	 */
1515
	clear_c0_cause(CAUSEF_WP);
1516 1517 1518 1519 1520 1521 1522 1523

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1524
		local_irq_enable();
1525
		force_sig_info(SIGTRAP, &info, current);
1526
	} else {
1527
		mips_clear_watch_registers();
1528 1529
		local_irq_enable();
	}
1530
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1531 1532 1533 1534
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1535
	int multi_match = regs->cp0_status & ST0_TS;
1536
	enum ctx_state prev_state;
1537
	mm_segment_t old_fs = get_fs();
1538

1539
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1540
	show_regs(regs);
1541 1542

	if (multi_match) {
1543 1544
		dump_tlb_regs();
		pr_info("\n");
1545 1546 1547
		dump_tlb_all();
	}

1548 1549 1550
	if (!user_mode(regs))
		set_fs(KERNEL_DS);

1551
	show_code((unsigned int __user *) regs->cp0_epc);
1552

1553 1554
	set_fs(old_fs);

L
Linus Torvalds 已提交
1555 1556 1557 1558 1559 1560
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1561
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1562 1563
}

R
Ralf Baechle 已提交
1564 1565
asmlinkage void do_mt(struct pt_regs *regs)
{
1566 1567 1568 1569 1570 1571
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1572
		printk(KERN_DEBUG "Thread Underflow\n");
1573 1574
		break;
	case 1:
1575
		printk(KERN_DEBUG "Thread Overflow\n");
1576 1577
		break;
	case 2:
1578
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1579 1580
		break;
	case 3:
1581
		printk(KERN_DEBUG "Gating Storage Exception\n");
1582 1583
		break;
	case 4:
1584
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1585 1586
		break;
	case 5:
M
Masanari Iida 已提交
1587
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1588 1589
		break;
	default:
1590
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1591 1592 1593
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1594 1595 1596 1597 1598 1599
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1600 1601 1602
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1603
		panic("Unexpected DSP exception");
1604 1605 1606 1607

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1608 1609 1610
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1611
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1612 1613 1614 1615 1616 1617 1618 1619
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1635 1636 1637 1638 1639 1640
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1641
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1642
	case CPU_24K:
1643
	case CPU_34K:
1644 1645
	case CPU_74K:
	case CPU_1004K:
1646
	case CPU_1074K:
1647
	case CPU_INTERAPTIV:
1648
	case CPU_PROAPTIV:
J
James Hogan 已提交
1649
	case CPU_P5600:
1650
	case CPU_QEMU_GENERIC:
M
Markos Chandras 已提交
1651
	case CPU_I6400:
1652
	case CPU_P6600:
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1707
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1708
	case CPU_5KE:
1709
	case CPU_LOONGSON1:
1710 1711 1712 1713 1714
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
1742
	if ((cpu_has_mips_r2_r6) &&
1743
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762
		pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<27) ? "ES " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	} else {
		pr_err("Error bits: %s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	}
L
Linus Torvalds 已提交
1763 1764
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1765
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

L
Leonid Yegoshin 已提交
1776 1777 1778 1779 1780 1781
asmlinkage void do_ftlb(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
1782
	if ((cpu_has_mips_r2_r6) &&
1783 1784
	    (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
L
Leonid Yegoshin 已提交
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
		pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
		       read_c0_ecc());
		pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
		reg_val = read_c0_cacheerr();
		pr_err("c0_cacheerr == %08x\n", reg_val);

		if ((reg_val & 0xc0000000) == 0xc0000000) {
			pr_err("Decoded c0_cacheerr: FTLB parity error\n");
		} else {
			pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
			       reg_val & (1<<30) ? "secondary" : "primary",
			       reg_val & (1<<31) ? "data" : "insn");
		}
	} else {
		pr_err("FTLB error exception\n");
	}
	/* Just print the cacheerr bits for now */
	cache_parity_error();
}

L
Linus Torvalds 已提交
1805 1806 1807 1808 1809 1810 1811
/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1812
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1813 1814
	unsigned int debug;

1815
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1816 1817
	depc = read_c0_depc();
	debug = read_c0_debug();
1818
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1819 1820 1821 1822 1823 1824 1825 1826
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1827
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1828
		regs->cp0_epc = depc;
1829
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1830 1831
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1832
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1833 1834 1835 1836 1837
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1838
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1839 1840 1841 1842 1843 1844
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1845
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1846
 */
K
Kevin Cernekee 已提交
1847 1848 1849 1850 1851 1852 1853
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1854
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1855
{
1856 1857
	char str[100];

1858
	nmi_enter();
K
Kevin Cernekee 已提交
1859
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1860
	bust_spinlocks(1);
1861 1862 1863 1864
	snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
		 smp_processor_id(), regs->cp0_epc);
	regs->cp0_epc = read_c0_errorepc();
	die(str, regs);
1865
	nmi_exit();
L
Linus Torvalds 已提交
1866 1867
}

1868 1869 1870
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
1871
EXPORT_SYMBOL_GPL(ebase);
L
Linus Torvalds 已提交
1872
unsigned long exception_handlers[32];
1873
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1874

1875
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1876 1877
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1878
	unsigned long old_handler;
L
Linus Torvalds 已提交
1879

1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1891
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1892 1893

	if (n == 0 && cpu_has_divec) {
1894 1895 1896
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1897
		unsigned long jump_mask = ~((1 << 28) - 1);
1898
#endif
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1910 1911 1912 1913
	}
	return (void *)old_handler;
}

1914
static void do_default_vi(void)
1915 1916 1917 1918 1919
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1920
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1921 1922 1923
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1924
	int srssets = current_cpu_data.srsets;
1925
	u16 *h;
1926 1927
	unsigned char *b;

1928
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1929 1930 1931 1932

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1933
	} else
1934
		handler = (unsigned long) addr;
1935
	vi_handlers[n] = handler;
1936 1937 1938

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1939
	if (srs >= srssets)
1940 1941 1942 1943
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1944
			board_bind_eic_interrupt(n, srs);
1945
	} else if (cpu_has_vint) {
1946
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1947
		if (srssets > 1)
1948
			change_c0_srsmap(0xf << n*4, srs << n*4);
1949 1950 1951 1952 1953
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1954
		 * that does normal register saving and standard interrupt exit
1955 1956 1957
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1958
		extern char rollback_except_vec_vi;
1959
		char *vec_start = using_rollback_handler() ?
1960
			&rollback_except_vec_vi : &except_vec_vi;
1961 1962 1963 1964
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1965 1966
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1967 1968
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1969 1970 1971 1972 1973 1974

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1975
			panic("VECTORSPACING too small");
1976 1977
		}

1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1988 1989
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1990 1991 1992
	}
	else {
		/*
1993 1994 1995
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1996
		 */
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
2010 2011
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
2012
	}
2013

L
Linus Torvalds 已提交
2014 2015 2016
	return (void *)old_handler;
}

2017
void *set_vi_handler(int n, vi_handler_t addr)
2018
{
R
Ralf Baechle 已提交
2019
	return set_vi_srs_handler(n, addr, 0);
2020
}
2021

L
Linus Torvalds 已提交
2022 2023
extern void tlb_init(void);

2024 2025 2026 2027
/*
 * Timer interrupt
 */
int cp0_compare_irq;
2028
EXPORT_SYMBOL_GPL(cp0_compare_irq);
2029
int cp0_compare_irq_shift;
2030 2031 2032 2033 2034 2035 2036

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

2037 2038 2039 2040 2041 2042
/*
 * Fast debug channel IRQ or -1 if not present
 */
int cp0_fdc_irq;
EXPORT_SYMBOL_GPL(cp0_fdc_irq);

2043
static int noulri;
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

2054 2055
/* configure STATUS register */
static void configure_status(void)
L
Linus Torvalds 已提交
2056 2057 2058 2059 2060 2061 2062
{
	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
2063
	unsigned int status_set = ST0_CU0;
2064
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
2065 2066
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
2067
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
2068
		status_set |= ST0_XX;
2069 2070 2071
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
2072
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
2073
			 status_set);
2074 2075
}

2076 2077 2078
unsigned int hwrena;
EXPORT_SYMBOL_GPL(hwrena);

2079 2080 2081
/* configure HWRENA register */
static void configure_hwrena(void)
{
2082
	hwrena = cpu_hwrena_impl_bits;
L
Linus Torvalds 已提交
2083

2084
	if (cpu_has_mips_r2_r6)
J
James Hogan 已提交
2085 2086 2087 2088
		hwrena |= MIPS_HWRENA_CPUNUM |
			  MIPS_HWRENA_SYNCISTEP |
			  MIPS_HWRENA_CC |
			  MIPS_HWRENA_CCRES;
2089

2090
	if (!noulri && cpu_has_userlocal)
J
James Hogan 已提交
2091
		hwrena |= MIPS_HWRENA_ULR;
2092

2093 2094
	if (hwrena)
		write_c0_hwrena(hwrena);
2095
}
2096

2097 2098
static void configure_exception_vector(void)
{
2099
	if (cpu_has_veic || cpu_has_vint) {
2100
		unsigned long sr = set_c0_status(ST0_BEV);
2101 2102 2103 2104 2105 2106 2107 2108
		/* If available, use WG to set top bits of EBASE */
		if (cpu_has_ebase_wg) {
#ifdef CONFIG_64BIT
			write_c0_ebase_64(ebase | MIPS_EBASE_WG);
#else
			write_c0_ebase(ebase | MIPS_EBASE_WG);
#endif
		}
2109
		write_c0_ebase(ebase);
2110
		write_c0_status(sr);
2111
		/* Setting vector spacing enables EI/VI mode  */
2112
		change_c0_intctl(0x3e0, VECTORSPACING);
2113
	}
R
Ralf Baechle 已提交
2114 2115 2116 2117 2118 2119 2120 2121
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
}

void per_cpu_trap_init(bool is_boot_cpu)
{
	unsigned int cpu = smp_processor_id();

	configure_status();
	configure_hwrena();

	configure_exception_vector();
2132 2133 2134 2135 2136 2137

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
2138
	 *  o read IntCtl.IPFDC to determine the fast debug channel interrupt
2139
	 */
2140
	if (cpu_has_mips_r2_r6) {
2141 2142 2143 2144
		/*
		 * We shouldn't trust a secondary core has a sane EBASE register
		 * so use the one calculated by the boot CPU.
		 */
2145 2146 2147 2148 2149 2150 2151 2152 2153
		if (!is_boot_cpu) {
			/* If available, use WG to set top bits of EBASE */
			if (cpu_has_ebase_wg) {
#ifdef CONFIG_64BIT
				write_c0_ebase_64(ebase | MIPS_EBASE_WG);
#else
				write_c0_ebase(ebase | MIPS_EBASE_WG);
#endif
			}
2154
			write_c0_ebase(ebase);
2155
		}
2156

2157 2158 2159
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
2160 2161 2162 2163
		cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
		if (!cp0_fdc_irq)
			cp0_fdc_irq = -1;

2164 2165
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
2166
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
2167
		cp0_perfcount_irq = -1;
2168
		cp0_fdc_irq = -1;
2169 2170
	}

2171
	if (!cpu_data[cpu].asid_cache)
2172
		cpu_data[cpu].asid_cache = asid_first_version(cpu);
L
Linus Torvalds 已提交
2173 2174 2175 2176 2177 2178

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

2179 2180 2181 2182
	/* Boot CPU's cache setup in setup_arch(). */
	if (!is_boot_cpu)
		cpu_cache_init();
	tlb_init();
2183
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
2184 2185
}

2186
/* Install CPU exception handler */
2187
void set_handler(unsigned long offset, void *addr, unsigned long size)
2188
{
2189 2190 2191
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
2192
	memcpy((void *)(ebase + offset), addr, size);
2193
#endif
2194
	local_flush_icache_range(ebase + offset, ebase + offset + size);
2195 2196
}

2197
static char panic_null_cerr[] =
2198 2199
	"Trying to set NULL cache error exception handler";

2200 2201 2202 2203 2204
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
2205
void set_uncached_handler(unsigned long offset, void *addr,
2206
	unsigned long size)
2207
{
2208
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
2209

2210 2211 2212
	if (!addr)
		panic(panic_null_cerr);

2213 2214 2215
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

2216 2217 2218 2219 2220 2221 2222 2223 2224
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
2225 2226
void __init trap_init(void)
{
2227
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
2228
	extern char except_vec4;
2229
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
2230
	unsigned long i;
2231 2232

	check_wait();
L
Linus Torvalds 已提交
2233

2234 2235
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
J
James Hogan 已提交
2236 2237
		phys_addr_t ebase_pa;

2238 2239
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
J
James Hogan 已提交
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254

		/*
		 * Try to ensure ebase resides in KSeg0 if possible.
		 *
		 * It shouldn't generally be in XKPhys on MIPS64 to avoid
		 * hitting a poorly defined exception base for Cache Errors.
		 * The allocation is likely to be in the low 512MB of physical,
		 * in which case we should be able to convert to KSeg0.
		 *
		 * EVA is special though as it allows segments to be rearranged
		 * and to become uncached during cache error handling.
		 */
		ebase_pa = __pa(ebase);
		if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
			ebase = CKSEG0ADDR(ebase_pa);
2255
	} else {
2256 2257
		ebase = CAC_BASE;

2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
		if (cpu_has_mips_r2_r6) {
			if (cpu_has_ebase_wg) {
#ifdef CONFIG_64BIT
				ebase = (read_c0_ebase_64() & ~0xfff);
#else
				ebase = (read_c0_ebase() & ~0xfff);
#endif
			} else {
				ebase += (read_c0_ebase() & 0x3ffff000);
			}
		}
2269
	}
2270

2271 2272 2273 2274 2275 2276 2277 2278 2279
	if (cpu_has_mmips) {
		unsigned int config3 = read_c0_config3();

		if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
			write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
		else
			write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
	}

K
Kevin Cernekee 已提交
2280 2281
	if (board_ebase_setup)
		board_ebase_setup();
2282
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
2283 2284 2285

	/*
	 * Copy the generic exception handlers to their final destination.
2286
	 * This will be overridden later as suitable for a particular
L
Linus Torvalds 已提交
2287 2288
	 * configuration.
	 */
2289
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
2301
	if (cpu_has_ejtag && board_ejtag_handler_setup)
2302
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
2303 2304 2305 2306 2307

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
2308
		set_except_vector(EXCCODE_WATCH, handle_watch);
L
Linus Torvalds 已提交
2309 2310

	/*
2311
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
2312
	 */
2313 2314 2315
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
2316
			set_vi_handler(i, NULL);
2317 2318 2319
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

2335 2336 2337 2338 2339
	set_except_vector(EXCCODE_INT, using_rollback_handler() ?
					rollback_handle_int : handle_int);
	set_except_vector(EXCCODE_MOD, handle_tlbm);
	set_except_vector(EXCCODE_TLBL, handle_tlbl);
	set_except_vector(EXCCODE_TLBS, handle_tlbs);
L
Linus Torvalds 已提交
2340

2341 2342
	set_except_vector(EXCCODE_ADEL, handle_adel);
	set_except_vector(EXCCODE_ADES, handle_ades);
L
Linus Torvalds 已提交
2343

2344 2345
	set_except_vector(EXCCODE_IBE, handle_ibe);
	set_except_vector(EXCCODE_DBE, handle_dbe);
L
Linus Torvalds 已提交
2346

2347 2348 2349
	set_except_vector(EXCCODE_SYS, handle_sys);
	set_except_vector(EXCCODE_BP, handle_bp);
	set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
2350 2351
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
2352 2353 2354 2355
	set_except_vector(EXCCODE_CPU, handle_cpu);
	set_except_vector(EXCCODE_OV, handle_ov);
	set_except_vector(EXCCODE_TR, handle_tr);
	set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
L
Linus Torvalds 已提交
2356

2357 2358
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
2359 2360 2361 2362
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
2363
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
2364 2365 2366 2367 2368 2369 2370
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

2371 2372 2373 2374

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

2375
	if (cpu_has_fpu && !cpu_has_nofpuex)
2376
		set_except_vector(EXCCODE_FPE, handle_fpe);
2377

2378
	set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
2379 2380

	if (cpu_has_rixiex) {
2381 2382
		set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
		set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
2383 2384
	}

2385 2386
	set_except_vector(EXCCODE_MSADIS, handle_msa);
	set_except_vector(EXCCODE_MDMX, handle_mdmx);
2387 2388

	if (cpu_has_mcheck)
2389
		set_except_vector(EXCCODE_MCHECK, handle_mcheck);
2390

R
Ralf Baechle 已提交
2391
	if (cpu_has_mipsmt)
2392
		set_except_vector(EXCCODE_THREAD, handle_mt);
R
Ralf Baechle 已提交
2393

2394
	set_except_vector(EXCCODE_DSPDIS, handle_dsp);
2395

2396 2397 2398
	if (board_cache_error_setup)
		board_cache_error_setup();

2399 2400
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
2401
		set_handler(0x180, &except_vec3_r4000, 0x100);
2402
	else if (cpu_has_4kex)
2403
		set_handler(0x180, &except_vec3_generic, 0x80);
2404
	else
2405
		set_handler(0x080, &except_vec3_generic, 0x80);
2406

2407
	local_flush_icache_range(ebase, ebase + 0x400);
2408 2409

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
2410

2411
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
2412
}
2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441

static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
			    void *v)
{
	switch (cmd) {
	case CPU_PM_ENTER_FAILED:
	case CPU_PM_EXIT:
		configure_status();
		configure_hwrena();
		configure_exception_vector();

		/* Restore register with CPU number for TLB handlers */
		TLBMISS_HANDLER_RESTORE();

		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block trap_pm_notifier_block = {
	.notifier_call = trap_pm_notifier,
};

static int __init trap_pm_init(void)
{
	return cpu_pm_register_notifier(&trap_pm_notifier_block);
}
arch_initcall(trap_pm_init);