traps.c 53.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
13
 * Copyright (C) 2014, Imagination Technologies Ltd.
L
Linus Torvalds 已提交
14
 */
15
#include <linux/bug.h>
16
#include <linux/compiler.h>
17
#include <linux/context_tracking.h>
R
Ralf Baechle 已提交
18
#include <linux/kexec.h>
L
Linus Torvalds 已提交
19
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/module.h>
L
Linus Torvalds 已提交
22 23 24 25 26
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
27
#include <linux/bootmem.h>
28
#include <linux/interrupt.h>
29
#include <linux/ptrace.h>
30 31
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
32
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
33
#include <linux/notifier.h>
34
#include <linux/kdb.h>
35
#include <linux/irq.h>
36
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
37 38 39 40

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
41
#include <asm/cop2.h>
L
Linus Torvalds 已提交
42
#include <asm/cpu.h>
43
#include <asm/cpu-type.h>
44
#include <asm/dsp.h>
L
Linus Torvalds 已提交
45
#include <asm/fpu.h>
46
#include <asm/fpu_emulator.h>
47
#include <asm/idle.h>
R
Ralf Baechle 已提交
48 49
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
50
#include <asm/module.h>
51
#include <asm/msa.h>
L
Linus Torvalds 已提交
52 53 54 55 56 57
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
58
#include <asm/watch.h>
L
Linus Torvalds 已提交
59 60
#include <asm/mmu_context.h>
#include <asm/types.h>
61
#include <asm/stacktrace.h>
62
#include <asm/uasm.h>
L
Linus Torvalds 已提交
63

64 65
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
66
extern asmlinkage void handle_int(void);
67 68 69
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
70 71 72 73 74 75 76
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
77 78
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
79 80 81
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
82
extern asmlinkage void handle_msa_fpe(void);
L
Linus Torvalds 已提交
83
extern asmlinkage void handle_fpe(void);
L
Leonid Yegoshin 已提交
84
extern asmlinkage void handle_ftlb(void);
85
extern asmlinkage void handle_msa(void);
L
Linus Torvalds 已提交
86 87
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
88
extern asmlinkage void handle_mt(void);
89
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
90 91 92 93 94
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
95 96 97
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
98
void (*board_ebase_setup)(void);
99
void(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
100

F
Franck Bui-Huu 已提交
101
static void show_raw_backtrace(unsigned long reg29)
102
{
103
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
104 105 106 107 108 109
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
110 111 112 113 114 115
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
116
		}
117 118
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
119
	}
120
	printk("\n");
121 122
}

123
#ifdef CONFIG_KALLSYMS
124
int raw_show_trace;
125 126 127 128 129 130
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
131
#endif
F
Franck Bui-Huu 已提交
132

R
Ralf Baechle 已提交
133
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
134
{
F
Franck Bui-Huu 已提交
135 136
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
137 138
	unsigned long pc = regs->cp0_epc;

139 140 141
	if (!task)
		task = current;

142
	if (raw_show_trace || !__kernel_text_address(pc)) {
143
		show_raw_backtrace(sp);
144 145 146
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
147
	do {
148
		print_ip_sym(pc);
149
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
150
	} while (pc);
151 152 153
	printk("\n");
}

L
Linus Torvalds 已提交
154 155 156 157
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
158 159
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
160 161 162 163
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
164
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
165 166 167 168 169

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
R
Ralf Baechle 已提交
170
			printk("\n	 ");
L
Linus Torvalds 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183 184
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
185
	show_backtrace(task, regs);
186 187 188 189 190 191 192 193 194 195 196 197 198 199
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
200 201 202 203 204
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
205 206 207 208 209
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
210 211
}

212
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
213 214
{
	long i;
215
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
216 217 218

	printk("\nCode:");

219 220
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
221 222
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
223
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
224 225 226
			printk(" (Bad address in epc)\n");
			break;
		}
227
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
228 229 230
	}
}

R
Ralf Baechle 已提交
231
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
232 233 234 235 236
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

237
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

257 258 259
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
260 261 262 263 264 265
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
266 267
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
L
Linus Torvalds 已提交
268
	printk("    %s\n", print_tainted());
269 270
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
271

R
Ralf Baechle 已提交
272
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
273

274
	if (cpu_has_3kex) {
275 276 277 278 279 280 281 282 283 284 285 286
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
287
	} else if (cpu_has_4kex) {
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
314 315 316 317 318 319 320 321 322
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

323 324
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
325 326
}

R
Ralf Baechle 已提交
327 328 329 330 331 332 333 334
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
335
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
336
{
337
	const int field = 2 * sizeof(unsigned long);
338
	mm_segment_t old_fs = get_fs();
339

R
Ralf Baechle 已提交
340
	__show_regs(regs);
L
Linus Torvalds 已提交
341
	print_modules();
342 343 344 345 346 347 348 349 350 351 352
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

353 354 355
	if (!user_mode(regs))
		/* Necessary for getting the correct stack content */
		set_fs(KERNEL_DS);
356
	show_stacktrace(current, regs);
357
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
358
	printk("\n");
359
	set_fs(old_fs);
L
Linus Torvalds 已提交
360 361
}

D
David Daney 已提交
362 363 364 365 366
static int regs_to_trapnr(struct pt_regs *regs)
{
	return (regs->cp0_cause >> 2) & 0x1f;
}

W
Wu Zhangjin 已提交
367
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
368

D
David Daney 已提交
369
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
370 371
{
	static int die_counter;
372
	int sig = SIGSEGV;
373
#ifdef CONFIG_MIPS_MT_SMTC
374
	unsigned long dvpret;
375
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
376

377 378
	oops_enter();

379 380
	if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
		       SIGSEGV) == NOTIFY_STOP)
381
		sig = 0;
382

L
Linus Torvalds 已提交
383
	console_verbose();
W
Wu Zhangjin 已提交
384
	raw_spin_lock_irq(&die_lock);
385 386 387
#ifdef CONFIG_MIPS_MT_SMTC
	dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
388 389 390 391
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
392

393
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
394
	show_registers(regs);
395
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
396
	raw_spin_unlock_irq(&die_lock);
397

398 399
	oops_exit();

400 401 402 403
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
404
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
405 406 407 408
		ssleep(5);
		panic("Fatal exception");
	}

R
Ralf Baechle 已提交
409 410 411
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

412
	do_exit(sig);
L
Linus Torvalds 已提交
413 414
}

415 416
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
417

418 419 420
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;
439
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
440

441
	prev_state = exception_enter();
R
Ralf Baechle 已提交
442
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
443 444 445 446 447 448 449
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
450
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
451 452 453

	switch (action) {
	case MIPS_BE_DISCARD:
454
		goto out;
L
Linus Torvalds 已提交
455 456 457
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
458
			goto out;
L
Linus Torvalds 已提交
459 460 461 462 463 464 465 466 467 468 469 470
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
471 472
	if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
		       SIGBUS) == NOTIFY_STOP)
473
		goto out;
474

L
Linus Torvalds 已提交
475 476
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
477 478 479

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
480 481 482
}

/*
483
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
484 485 486 487 488 489 490 491
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
492
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
493 494 495
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
496
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
497
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
498

499 500 501 502 503 504
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
505 506 507 508
/*
 * The ll_bit is cleared by r*_switch.S
 */

509 510
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
511

512
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
513
{
R
Ralf Baechle 已提交
514
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
515 516 517 518 519 520 521 522 523 524 525 526
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
527
	vaddr = (unsigned long __user *)
528
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
529

530 531 532 533
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
534 535 536 537 538 539 540 541 542 543 544 545 546 547

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

548
	return 0;
L
Linus Torvalds 已提交
549 550
}

551
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
552
{
R
Ralf Baechle 已提交
553 554
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
555 556 557 558 559 560 561 562 563 564 565 566
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
567
	vaddr = (unsigned long __user *)
568
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
569 570
	reg = (opcode & RT) >> 16;

571 572
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
573 574 575 576 577 578

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
579
		return 0;
L
Linus Torvalds 已提交
580 581 582 583
	}

	preempt_enable();

584 585
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
586 587 588

	regs->regs[reg] = 1;

589
	return 0;
L
Linus Torvalds 已提交
590 591 592 593 594 595 596 597 598
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
599
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
600
{
601 602
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
603
				1, regs, 0);
604
		return simulate_ll(regs, opcode);
605 606 607
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
608
				1, regs, 0);
609
		return simulate_sc(regs, opcode);
610
	}
L
Linus Torvalds 已提交
611

612
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
613 614
}

R
Ralf Baechle 已提交
615 616
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
617
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
618
 */
619
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
620
{
A
Al Viro 已提交
621
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
622

623 624 625 626 627 628 629 630 631 632 633 634 635 636
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
	case 0:		/* CPU number */
		regs->regs[rt] = smp_processor_id();
		return 0;
	case 1:		/* SYNCI length */
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
	case 2:		/* Read count register */
		regs->regs[rt] = read_c0_count();
		return 0;
	case 3:		/* Count register resolution */
637
		switch (current_cpu_type()) {
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
	case 29:
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
656 657 658
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
675 676
	}

D
Daniel Jacobowitz 已提交
677
	/* Not ours.  */
678 679
	return -1;
}
680

681 682
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
683 684
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
685
				1, regs, 0);
686
		return 0;
687
	}
688 689

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
690 691
}

L
Linus Torvalds 已提交
692 693
asmlinkage void do_ov(struct pt_regs *regs)
{
694
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
695 696
	siginfo_t info;

697
	prev_state = exception_enter();
698 699
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
700 701 702
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
703
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
704
	force_sig_info(SIGFPE, &info, current);
705
	exception_exit(prev_state);
L
Linus Torvalds 已提交
706 707
}

708
int process_fpemu_return(int sig, void __user *fault_addr)
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
{
	if (sig == SIGSEGV || sig == SIGBUS) {
		struct siginfo si = {0};
		si.si_addr = fault_addr;
		si.si_signo = sig;
		if (sig == SIGSEGV) {
			if (find_vma(current->mm, (unsigned long)fault_addr))
				si.si_code = SEGV_ACCERR;
			else
				si.si_code = SEGV_MAPERR;
		} else {
			si.si_code = BUS_ADRERR;
		}
		force_sig_info(sig, &si, current);
		return 1;
	} else if (sig) {
		force_sig(sig, current);
		return 1;
	} else {
		return 0;
	}
}

L
Linus Torvalds 已提交
732 733 734 735 736
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
737
	enum ctx_state prev_state;
738
	siginfo_t info = {0};
739

740
	prev_state = exception_enter();
741 742
	if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
		       SIGFPE) == NOTIFY_STOP)
743
		goto out;
744 745
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
746 747
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;
748
		void __user *fault_addr = NULL;
L
Linus Torvalds 已提交
749 750

		/*
751
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
752 753 754 755 756 757 758 759
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
760
		/* Ensure 'resume' not overwrite saved fp context again. */
761
		lose_fpu(1);
L
Linus Torvalds 已提交
762 763

		/* Run the emulator */
764 765
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
L
Linus Torvalds 已提交
766 767 768 769 770

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
771
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
772 773

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
774
		own_fpu(1);	/* Using the FPU again.	 */
L
Linus Torvalds 已提交
775 776

		/* If something went wrong, signal */
777
		process_fpemu_return(sig, fault_addr);
L
Linus Torvalds 已提交
778

779
		goto out;
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
796 797 798

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
799 800
}

801 802
static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
	const char *str)
L
Linus Torvalds 已提交
803 804
{
	siginfo_t info;
805
	char b[40];
L
Linus Torvalds 已提交
806

807
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
D
David Daney 已提交
808
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
809 810 811
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

812 813
	if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
		       SIGTRAP) == NOTIFY_STOP)
814 815
		return;

L
Linus Torvalds 已提交
816
	/*
817 818 819
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
820 821
	 * But should we continue the brokenness???  --macro
	 */
822 823 824 825 826 827
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
828 829 830 831 832
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
833
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
834 835
		force_sig_info(SIGFPE, &info, current);
		break;
836
	case BRK_BUG:
837 838
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
839
		break;
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
	case BRK_MEMU:
		/*
		 * Address errors may be deliberately induced by the FPU
		 * emulator to retake control of the CPU after executing the
		 * instruction in the delay slot of an emulated branch.
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
855
	default:
856 857
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
858 859
		force_sig(SIGTRAP, current);
	}
860 861 862 863 864
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
865
	enum ctx_state prev_state;
866 867
	unsigned long epc;
	u16 instr[2];
868 869 870 871 872
	mm_segment_t seg;

	seg = get_fs();
	if (!user_mode(regs))
		set_fs(KERNEL_DS);
873

874
	prev_state = exception_enter();
875 876 877 878 879 880 881
	if (get_isa16_mode(regs->cp0_epc)) {
		/* Calculate EPC. */
		epc = exception_epc(regs);
		if (cpu_has_mmips) {
			if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
			    (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
				goto out_sigsegv;
882
			opcode = (instr[0] << 16) | instr[1];
883
		} else {
884 885 886
			/* MIPS16e mode */
			if (__get_user(instr[0],
				       (u16 __user *)msk_isa16_mode(epc)))
887
				goto out_sigsegv;
888 889 890
			bcode = (instr[0] >> 6) & 0x3f;
			do_trap_or_bp(regs, bcode, "Break");
			goto out;
891 892
		}
	} else {
893 894
		if (__get_user(opcode,
			       (unsigned int __user *) exception_epc(regs)))
895 896
			goto out_sigsegv;
	}
897 898 899 900 901 902 903 904 905 906 907

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode >= (1 << 10))
		bcode >>= 10;

D
David Daney 已提交
908 909 910 911 912 913
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
	case BRK_KPROBE_BP:
914 915
		if (notify_die(DIE_BREAK, "debug", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
916
			goto out;
D
David Daney 已提交
917 918 919
		else
			break;
	case BRK_KPROBE_SSTEPBP:
920 921
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
922
			goto out;
D
David Daney 已提交
923 924 925 926 927 928
		else
			break;
	default:
		break;
	}

929
	do_trap_or_bp(regs, bcode, "Break");
930 931

out:
932
	set_fs(seg);
933
	exception_exit(prev_state);
934
	return;
935 936 937

out_sigsegv:
	force_sig(SIGSEGV, current);
938
	goto out;
L
Linus Torvalds 已提交
939 940 941 942
}

asmlinkage void do_tr(struct pt_regs *regs)
{
943
	u32 opcode, tcode = 0;
944
	enum ctx_state prev_state;
945
	u16 instr[2];
946
	mm_segment_t seg;
947
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
L
Linus Torvalds 已提交
948

949 950 951 952
	seg = get_fs();
	if (!user_mode(regs))
		set_fs(get_ds());

953
	prev_state = exception_enter();
954 955 956
	if (get_isa16_mode(regs->cp0_epc)) {
		if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
		    __get_user(instr[1], (u16 __user *)(epc + 2)))
957
			goto out_sigsegv;
958 959 960 961 962 963 964 965 966 967
		opcode = (instr[0] << 16) | instr[1];
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 12) & ((1 << 4) - 1);
	} else {
		if (__get_user(opcode, (u32 __user *)epc))
			goto out_sigsegv;
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 6) & ((1 << 10) - 1);
968
	}
L
Linus Torvalds 已提交
969

970
	do_trap_or_bp(regs, tcode, "Trap");
971 972

out:
973
	set_fs(seg);
974
	exception_exit(prev_state);
975
	return;
976 977 978

out_sigsegv:
	force_sig(SIGSEGV, current);
979
	goto out;
L
Linus Torvalds 已提交
980 981 982 983
}

asmlinkage void do_ri(struct pt_regs *regs)
{
984 985
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
986
	unsigned long old31 = regs->regs[31];
987
	enum ctx_state prev_state;
988 989
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
990

991
	prev_state = exception_enter();
992 993
	if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
		       SIGILL) == NOTIFY_STOP)
994
		goto out;
995

996
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
997

998
	if (unlikely(compute_return_epc(regs) < 0))
999
		goto out;
R
Ralf Baechle 已提交
1000

1001 1002
	if (get_isa16_mode(regs->cp0_epc)) {
		unsigned short mmop[2] = { 0 };
1003

1004 1005 1006 1007 1008
		if (unlikely(get_user(mmop[0], epc) < 0))
			status = SIGSEGV;
		if (unlikely(get_user(mmop[1], epc) < 0))
			status = SIGSEGV;
		opcode = (mmop[0] << 16) | mmop[1];
1009

1010 1011 1012 1013 1014
		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
	} else {
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
1015

1016 1017 1018 1019 1020 1021 1022 1023 1024
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
	}
1025 1026 1027 1028 1029 1030

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
1031
		regs->regs[31] = old31;
1032 1033
		force_sig(status, current);
	}
1034 1035 1036

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1037 1038
}

1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

1057 1058 1059 1060
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
			cpus_and(tmask, current->cpus_allowed,
				mt_fpu_cpumask);
J
Julia Lawall 已提交
1061
			set_cpus_allowed_ptr(current, &tmask);
1062
			set_thread_flag(TIF_FPUBOUND);
1063 1064 1065 1066 1067
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1084
	void *data)
R
Ralf Baechle 已提交
1085 1086 1087
{
	struct pt_regs *regs = data;

1088
	die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
R
Ralf Baechle 已提交
1089
			      "instruction", regs);
1090
	force_sig(SIGILL, current);
R
Ralf Baechle 已提交
1091 1092 1093 1094

	return NOTIFY_OK;
}

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
static int enable_restore_fp_context(int msa)
{
	int err, was_fpu_owner;

	if (!used_math()) {
		/* First time FP context user. */
		err = init_fpu();
		if (msa && !err)
			enable_msa();
		if (!err)
			set_used_math();
		return err;
	}

	/*
	 * This task has formerly used the FP context.
	 *
	 * If this thread has no live MSA vector context then we can simply
	 * restore the scalar FP context. If it has live MSA vector context
	 * (that is, it has or may have used MSA since last performing a
	 * function call) then we'll need to restore the vector context. This
	 * applies even if we're currently only executing a scalar FP
	 * instruction. This is because if we were to later execute an MSA
	 * instruction then we'd either have to:
	 *
	 *  - Restore the vector context & clobber any registers modified by
	 *    scalar FP instructions between now & then.
	 *
	 * or
	 *
	 *  - Not restore the vector context & lose the most significant bits
	 *    of all vector registers.
	 *
	 * Neither of those options is acceptable. We cannot restore the least
	 * significant bits of the registers now & only restore the most
	 * significant bits later because the most significant bits of any
	 * vector registers whose aliased FP register is modified now will have
	 * been zeroed. We'd have no way to know that when restoring the vector
	 * context & thus may load an outdated value for the most significant
	 * bits of a vector register.
	 */
	if (!msa && !thread_msa_context_live())
		return own_fpu(1);

	/*
	 * This task is using or has previously used MSA. Thus we require
	 * that Status.FR == 1.
	 */
	was_fpu_owner = is_fpu_owner();
	err = own_fpu(0);
	if (err)
		return err;

	enable_msa();
	write_msa_csr(current->thread.fpu.msacsr);
	set_thread_flag(TIF_USEDMSA);

	/*
	 * If this is the first time that the task is using MSA and it has
	 * previously used scalar FP in this time slice then we already nave
	 * FP context which we shouldn't clobber.
	 */
	if (!test_and_set_thread_flag(TIF_MSA_CTX_LIVE) && was_fpu_owner)
		return 0;

	/* We need to restore the vector context. */
	restore_msa(current);
	return 0;
}

L
Linus Torvalds 已提交
1165 1166
asmlinkage void do_cpu(struct pt_regs *regs)
{
1167
	enum ctx_state prev_state;
1168
	unsigned int __user *epc;
1169
	unsigned long old_epc, old31;
1170
	unsigned int opcode;
L
Linus Torvalds 已提交
1171
	unsigned int cpid;
1172
	int status, err;
1173
	unsigned long __maybe_unused flags;
L
Linus Torvalds 已提交
1174

1175
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1176 1177
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

1178 1179 1180
	if (cpid != 2)
		die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1181 1182
	switch (cpid) {
	case 0:
1183 1184
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1185
		old31 = regs->regs[31];
1186 1187
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1188

1189
		if (unlikely(compute_return_epc(regs) < 0))
1190
			goto out;
R
Ralf Baechle 已提交
1191

1192 1193
		if (get_isa16_mode(regs->cp0_epc)) {
			unsigned short mmop[2] = { 0 };
1194

1195 1196 1197 1198 1199
			if (unlikely(get_user(mmop[0], epc) < 0))
				status = SIGSEGV;
			if (unlikely(get_user(mmop[1], epc) < 0))
				status = SIGSEGV;
			opcode = (mmop[0] << 16) | mmop[1];
1200

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
			if (status < 0)
				status = simulate_rdhwr_mm(regs, opcode);
		} else {
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);

			if (status < 0)
				status = simulate_rdhwr_normal(regs, opcode);
		}
1213 1214 1215 1216 1217 1218

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1219
			regs->regs[31] = old31;
1220 1221 1222
			force_sig(status, current);
		}

1223
		goto out;
L
Linus Torvalds 已提交
1224

1225 1226 1227 1228
	case 3:
		/*
		 * Old (MIPS I and MIPS II) processors will set this code
		 * for COP1X opcode instructions that replaced the original
R
Ralf Baechle 已提交
1229
		 * COP3 space.	We don't limit COP1 space instructions in
1230 1231
		 * the emulator according to the CPU ISA, so we want to
		 * treat COP1X instructions consistently regardless of which
R
Ralf Baechle 已提交
1232
		 * code the CPU chose.	Therefore we redirect this trap to
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
		 * the FP emulator too.
		 *
		 * Then some newer FPU-less processors use this code
		 * erroneously too, so they are covered by this choice
		 * as well.
		 */
		if (raw_cpu_has_fpu)
			break;
		/* Fall through.  */

L
Linus Torvalds 已提交
1243
	case 1:
1244
		err = enable_restore_fp_context(0);
L
Linus Torvalds 已提交
1245

1246
		if (!raw_cpu_has_fpu || err) {
1247
			int sig;
1248
			void __user *fault_addr = NULL;
1249
			sig = fpu_emulator_cop1Handler(regs,
1250 1251
						       &current->thread.fpu,
						       0, &fault_addr);
1252
			if (!process_fpemu_return(sig, fault_addr) && !err)
1253
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1254 1255
		}

1256
		goto out;
L
Linus Torvalds 已提交
1257 1258

	case 2:
R
Ralf Baechle 已提交
1259
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1260
		goto out;
L
Linus Torvalds 已提交
1261 1262 1263
	}

	force_sig(SIGILL, current);
1264 1265 1266

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1267 1268
}

1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
asmlinkage void do_msa_fpe(struct pt_regs *regs)
{
	enum ctx_state prev_state;

	prev_state = exception_enter();
	die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
	force_sig(SIGFPE, current);
	exception_exit(prev_state);
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
asmlinkage void do_msa(struct pt_regs *regs)
{
	enum ctx_state prev_state;
	int err;

	prev_state = exception_enter();

	if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
		force_sig(SIGILL, current);
		goto out;
	}

	die_if_kernel("do_msa invoked from kernel context!", regs);

	err = enable_restore_fp_context(1);
	if (err)
		force_sig(SIGILL, current);
out:
	exception_exit(prev_state);
}

L
Linus Torvalds 已提交
1300 1301
asmlinkage void do_mdmx(struct pt_regs *regs)
{
1302 1303 1304
	enum ctx_state prev_state;

	prev_state = exception_enter();
L
Linus Torvalds 已提交
1305
	force_sig(SIGILL, current);
1306
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1307 1308
}

1309 1310 1311
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1312 1313
asmlinkage void do_watch(struct pt_regs *regs)
{
1314
	enum ctx_state prev_state;
1315 1316
	u32 cause;

1317
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1318
	/*
1319 1320
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1321
	 */
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1333
		local_irq_enable();
1334
		force_sig(SIGTRAP, current);
1335
	} else {
1336
		mips_clear_watch_registers();
1337 1338
		local_irq_enable();
	}
1339
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1340 1341 1342 1343
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1344 1345
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;
1346
	enum ctx_state prev_state;
1347

1348
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1349
	show_regs(regs);
1350 1351

	if (multi_match) {
R
Ralf Baechle 已提交
1352
		printk("Index	: %0x\n", read_c0_index());
1353 1354 1355 1356 1357 1358 1359 1360
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

1361
	show_code((unsigned int __user *) regs->cp0_epc);
1362

L
Linus Torvalds 已提交
1363 1364 1365 1366 1367 1368
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1369
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1370 1371
}

R
Ralf Baechle 已提交
1372 1373
asmlinkage void do_mt(struct pt_regs *regs)
{
1374 1375 1376 1377 1378 1379
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1380
		printk(KERN_DEBUG "Thread Underflow\n");
1381 1382
		break;
	case 1:
1383
		printk(KERN_DEBUG "Thread Overflow\n");
1384 1385
		break;
	case 2:
1386
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1387 1388
		break;
	case 3:
1389
		printk(KERN_DEBUG "Gating Storage Exception\n");
1390 1391
		break;
	case 4:
1392
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1393 1394
		break;
	case 5:
M
Masanari Iida 已提交
1395
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1396 1397
		break;
	default:
1398
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1399 1400 1401
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1402 1403 1404 1405 1406 1407
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1408 1409 1410
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1411
		panic("Unexpected DSP exception");
1412 1413 1414 1415

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1416 1417 1418
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1419
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1420 1421 1422 1423 1424 1425 1426 1427
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1443 1444 1445 1446 1447 1448
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1449
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1450
	case CPU_24K:
1451
	case CPU_34K:
1452 1453
	case CPU_74K:
	case CPU_1004K:
1454
	case CPU_1074K:
1455
	case CPU_INTERAPTIV:
1456
	case CPU_PROAPTIV:
J
James Hogan 已提交
1457
	case CPU_P5600:
1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1512
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1513
	case CPU_5KE:
1514
	case CPU_LOONGSON1:
1515 1516 1517 1518 1519
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	if (cpu_has_mips_r2 &&
	    ((current_cpu_data.processor_id && 0xff0000) == PRID_COMP_MIPS)) {
		pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<27) ? "ES " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	} else {
		pr_err("Error bits: %s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	}
L
Linus Torvalds 已提交
1568 1569
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1570
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

L
Leonid Yegoshin 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
asmlinkage void do_ftlb(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	if (cpu_has_mips_r2 &&
	    ((current_cpu_data.processor_id && 0xff0000) == PRID_COMP_MIPS)) {
		pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
		       read_c0_ecc());
		pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
		reg_val = read_c0_cacheerr();
		pr_err("c0_cacheerr == %08x\n", reg_val);

		if ((reg_val & 0xc0000000) == 0xc0000000) {
			pr_err("Decoded c0_cacheerr: FTLB parity error\n");
		} else {
			pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
			       reg_val & (1<<30) ? "secondary" : "primary",
			       reg_val & (1<<31) ? "data" : "insn");
		}
	} else {
		pr_err("FTLB error exception\n");
	}
	/* Just print the cacheerr bits for now */
	cache_parity_error();
}

L
Linus Torvalds 已提交
1609 1610 1611 1612 1613 1614 1615
/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1616
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1617 1618
	unsigned int debug;

1619
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1620 1621
	depc = read_c0_depc();
	debug = read_c0_debug();
1622
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1623 1624 1625 1626 1627 1628 1629 1630
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1631
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1632
		regs->cp0_epc = depc;
1633
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1634 1635
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1636
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1637 1638 1639 1640 1641
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1642
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1643 1644 1645 1646 1647 1648
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1649
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1650
 */
K
Kevin Cernekee 已提交
1651 1652 1653 1654 1655 1656 1657
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1658
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1659
{
1660 1661
	char str[100];

K
Kevin Cernekee 已提交
1662
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1663
	bust_spinlocks(1);
1664 1665 1666 1667
	snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
		 smp_processor_id(), regs->cp0_epc);
	regs->cp0_epc = read_c0_errorepc();
	die(str, regs);
L
Linus Torvalds 已提交
1668 1669
}

1670 1671 1672
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1673
unsigned long exception_handlers[32];
1674
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1675

1676
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1677 1678
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1679
	unsigned long old_handler;
L
Linus Torvalds 已提交
1680

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1692
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1693 1694

	if (n == 0 && cpu_has_divec) {
1695 1696 1697
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1698
		unsigned long jump_mask = ~((1 << 28) - 1);
1699
#endif
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1711 1712 1713 1714
	}
	return (void *)old_handler;
}

1715
static void do_default_vi(void)
1716 1717 1718 1719 1720
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1721
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1722 1723 1724
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1725
	int srssets = current_cpu_data.srsets;
1726
	u16 *h;
1727 1728
	unsigned char *b;

1729
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1730 1731 1732 1733

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1734
	} else
1735
		handler = (unsigned long) addr;
1736
	vi_handlers[n] = handler;
1737 1738 1739

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1740
	if (srs >= srssets)
1741 1742 1743 1744
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1745
			board_bind_eic_interrupt(n, srs);
1746
	} else if (cpu_has_vint) {
1747
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1748
		if (srssets > 1)
1749
			change_c0_srsmap(0xf << n*4, srs << n*4);
1750 1751 1752 1753 1754
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1755
		 * that does normal register saving and standard interrupt exit
1756 1757 1758
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1759
		extern char rollback_except_vec_vi;
1760
		char *vec_start = using_rollback_handler() ?
1761
			&rollback_except_vec_vi : &except_vec_vi;
1762 1763 1764 1765 1766 1767 1768
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
1769 1770 1771
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int mori_offset = &except_vec_vi_mori - vec_start + 2;
#else
1772
		const int mori_offset = &except_vec_vi_mori - vec_start;
1773
#endif
1774
#endif /* CONFIG_MIPS_MT_SMTC */
1775 1776 1777 1778
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1779 1780
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1781 1782
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1783 1784 1785 1786 1787 1788

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1789
			panic("VECTORSPACING too small");
1790 1791
		}

1792 1793 1794 1795 1796 1797
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
1798
#ifdef CONFIG_MIPS_MT_SMTC
1799 1800
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1801 1802
		h = (u16 *)(b + mori_offset);
		*h = (0x100 << n);
1803
#endif /* CONFIG_MIPS_MT_SMTC */
1804 1805 1806 1807
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1808 1809
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1810 1811 1812
	}
	else {
		/*
1813 1814 1815
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1816
		 */
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
1830 1831
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1832
	}
1833

L
Linus Torvalds 已提交
1834 1835 1836
	return (void *)old_handler;
}

1837
void *set_vi_handler(int n, vi_handler_t addr)
1838
{
R
Ralf Baechle 已提交
1839
	return set_vi_srs_handler(n, addr, 0);
1840
}
1841

L
Linus Torvalds 已提交
1842 1843
extern void tlb_init(void);

1844 1845 1846 1847
/*
 * Timer interrupt
 */
int cp0_compare_irq;
1848
EXPORT_SYMBOL_GPL(cp0_compare_irq);
1849
int cp0_compare_irq_shift;
1850 1851 1852 1853 1854 1855 1856

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1857
static int noulri;
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1868
void per_cpu_trap_init(bool is_boot_cpu)
L
Linus Torvalds 已提交
1869 1870 1871
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1872
	unsigned int hwrena = cpu_hwrena_impl_bits;
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1887 1888 1889 1890 1891 1892 1893

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1894
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1895 1896
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
1897
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
1898
		status_set |= ST0_XX;
1899 1900 1901
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
1902
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1903 1904
			 status_set);

1905 1906
	if (cpu_has_mips_r2)
		hwrena |= 0x0000000f;
1907

1908 1909
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
1910

1911 1912
	if (hwrena)
		write_c0_hwrena(hwrena);
1913

1914 1915 1916 1917
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1918
	if (cpu_has_veic || cpu_has_vint) {
1919
		unsigned long sr = set_c0_status(ST0_BEV);
1920
		write_c0_ebase(ebase);
1921
		write_c0_status(sr);
1922
		/* Setting vector spacing enables EI/VI mode  */
1923
		change_c0_intctl(0x3e0, VECTORSPACING);
1924
	}
R
Ralf Baechle 已提交
1925 1926 1927 1928 1929 1930 1931 1932
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1933 1934 1935 1936 1937 1938 1939 1940

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1941 1942 1943
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
1944
		if (cp0_perfcount_irq == cp0_compare_irq)
1945
			cp0_perfcount_irq = -1;
1946 1947
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
1948
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
1949
		cp0_perfcount_irq = -1;
1950 1951
	}

1952 1953 1954
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1955

1956 1957
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
1958 1959 1960 1961 1962 1963

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1964 1965 1966
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
1967 1968 1969
		/* Boot CPU's cache setup in setup_arch(). */
		if (!is_boot_cpu)
			cpu_cache_init();
1970 1971
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1972 1973 1974 1975 1976 1977 1978
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1979 1980
	}
#endif /* CONFIG_MIPS_MT_SMTC */
1981
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
1982 1983
}

1984
/* Install CPU exception handler */
1985
void set_handler(unsigned long offset, void *addr, unsigned long size)
1986
{
1987 1988 1989
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
1990
	memcpy((void *)(ebase + offset), addr, size);
1991
#endif
1992
	local_flush_icache_range(ebase + offset, ebase + offset + size);
1993 1994
}

1995
static char panic_null_cerr[] =
1996 1997
	"Trying to set NULL cache error exception handler";

1998 1999 2000 2001 2002
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
2003
void set_uncached_handler(unsigned long offset, void *addr,
2004
	unsigned long size)
2005
{
2006
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
2007

2008 2009 2010
	if (!addr)
		panic(panic_null_cerr);

2011 2012 2013
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

2014 2015 2016 2017 2018 2019 2020 2021 2022
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
2023 2024
void __init trap_init(void)
{
2025
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
2026
	extern char except_vec4;
2027
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
2028
	unsigned long i;
2029 2030

	check_wait();
L
Linus Torvalds 已提交
2031

2032 2033
#if defined(CONFIG_KGDB)
	if (kgdb_early_setup)
R
Ralf Baechle 已提交
2034
		return; /* Already done */
2035 2036
#endif

2037 2038 2039 2040 2041
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
2042 2043 2044 2045 2046 2047
#ifdef CONFIG_KVM_GUEST
#define KVM_GUEST_KSEG0     0x40000000
        ebase = KVM_GUEST_KSEG0;
#else
        ebase = CKSEG0;
#endif
2048 2049 2050
		if (cpu_has_mips_r2)
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
2051

2052 2053 2054 2055 2056 2057 2058 2059 2060
	if (cpu_has_mmips) {
		unsigned int config3 = read_c0_config3();

		if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
			write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
		else
			write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
	}

K
Kevin Cernekee 已提交
2061 2062
	if (board_ebase_setup)
		board_ebase_setup();
2063
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
2064 2065 2066 2067 2068 2069

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
2070
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
2082
	if (cpu_has_ejtag && board_ejtag_handler_setup)
2083
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
2084 2085 2086 2087 2088 2089 2090 2091

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
2092
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
2093
	 */
2094 2095 2096
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
2097
			set_vi_handler(i, NULL);
2098 2099 2100
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

2116 2117
	set_except_vector(0, using_rollback_handler() ? rollback_handle_int
						      : handle_int);
L
Linus Torvalds 已提交
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
2130 2131 2132
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
2133 2134 2135
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);
2136
	set_except_vector(14, handle_msa_fpe);
L
Linus Torvalds 已提交
2137

2138 2139
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
2140 2141 2142 2143
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
2144
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
2145 2146 2147 2148 2149 2150 2151
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

2152 2153 2154 2155

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

2156 2157 2158
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

L
Leonid Yegoshin 已提交
2159
	set_except_vector(16, handle_ftlb);
2160
	set_except_vector(21, handle_msa);
2161 2162 2163 2164 2165
	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
2166 2167 2168
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

2169
	set_except_vector(26, handle_dsp);
2170

2171 2172 2173
	if (board_cache_error_setup)
		board_cache_error_setup();

2174 2175
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
2176
		set_handler(0x180, &except_vec3_r4000, 0x100);
2177
	else if (cpu_has_4kex)
2178
		set_handler(0x180, &except_vec3_generic, 0x80);
2179
	else
2180
		set_handler(0x080, &except_vec3_generic, 0x80);
2181

2182
	local_flush_icache_range(ebase, ebase + 0x400);
2183 2184

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
2185

2186
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
2187
}