traps.c 53.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
L
Linus Torvalds 已提交
13
 */
14
#include <linux/bug.h>
15
#include <linux/compiler.h>
16
#include <linux/context_tracking.h>
R
Ralf Baechle 已提交
17
#include <linux/kexec.h>
L
Linus Torvalds 已提交
18
#include <linux/init.h>
19
#include <linux/kernel.h>
20
#include <linux/module.h>
L
Linus Torvalds 已提交
21 22 23 24 25
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
26
#include <linux/bootmem.h>
27
#include <linux/interrupt.h>
28
#include <linux/ptrace.h>
29 30
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
31
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
32
#include <linux/notifier.h>
33
#include <linux/kdb.h>
34
#include <linux/irq.h>
35
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
36 37 38 39

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
40
#include <asm/cop2.h>
L
Linus Torvalds 已提交
41
#include <asm/cpu.h>
42
#include <asm/cpu-type.h>
43
#include <asm/dsp.h>
L
Linus Torvalds 已提交
44
#include <asm/fpu.h>
45
#include <asm/fpu_emulator.h>
46
#include <asm/idle.h>
R
Ralf Baechle 已提交
47 48
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
49
#include <asm/module.h>
50
#include <asm/msa.h>
L
Linus Torvalds 已提交
51 52 53 54 55 56
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
57
#include <asm/watch.h>
L
Linus Torvalds 已提交
58 59
#include <asm/mmu_context.h>
#include <asm/types.h>
60
#include <asm/stacktrace.h>
61
#include <asm/uasm.h>
L
Linus Torvalds 已提交
62

63 64
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
65
extern asmlinkage void handle_int(void);
66 67 68
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
69 70 71 72 73 74 75
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
76 77
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
78 79 80 81
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
extern asmlinkage void handle_fpe(void);
L
Leonid Yegoshin 已提交
82
extern asmlinkage void handle_ftlb(void);
83
extern asmlinkage void handle_msa(void);
L
Linus Torvalds 已提交
84 85
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
86
extern asmlinkage void handle_mt(void);
87
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
88 89 90 91 92
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
93 94 95
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
96
void (*board_ebase_setup)(void);
97
void(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
98

F
Franck Bui-Huu 已提交
99
static void show_raw_backtrace(unsigned long reg29)
100
{
101
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
102 103 104 105 106 107
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
108 109 110 111 112 113
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
114
		}
115 116
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
117
	}
118
	printk("\n");
119 120
}

121
#ifdef CONFIG_KALLSYMS
122
int raw_show_trace;
123 124 125 126 127 128
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
129
#endif
F
Franck Bui-Huu 已提交
130

R
Ralf Baechle 已提交
131
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
132
{
F
Franck Bui-Huu 已提交
133 134
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
135 136
	unsigned long pc = regs->cp0_epc;

137 138 139
	if (!task)
		task = current;

140
	if (raw_show_trace || !__kernel_text_address(pc)) {
141
		show_raw_backtrace(sp);
142 143 144
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
145
	do {
146
		print_ip_sym(pc);
147
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
148
	} while (pc);
149 150 151
	printk("\n");
}

L
Linus Torvalds 已提交
152 153 154 155
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
156 157
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
158 159 160 161
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
162
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
163 164 165 166 167

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
R
Ralf Baechle 已提交
168
			printk("\n	 ");
L
Linus Torvalds 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181 182
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
183
	show_backtrace(task, regs);
184 185 186 187 188 189 190 191 192 193 194 195 196 197
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
198 199 200 201 202
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
203 204 205 206 207
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
208 209
}

210
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
211 212
{
	long i;
213
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
214 215 216

	printk("\nCode:");

217 218
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
219 220
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
221
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
222 223 224
			printk(" (Bad address in epc)\n");
			break;
		}
225
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
226 227 228
	}
}

R
Ralf Baechle 已提交
229
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
230 231 232 233 234
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

235
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

255 256 257
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
258 259 260 261 262 263
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
264 265
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
L
Linus Torvalds 已提交
266
	printk("    %s\n", print_tainted());
267 268
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
269

R
Ralf Baechle 已提交
270
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
271

272
	if (cpu_has_3kex) {
273 274 275 276 277 278 279 280 281 282 283 284
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
285
	} else if (cpu_has_4kex) {
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
312 313 314 315 316 317 318 319 320
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

321 322
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
323 324
}

R
Ralf Baechle 已提交
325 326 327 328 329 330 331 332
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
333
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
334
{
335
	const int field = 2 * sizeof(unsigned long);
336
	mm_segment_t old_fs = get_fs();
337

R
Ralf Baechle 已提交
338
	__show_regs(regs);
L
Linus Torvalds 已提交
339
	print_modules();
340 341 342 343 344 345 346 347 348 349 350
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

351 352 353
	if (!user_mode(regs))
		/* Necessary for getting the correct stack content */
		set_fs(KERNEL_DS);
354
	show_stacktrace(current, regs);
355
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
356
	printk("\n");
357
	set_fs(old_fs);
L
Linus Torvalds 已提交
358 359
}

D
David Daney 已提交
360 361 362 363 364
static int regs_to_trapnr(struct pt_regs *regs)
{
	return (regs->cp0_cause >> 2) & 0x1f;
}

W
Wu Zhangjin 已提交
365
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
366

D
David Daney 已提交
367
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
368 369
{
	static int die_counter;
370
	int sig = SIGSEGV;
371
#ifdef CONFIG_MIPS_MT_SMTC
372
	unsigned long dvpret;
373
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
374

375 376
	oops_enter();

377 378
	if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
		       SIGSEGV) == NOTIFY_STOP)
379
		sig = 0;
380

L
Linus Torvalds 已提交
381
	console_verbose();
W
Wu Zhangjin 已提交
382
	raw_spin_lock_irq(&die_lock);
383 384 385
#ifdef CONFIG_MIPS_MT_SMTC
	dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
386 387 388 389
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
390

391
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
392
	show_registers(regs);
393
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
394
	raw_spin_unlock_irq(&die_lock);
395

396 397
	oops_exit();

398 399 400 401
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
402
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
403 404 405 406
		ssleep(5);
		panic("Fatal exception");
	}

R
Ralf Baechle 已提交
407 408 409
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

410
	do_exit(sig);
L
Linus Torvalds 已提交
411 412
}

413 414
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
415

416 417 418
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;
437
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
438

439
	prev_state = exception_enter();
R
Ralf Baechle 已提交
440
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
441 442 443 444 445 446 447
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
448
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
449 450 451

	switch (action) {
	case MIPS_BE_DISCARD:
452
		goto out;
L
Linus Torvalds 已提交
453 454 455
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
456
			goto out;
L
Linus Torvalds 已提交
457 458 459 460 461 462 463 464 465 466 467 468
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
469 470
	if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
		       SIGBUS) == NOTIFY_STOP)
471
		goto out;
472

L
Linus Torvalds 已提交
473 474
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
475 476 477

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
478 479 480
}

/*
481
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
482 483 484 485 486 487 488 489
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
490
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
491 492 493
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
494
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
495
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
496

497 498 499 500 501 502
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
503 504 505 506
/*
 * The ll_bit is cleared by r*_switch.S
 */

507 508
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
509

510
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
511
{
R
Ralf Baechle 已提交
512
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
513 514 515 516 517 518 519 520 521 522 523 524
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
525
	vaddr = (unsigned long __user *)
526
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
527

528 529 530 531
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
532 533 534 535 536 537 538 539 540 541 542 543 544 545

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

546
	return 0;
L
Linus Torvalds 已提交
547 548
}

549
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
550
{
R
Ralf Baechle 已提交
551 552
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
553 554 555 556 557 558 559 560 561 562 563 564
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
565
	vaddr = (unsigned long __user *)
566
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
567 568
	reg = (opcode & RT) >> 16;

569 570
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
571 572 573 574 575 576

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
577
		return 0;
L
Linus Torvalds 已提交
578 579 580 581
	}

	preempt_enable();

582 583
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
584 585 586

	regs->regs[reg] = 1;

587
	return 0;
L
Linus Torvalds 已提交
588 589 590 591 592 593 594 595 596
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
597
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
598
{
599 600
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
601
				1, regs, 0);
602
		return simulate_ll(regs, opcode);
603 604 605
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
606
				1, regs, 0);
607
		return simulate_sc(regs, opcode);
608
	}
L
Linus Torvalds 已提交
609

610
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
611 612
}

R
Ralf Baechle 已提交
613 614
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
615
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
616
 */
617
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
618
{
A
Al Viro 已提交
619
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
620

621 622 623 624 625 626 627 628 629 630 631 632 633 634
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
	case 0:		/* CPU number */
		regs->regs[rt] = smp_processor_id();
		return 0;
	case 1:		/* SYNCI length */
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
	case 2:		/* Read count register */
		regs->regs[rt] = read_c0_count();
		return 0;
	case 3:		/* Count register resolution */
635
		switch (current_cpu_type()) {
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
	case 29:
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
654 655 656
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
673 674
	}

D
Daniel Jacobowitz 已提交
675
	/* Not ours.  */
676 677
	return -1;
}
678

679 680
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
681 682
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
683
				1, regs, 0);
684
		return 0;
685
	}
686 687

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
688 689
}

L
Linus Torvalds 已提交
690 691
asmlinkage void do_ov(struct pt_regs *regs)
{
692
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
693 694
	siginfo_t info;

695
	prev_state = exception_enter();
696 697
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
698 699 700
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
701
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
702
	force_sig_info(SIGFPE, &info, current);
703
	exception_exit(prev_state);
L
Linus Torvalds 已提交
704 705
}

706
int process_fpemu_return(int sig, void __user *fault_addr)
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
{
	if (sig == SIGSEGV || sig == SIGBUS) {
		struct siginfo si = {0};
		si.si_addr = fault_addr;
		si.si_signo = sig;
		if (sig == SIGSEGV) {
			if (find_vma(current->mm, (unsigned long)fault_addr))
				si.si_code = SEGV_ACCERR;
			else
				si.si_code = SEGV_MAPERR;
		} else {
			si.si_code = BUS_ADRERR;
		}
		force_sig_info(sig, &si, current);
		return 1;
	} else if (sig) {
		force_sig(sig, current);
		return 1;
	} else {
		return 0;
	}
}

L
Linus Torvalds 已提交
730 731 732 733 734
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
735
	enum ctx_state prev_state;
736
	siginfo_t info = {0};
737

738
	prev_state = exception_enter();
739 740
	if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
		       SIGFPE) == NOTIFY_STOP)
741
		goto out;
742 743
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
744 745
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;
746
		void __user *fault_addr = NULL;
L
Linus Torvalds 已提交
747 748

		/*
749
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
750 751 752 753 754 755 756 757
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
758
		/* Ensure 'resume' not overwrite saved fp context again. */
759
		lose_fpu(1);
L
Linus Torvalds 已提交
760 761

		/* Run the emulator */
762 763
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
L
Linus Torvalds 已提交
764 765 766 767 768

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
769
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
770 771

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
772
		own_fpu(1);	/* Using the FPU again.	 */
L
Linus Torvalds 已提交
773 774

		/* If something went wrong, signal */
775
		process_fpemu_return(sig, fault_addr);
L
Linus Torvalds 已提交
776

777
		goto out;
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
794 795 796

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
797 798
}

799 800
static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
	const char *str)
L
Linus Torvalds 已提交
801 802
{
	siginfo_t info;
803
	char b[40];
L
Linus Torvalds 已提交
804

805
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
D
David Daney 已提交
806
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
807 808 809
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

810 811
	if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
		       SIGTRAP) == NOTIFY_STOP)
812 813
		return;

L
Linus Torvalds 已提交
814
	/*
815 816 817
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
818 819
	 * But should we continue the brokenness???  --macro
	 */
820 821 822 823 824 825
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
826 827 828 829 830
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
831
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
832 833
		force_sig_info(SIGFPE, &info, current);
		break;
834
	case BRK_BUG:
835 836
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
837
		break;
838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
	case BRK_MEMU:
		/*
		 * Address errors may be deliberately induced by the FPU
		 * emulator to retake control of the CPU after executing the
		 * instruction in the delay slot of an emulated branch.
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
853
	default:
854 855
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
856 857
		force_sig(SIGTRAP, current);
	}
858 859 860 861 862
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
863
	enum ctx_state prev_state;
864 865 866
	unsigned long epc;
	u16 instr[2];

867
	prev_state = exception_enter();
868 869 870 871 872 873 874 875 876 877 878 879 880 881
	if (get_isa16_mode(regs->cp0_epc)) {
		/* Calculate EPC. */
		epc = exception_epc(regs);
		if (cpu_has_mmips) {
			if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
			    (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
				goto out_sigsegv;
		    opcode = (instr[0] << 16) | instr[1];
		} else {
		    /* MIPS16e mode */
		    if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
				goto out_sigsegv;
		    bcode = (instr[0] >> 6) & 0x3f;
		    do_trap_or_bp(regs, bcode, "Break");
882
		    goto out;
883 884 885 886 887
		}
	} else {
		if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
			goto out_sigsegv;
	}
888 889 890 891 892 893 894 895 896 897 898

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode >= (1 << 10))
		bcode >>= 10;

D
David Daney 已提交
899 900 901 902 903 904
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
	case BRK_KPROBE_BP:
905 906
		if (notify_die(DIE_BREAK, "debug", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
907
			goto out;
D
David Daney 已提交
908 909 910
		else
			break;
	case BRK_KPROBE_SSTEPBP:
911 912
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
913
			goto out;
D
David Daney 已提交
914 915 916 917 918 919
		else
			break;
	default:
		break;
	}

920
	do_trap_or_bp(regs, bcode, "Break");
921 922 923

out:
	exception_exit(prev_state);
924
	return;
925 926 927

out_sigsegv:
	force_sig(SIGSEGV, current);
928
	goto out;
L
Linus Torvalds 已提交
929 930 931 932
}

asmlinkage void do_tr(struct pt_regs *regs)
{
933
	u32 opcode, tcode = 0;
934
	enum ctx_state prev_state;
935
	u16 instr[2];
936
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
L
Linus Torvalds 已提交
937

938
	prev_state = exception_enter();
939 940 941
	if (get_isa16_mode(regs->cp0_epc)) {
		if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
		    __get_user(instr[1], (u16 __user *)(epc + 2)))
942
			goto out_sigsegv;
943 944 945 946 947 948 949 950 951 952
		opcode = (instr[0] << 16) | instr[1];
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 12) & ((1 << 4) - 1);
	} else {
		if (__get_user(opcode, (u32 __user *)epc))
			goto out_sigsegv;
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 6) & ((1 << 10) - 1);
953
	}
L
Linus Torvalds 已提交
954

955
	do_trap_or_bp(regs, tcode, "Trap");
956 957 958

out:
	exception_exit(prev_state);
959
	return;
960 961 962

out_sigsegv:
	force_sig(SIGSEGV, current);
963
	goto out;
L
Linus Torvalds 已提交
964 965 966 967
}

asmlinkage void do_ri(struct pt_regs *regs)
{
968 969
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
970
	unsigned long old31 = regs->regs[31];
971
	enum ctx_state prev_state;
972 973
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
974

975
	prev_state = exception_enter();
976 977
	if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
		       SIGILL) == NOTIFY_STOP)
978
		goto out;
979

980
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
981

982
	if (unlikely(compute_return_epc(regs) < 0))
983
		goto out;
R
Ralf Baechle 已提交
984

985 986
	if (get_isa16_mode(regs->cp0_epc)) {
		unsigned short mmop[2] = { 0 };
987

988 989 990 991 992
		if (unlikely(get_user(mmop[0], epc) < 0))
			status = SIGSEGV;
		if (unlikely(get_user(mmop[1], epc) < 0))
			status = SIGSEGV;
		opcode = (mmop[0] << 16) | mmop[1];
993

994 995 996 997 998
		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
	} else {
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
999

1000 1001 1002 1003 1004 1005 1006 1007 1008
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
	}
1009 1010 1011 1012 1013 1014

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
1015
		regs->regs[31] = old31;
1016 1017
		force_sig(status, current);
	}
1018 1019 1020

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1021 1022
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

1041 1042 1043 1044
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
			cpus_and(tmask, current->cpus_allowed,
				mt_fpu_cpumask);
J
Julia Lawall 已提交
1045
			set_cpus_allowed_ptr(current, &tmask);
1046
			set_thread_flag(TIF_FPUBOUND);
1047 1048 1049 1050 1051
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1068
	void *data)
R
Ralf Baechle 已提交
1069 1070 1071
{
	struct pt_regs *regs = data;

1072
	die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
R
Ralf Baechle 已提交
1073
			      "instruction", regs);
1074
	force_sig(SIGILL, current);
R
Ralf Baechle 已提交
1075 1076 1077 1078

	return NOTIFY_OK;
}

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
static int enable_restore_fp_context(int msa)
{
	int err, was_fpu_owner;

	if (!used_math()) {
		/* First time FP context user. */
		err = init_fpu();
		if (msa && !err)
			enable_msa();
		if (!err)
			set_used_math();
		return err;
	}

	/*
	 * This task has formerly used the FP context.
	 *
	 * If this thread has no live MSA vector context then we can simply
	 * restore the scalar FP context. If it has live MSA vector context
	 * (that is, it has or may have used MSA since last performing a
	 * function call) then we'll need to restore the vector context. This
	 * applies even if we're currently only executing a scalar FP
	 * instruction. This is because if we were to later execute an MSA
	 * instruction then we'd either have to:
	 *
	 *  - Restore the vector context & clobber any registers modified by
	 *    scalar FP instructions between now & then.
	 *
	 * or
	 *
	 *  - Not restore the vector context & lose the most significant bits
	 *    of all vector registers.
	 *
	 * Neither of those options is acceptable. We cannot restore the least
	 * significant bits of the registers now & only restore the most
	 * significant bits later because the most significant bits of any
	 * vector registers whose aliased FP register is modified now will have
	 * been zeroed. We'd have no way to know that when restoring the vector
	 * context & thus may load an outdated value for the most significant
	 * bits of a vector register.
	 */
	if (!msa && !thread_msa_context_live())
		return own_fpu(1);

	/*
	 * This task is using or has previously used MSA. Thus we require
	 * that Status.FR == 1.
	 */
	was_fpu_owner = is_fpu_owner();
	err = own_fpu(0);
	if (err)
		return err;

	enable_msa();
	write_msa_csr(current->thread.fpu.msacsr);
	set_thread_flag(TIF_USEDMSA);

	/*
	 * If this is the first time that the task is using MSA and it has
	 * previously used scalar FP in this time slice then we already nave
	 * FP context which we shouldn't clobber.
	 */
	if (!test_and_set_thread_flag(TIF_MSA_CTX_LIVE) && was_fpu_owner)
		return 0;

	/* We need to restore the vector context. */
	restore_msa(current);
	return 0;
}

L
Linus Torvalds 已提交
1149 1150
asmlinkage void do_cpu(struct pt_regs *regs)
{
1151
	enum ctx_state prev_state;
1152
	unsigned int __user *epc;
1153
	unsigned long old_epc, old31;
1154
	unsigned int opcode;
L
Linus Torvalds 已提交
1155
	unsigned int cpid;
1156
	int status, err;
1157
	unsigned long __maybe_unused flags;
L
Linus Torvalds 已提交
1158

1159
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1160 1161
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

1162 1163 1164
	if (cpid != 2)
		die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1165 1166
	switch (cpid) {
	case 0:
1167 1168
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1169
		old31 = regs->regs[31];
1170 1171
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1172

1173
		if (unlikely(compute_return_epc(regs) < 0))
1174
			goto out;
R
Ralf Baechle 已提交
1175

1176 1177
		if (get_isa16_mode(regs->cp0_epc)) {
			unsigned short mmop[2] = { 0 };
1178

1179 1180 1181 1182 1183
			if (unlikely(get_user(mmop[0], epc) < 0))
				status = SIGSEGV;
			if (unlikely(get_user(mmop[1], epc) < 0))
				status = SIGSEGV;
			opcode = (mmop[0] << 16) | mmop[1];
1184

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
			if (status < 0)
				status = simulate_rdhwr_mm(regs, opcode);
		} else {
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);

			if (status < 0)
				status = simulate_rdhwr_normal(regs, opcode);
		}
1197 1198 1199 1200 1201 1202

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1203
			regs->regs[31] = old31;
1204 1205 1206
			force_sig(status, current);
		}

1207
		goto out;
L
Linus Torvalds 已提交
1208

1209 1210 1211 1212
	case 3:
		/*
		 * Old (MIPS I and MIPS II) processors will set this code
		 * for COP1X opcode instructions that replaced the original
R
Ralf Baechle 已提交
1213
		 * COP3 space.	We don't limit COP1 space instructions in
1214 1215
		 * the emulator according to the CPU ISA, so we want to
		 * treat COP1X instructions consistently regardless of which
R
Ralf Baechle 已提交
1216
		 * code the CPU chose.	Therefore we redirect this trap to
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
		 * the FP emulator too.
		 *
		 * Then some newer FPU-less processors use this code
		 * erroneously too, so they are covered by this choice
		 * as well.
		 */
		if (raw_cpu_has_fpu)
			break;
		/* Fall through.  */

L
Linus Torvalds 已提交
1227
	case 1:
1228
		err = enable_restore_fp_context(0);
L
Linus Torvalds 已提交
1229

1230
		if (!raw_cpu_has_fpu || err) {
1231
			int sig;
1232
			void __user *fault_addr = NULL;
1233
			sig = fpu_emulator_cop1Handler(regs,
1234 1235
						       &current->thread.fpu,
						       0, &fault_addr);
1236
			if (!process_fpemu_return(sig, fault_addr) && !err)
1237
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1238 1239
		}

1240
		goto out;
L
Linus Torvalds 已提交
1241 1242

	case 2:
R
Ralf Baechle 已提交
1243
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1244
		goto out;
L
Linus Torvalds 已提交
1245 1246 1247
	}

	force_sig(SIGILL, current);
1248 1249 1250

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1251 1252
}

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
asmlinkage void do_msa(struct pt_regs *regs)
{
	enum ctx_state prev_state;
	int err;

	prev_state = exception_enter();

	if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
		force_sig(SIGILL, current);
		goto out;
	}

	die_if_kernel("do_msa invoked from kernel context!", regs);

	err = enable_restore_fp_context(1);
	if (err)
		force_sig(SIGILL, current);
out:
	exception_exit(prev_state);
}

L
Linus Torvalds 已提交
1274 1275
asmlinkage void do_mdmx(struct pt_regs *regs)
{
1276 1277 1278
	enum ctx_state prev_state;

	prev_state = exception_enter();
L
Linus Torvalds 已提交
1279
	force_sig(SIGILL, current);
1280
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1281 1282
}

1283 1284 1285
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1286 1287
asmlinkage void do_watch(struct pt_regs *regs)
{
1288
	enum ctx_state prev_state;
1289 1290
	u32 cause;

1291
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1292
	/*
1293 1294
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1295
	 */
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1307
		local_irq_enable();
1308
		force_sig(SIGTRAP, current);
1309
	} else {
1310
		mips_clear_watch_registers();
1311 1312
		local_irq_enable();
	}
1313
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1314 1315 1316 1317
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1318 1319
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;
1320
	enum ctx_state prev_state;
1321

1322
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1323
	show_regs(regs);
1324 1325

	if (multi_match) {
R
Ralf Baechle 已提交
1326
		printk("Index	: %0x\n", read_c0_index());
1327 1328 1329 1330 1331 1332 1333 1334
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

1335
	show_code((unsigned int __user *) regs->cp0_epc);
1336

L
Linus Torvalds 已提交
1337 1338 1339 1340 1341 1342
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1343
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1344 1345
}

R
Ralf Baechle 已提交
1346 1347
asmlinkage void do_mt(struct pt_regs *regs)
{
1348 1349 1350 1351 1352 1353
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1354
		printk(KERN_DEBUG "Thread Underflow\n");
1355 1356
		break;
	case 1:
1357
		printk(KERN_DEBUG "Thread Overflow\n");
1358 1359
		break;
	case 2:
1360
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1361 1362
		break;
	case 3:
1363
		printk(KERN_DEBUG "Gating Storage Exception\n");
1364 1365
		break;
	case 4:
1366
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1367 1368
		break;
	case 5:
M
Masanari Iida 已提交
1369
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1370 1371
		break;
	default:
1372
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1373 1374 1375
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1376 1377 1378 1379 1380 1381
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1382 1383 1384
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1385
		panic("Unexpected DSP exception");
1386 1387 1388 1389

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1390 1391 1392
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1393
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1394 1395 1396 1397 1398 1399 1400 1401
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1417 1418 1419 1420 1421 1422
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1423
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1424
	case CPU_24K:
1425
	case CPU_34K:
1426 1427
	case CPU_74K:
	case CPU_1004K:
1428
	case CPU_1074K:
1429
	case CPU_INTERAPTIV:
1430
	case CPU_PROAPTIV:
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1485
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1486
	case CPU_5KE:
1487
	case CPU_LOONGSON1:
1488 1489 1490 1491 1492
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	if (cpu_has_mips_r2 &&
	    ((current_cpu_data.processor_id && 0xff0000) == PRID_COMP_MIPS)) {
		pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<27) ? "ES " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	} else {
		pr_err("Error bits: %s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	}
L
Linus Torvalds 已提交
1541 1542
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1543
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

L
Leonid Yegoshin 已提交
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
asmlinkage void do_ftlb(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	if (cpu_has_mips_r2 &&
	    ((current_cpu_data.processor_id && 0xff0000) == PRID_COMP_MIPS)) {
		pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
		       read_c0_ecc());
		pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
		reg_val = read_c0_cacheerr();
		pr_err("c0_cacheerr == %08x\n", reg_val);

		if ((reg_val & 0xc0000000) == 0xc0000000) {
			pr_err("Decoded c0_cacheerr: FTLB parity error\n");
		} else {
			pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
			       reg_val & (1<<30) ? "secondary" : "primary",
			       reg_val & (1<<31) ? "data" : "insn");
		}
	} else {
		pr_err("FTLB error exception\n");
	}
	/* Just print the cacheerr bits for now */
	cache_parity_error();
}

L
Linus Torvalds 已提交
1582 1583 1584 1585 1586 1587 1588
/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1589
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1590 1591
	unsigned int debug;

1592
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1593 1594
	depc = read_c0_depc();
	debug = read_c0_debug();
1595
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1596 1597 1598 1599 1600 1601 1602 1603
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1604
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1605
		regs->cp0_epc = depc;
1606
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1607 1608
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1609
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1610 1611 1612 1613 1614
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1615
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1616 1617 1618 1619 1620 1621
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1622
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1623
 */
K
Kevin Cernekee 已提交
1624 1625 1626 1627 1628 1629 1630
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1631
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1632
{
1633 1634
	char str[100];

K
Kevin Cernekee 已提交
1635
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1636
	bust_spinlocks(1);
1637 1638 1639 1640
	snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
		 smp_processor_id(), regs->cp0_epc);
	regs->cp0_epc = read_c0_errorepc();
	die(str, regs);
L
Linus Torvalds 已提交
1641 1642
}

1643 1644 1645
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1646
unsigned long exception_handlers[32];
1647
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1648

1649
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1650 1651
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1652
	unsigned long old_handler;
L
Linus Torvalds 已提交
1653

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1665
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1666 1667

	if (n == 0 && cpu_has_divec) {
1668 1669 1670
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1671
		unsigned long jump_mask = ~((1 << 28) - 1);
1672
#endif
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1684 1685 1686 1687
	}
	return (void *)old_handler;
}

1688
static void do_default_vi(void)
1689 1690 1691 1692 1693
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1694
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1695 1696 1697
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1698
	int srssets = current_cpu_data.srsets;
1699
	u16 *h;
1700 1701
	unsigned char *b;

1702
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1703 1704 1705 1706

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1707
	} else
1708
		handler = (unsigned long) addr;
1709
	vi_handlers[n] = handler;
1710 1711 1712

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1713
	if (srs >= srssets)
1714 1715 1716 1717
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1718
			board_bind_eic_interrupt(n, srs);
1719
	} else if (cpu_has_vint) {
1720
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1721
		if (srssets > 1)
1722
			change_c0_srsmap(0xf << n*4, srs << n*4);
1723 1724 1725 1726 1727
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1728
		 * that does normal register saving and standard interrupt exit
1729 1730 1731
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1732
		extern char rollback_except_vec_vi;
1733
		char *vec_start = using_rollback_handler() ?
1734
			&rollback_except_vec_vi : &except_vec_vi;
1735 1736 1737 1738 1739 1740 1741
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
1742 1743 1744
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int mori_offset = &except_vec_vi_mori - vec_start + 2;
#else
1745
		const int mori_offset = &except_vec_vi_mori - vec_start;
1746
#endif
1747
#endif /* CONFIG_MIPS_MT_SMTC */
1748 1749 1750 1751
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1752 1753
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1754 1755
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1756 1757 1758 1759 1760 1761

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1762
			panic("VECTORSPACING too small");
1763 1764
		}

1765 1766 1767 1768 1769 1770
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
1771
#ifdef CONFIG_MIPS_MT_SMTC
1772 1773
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1774 1775
		h = (u16 *)(b + mori_offset);
		*h = (0x100 << n);
1776
#endif /* CONFIG_MIPS_MT_SMTC */
1777 1778 1779 1780
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1781 1782
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1783 1784 1785
	}
	else {
		/*
1786 1787 1788
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1789
		 */
1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
1803 1804
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1805
	}
1806

L
Linus Torvalds 已提交
1807 1808 1809
	return (void *)old_handler;
}

1810
void *set_vi_handler(int n, vi_handler_t addr)
1811
{
R
Ralf Baechle 已提交
1812
	return set_vi_srs_handler(n, addr, 0);
1813
}
1814

L
Linus Torvalds 已提交
1815 1816
extern void tlb_init(void);

1817 1818 1819 1820
/*
 * Timer interrupt
 */
int cp0_compare_irq;
1821
EXPORT_SYMBOL_GPL(cp0_compare_irq);
1822
int cp0_compare_irq_shift;
1823 1824 1825 1826 1827 1828 1829

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1830
static int noulri;
1831 1832 1833 1834 1835 1836 1837 1838 1839 1840

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1841
void per_cpu_trap_init(bool is_boot_cpu)
L
Linus Torvalds 已提交
1842 1843 1844
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1845
	unsigned int hwrena = cpu_hwrena_impl_bits;
1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1860 1861 1862 1863 1864 1865 1866

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1867
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1868 1869
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
1870
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
1871
		status_set |= ST0_XX;
1872 1873 1874
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
1875
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1876 1877
			 status_set);

1878 1879
	if (cpu_has_mips_r2)
		hwrena |= 0x0000000f;
1880

1881 1882
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
1883

1884 1885
	if (hwrena)
		write_c0_hwrena(hwrena);
1886

1887 1888 1889 1890
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1891
	if (cpu_has_veic || cpu_has_vint) {
1892
		unsigned long sr = set_c0_status(ST0_BEV);
1893
		write_c0_ebase(ebase);
1894
		write_c0_status(sr);
1895
		/* Setting vector spacing enables EI/VI mode  */
1896
		change_c0_intctl(0x3e0, VECTORSPACING);
1897
	}
R
Ralf Baechle 已提交
1898 1899 1900 1901 1902 1903 1904 1905
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1906 1907 1908 1909 1910 1911 1912 1913

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1914 1915 1916
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
1917
		if (cp0_perfcount_irq == cp0_compare_irq)
1918
			cp0_perfcount_irq = -1;
1919 1920
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
1921
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
1922
		cp0_perfcount_irq = -1;
1923 1924
	}

1925 1926 1927
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1928

1929 1930
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
1931 1932 1933 1934 1935 1936

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1937 1938 1939
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
1940 1941 1942
		/* Boot CPU's cache setup in setup_arch(). */
		if (!is_boot_cpu)
			cpu_cache_init();
1943 1944
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1945 1946 1947 1948 1949 1950 1951
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1952 1953
	}
#endif /* CONFIG_MIPS_MT_SMTC */
1954
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
1955 1956
}

1957
/* Install CPU exception handler */
1958
void set_handler(unsigned long offset, void *addr, unsigned long size)
1959
{
1960 1961 1962
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
1963
	memcpy((void *)(ebase + offset), addr, size);
1964
#endif
1965
	local_flush_icache_range(ebase + offset, ebase + offset + size);
1966 1967
}

1968
static char panic_null_cerr[] =
1969 1970
	"Trying to set NULL cache error exception handler";

1971 1972 1973 1974 1975
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
1976
void set_uncached_handler(unsigned long offset, void *addr,
1977
	unsigned long size)
1978
{
1979
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
1980

1981 1982 1983
	if (!addr)
		panic(panic_null_cerr);

1984 1985 1986
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

1987 1988 1989 1990 1991 1992 1993 1994 1995
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
1996 1997
void __init trap_init(void)
{
1998
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
1999
	extern char except_vec4;
2000
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
2001
	unsigned long i;
2002 2003

	check_wait();
L
Linus Torvalds 已提交
2004

2005 2006
#if defined(CONFIG_KGDB)
	if (kgdb_early_setup)
R
Ralf Baechle 已提交
2007
		return; /* Already done */
2008 2009
#endif

2010 2011 2012 2013 2014
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
2015 2016 2017 2018 2019 2020
#ifdef CONFIG_KVM_GUEST
#define KVM_GUEST_KSEG0     0x40000000
        ebase = KVM_GUEST_KSEG0;
#else
        ebase = CKSEG0;
#endif
2021 2022 2023
		if (cpu_has_mips_r2)
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
2024

2025 2026 2027 2028 2029 2030 2031 2032 2033
	if (cpu_has_mmips) {
		unsigned int config3 = read_c0_config3();

		if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
			write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
		else
			write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
	}

K
Kevin Cernekee 已提交
2034 2035
	if (board_ebase_setup)
		board_ebase_setup();
2036
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
2037 2038 2039 2040 2041 2042

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
2043
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
2055
	if (cpu_has_ejtag && board_ejtag_handler_setup)
2056
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
2057 2058 2059 2060 2061 2062 2063 2064

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
2065
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
2066
	 */
2067 2068 2069
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
2070
			set_vi_handler(i, NULL);
2071 2072 2073
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

2089 2090
	set_except_vector(0, using_rollback_handler() ? rollback_handle_int
						      : handle_int);
L
Linus Torvalds 已提交
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
2103 2104 2105
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
2106 2107 2108 2109
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);

2110 2111
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
2112 2113 2114 2115
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
2116
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
2117 2118 2119 2120 2121 2122 2123
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

2124 2125 2126 2127

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

2128 2129 2130
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

L
Leonid Yegoshin 已提交
2131
	set_except_vector(16, handle_ftlb);
2132
	set_except_vector(21, handle_msa);
2133 2134 2135 2136 2137
	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
2138 2139 2140
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

2141
	set_except_vector(26, handle_dsp);
2142

2143 2144 2145
	if (board_cache_error_setup)
		board_cache_error_setup();

2146 2147
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
2148
		set_handler(0x180, &except_vec3_r4000, 0x100);
2149
	else if (cpu_has_4kex)
2150
		set_handler(0x180, &except_vec3_generic, 0x80);
2151
	else
2152
		set_handler(0x080, &except_vec3_generic, 0x80);
2153

2154
	local_flush_icache_range(ebase, ebase + 0x400);
2155 2156

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
2157

2158
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
2159
}