traps.c 55.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
12
 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc.  All rights reserved.
13
 * Copyright (C) 2014, Imagination Technologies Ltd.
L
Linus Torvalds 已提交
14
 */
15
#include <linux/bug.h>
16
#include <linux/compiler.h>
17
#include <linux/context_tracking.h>
18
#include <linux/cpu_pm.h>
R
Ralf Baechle 已提交
19
#include <linux/kexec.h>
L
Linus Torvalds 已提交
20
#include <linux/init.h>
21
#include <linux/kernel.h>
22
#include <linux/module.h>
L
Linus Torvalds 已提交
23 24 25 26 27
#include <linux/mm.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
28
#include <linux/bootmem.h>
29
#include <linux/interrupt.h>
30
#include <linux/ptrace.h>
31 32
#include <linux/kgdb.h>
#include <linux/kdebug.h>
D
David Daney 已提交
33
#include <linux/kprobes.h>
R
Ralf Baechle 已提交
34
#include <linux/notifier.h>
35
#include <linux/kdb.h>
36
#include <linux/irq.h>
37
#include <linux/perf_event.h>
L
Linus Torvalds 已提交
38 39 40 41

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
R
Ralf Baechle 已提交
42
#include <asm/cop2.h>
L
Linus Torvalds 已提交
43
#include <asm/cpu.h>
44
#include <asm/cpu-type.h>
45
#include <asm/dsp.h>
L
Linus Torvalds 已提交
46
#include <asm/fpu.h>
47
#include <asm/fpu_emulator.h>
48
#include <asm/idle.h>
R
Ralf Baechle 已提交
49 50
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
51
#include <asm/module.h>
52
#include <asm/msa.h>
L
Linus Torvalds 已提交
53 54 55 56 57 58
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
59
#include <asm/watch.h>
L
Linus Torvalds 已提交
60 61
#include <asm/mmu_context.h>
#include <asm/types.h>
62
#include <asm/stacktrace.h>
63
#include <asm/uasm.h>
L
Linus Torvalds 已提交
64

65 66
extern void check_wait(void);
extern asmlinkage void rollback_handle_int(void);
67
extern asmlinkage void handle_int(void);
68 69 70
extern u32 handle_tlbl[];
extern u32 handle_tlbs[];
extern u32 handle_tlbm[];
L
Linus Torvalds 已提交
71 72 73 74 75 76 77
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
78 79
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
80 81 82
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
83
extern asmlinkage void handle_msa_fpe(void);
L
Linus Torvalds 已提交
84
extern asmlinkage void handle_fpe(void);
L
Leonid Yegoshin 已提交
85
extern asmlinkage void handle_ftlb(void);
86
extern asmlinkage void handle_msa(void);
L
Linus Torvalds 已提交
87 88
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
89
extern asmlinkage void handle_mt(void);
90
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
91 92
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);
93
extern void tlb_do_page_fault_0(void);
L
Linus Torvalds 已提交
94 95 96

void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
97 98 99
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
K
Kevin Cernekee 已提交
100
void (*board_ebase_setup)(void);
101
void(*board_cache_error_setup)(void);
L
Linus Torvalds 已提交
102

F
Franck Bui-Huu 已提交
103
static void show_raw_backtrace(unsigned long reg29)
104
{
105
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
106 107 108 109 110 111
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
112 113 114 115 116 117
	while (!kstack_end(sp)) {
		unsigned long __user *p =
			(unsigned long __user *)(unsigned long)sp++;
		if (__get_user(addr, p)) {
			printk(" (Bad stack address)");
			break;
118
		}
119 120
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
121
	}
122
	printk("\n");
123 124
}

125
#ifdef CONFIG_KALLSYMS
126
int raw_show_trace;
127 128 129 130 131 132
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
133
#endif
F
Franck Bui-Huu 已提交
134

R
Ralf Baechle 已提交
135
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
136
{
F
Franck Bui-Huu 已提交
137 138
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
139 140
	unsigned long pc = regs->cp0_epc;

141 142 143
	if (!task)
		task = current;

144
	if (raw_show_trace || !__kernel_text_address(pc)) {
145
		show_raw_backtrace(sp);
146 147 148
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
149
	do {
150
		print_ip_sym(pc);
151
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
152
	} while (pc);
153 154 155
	printk("\n");
}

L
Linus Torvalds 已提交
156 157 158 159
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
160 161
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
162 163 164 165
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
166
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
167 168 169 170 171

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
R
Ralf Baechle 已提交
172
			printk("\n	 ");
L
Linus Torvalds 已提交
173 174 175 176 177 178 179 180 181 182 183 184 185 186
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
187
	show_backtrace(task, regs);
188 189 190 191 192 193 194 195 196 197 198 199 200 201
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
202 203 204 205 206
#ifdef CONFIG_KGDB_KDB
		} else if (atomic_read(&kgdb_active) != -1 &&
			   kdb_current_regs) {
			memcpy(&regs, kdb_current_regs, sizeof(regs));
#endif /* CONFIG_KGDB_KDB */
207 208 209 210 211
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
212 213
}

214
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
215 216
{
	long i;
217
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
218 219 220

	printk("\nCode:");

221 222
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
223 224
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
225
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
226 227 228
			printk(" (Bad address in epc)\n");
			break;
		}
229
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
230 231 232
	}
}

R
Ralf Baechle 已提交
233
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
234 235 236 237 238
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

239
	show_regs_print_info(KERN_DEFAULT);
L
Linus Torvalds 已提交
240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

259 260 261
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
262 263 264 265 266 267
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
268 269
	printk("epc   : %0*lx %pS\n", field, regs->cp0_epc,
	       (void *) regs->cp0_epc);
L
Linus Torvalds 已提交
270
	printk("    %s\n", print_tainted());
271 272
	printk("ra    : %0*lx %pS\n", field, regs->regs[31],
	       (void *) regs->regs[31]);
L
Linus Torvalds 已提交
273

R
Ralf Baechle 已提交
274
	printk("Status: %08x	", (uint32_t) regs->cp0_status);
L
Linus Torvalds 已提交
275

276
	if (cpu_has_3kex) {
277 278 279 280 281 282 283 284 285 286 287 288
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
289
	} else if (cpu_has_4kex) {
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
316 317 318 319 320 321 322 323 324
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

325 326
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
327 328
}

R
Ralf Baechle 已提交
329 330 331 332 333 334 335 336
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

D
David Daney 已提交
337
void show_registers(struct pt_regs *regs)
L
Linus Torvalds 已提交
338
{
339
	const int field = 2 * sizeof(unsigned long);
340
	mm_segment_t old_fs = get_fs();
341

R
Ralf Baechle 已提交
342
	__show_regs(regs);
L
Linus Torvalds 已提交
343
	print_modules();
344 345 346 347 348 349 350 351 352 353 354
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

355 356 357
	if (!user_mode(regs))
		/* Necessary for getting the correct stack content */
		set_fs(KERNEL_DS);
358
	show_stacktrace(current, regs);
359
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
360
	printk("\n");
361
	set_fs(old_fs);
L
Linus Torvalds 已提交
362 363
}

D
David Daney 已提交
364 365 366 367 368
static int regs_to_trapnr(struct pt_regs *regs)
{
	return (regs->cp0_cause >> 2) & 0x1f;
}

W
Wu Zhangjin 已提交
369
static DEFINE_RAW_SPINLOCK(die_lock);
L
Linus Torvalds 已提交
370

D
David Daney 已提交
371
void __noreturn die(const char *str, struct pt_regs *regs)
L
Linus Torvalds 已提交
372 373
{
	static int die_counter;
374
	int sig = SIGSEGV;
L
Linus Torvalds 已提交
375

376 377
	oops_enter();

378 379
	if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs),
		       SIGSEGV) == NOTIFY_STOP)
380
		sig = 0;
381

L
Linus Torvalds 已提交
382
	console_verbose();
W
Wu Zhangjin 已提交
383
	raw_spin_lock_irq(&die_lock);
384
	bust_spinlocks(1);
385

386
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
387
	show_registers(regs);
388
	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
W
Wu Zhangjin 已提交
389
	raw_spin_unlock_irq(&die_lock);
390

391 392
	oops_exit();

393 394 395 396
	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
397
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
398 399 400 401
		ssleep(5);
		panic("Fatal exception");
	}

R
Ralf Baechle 已提交
402 403 404
	if (regs && kexec_should_crash(current))
		crash_kexec(regs);

405
	do_exit(sig);
L
Linus Torvalds 已提交
406 407
}

408 409
extern struct exception_table_entry __start___dbe_table[];
extern struct exception_table_entry __stop___dbe_table[];
L
Linus Torvalds 已提交
410

411 412 413
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;
432
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
433

434
	prev_state = exception_enter();
R
Ralf Baechle 已提交
435
	/* XXX For now.	 Fixme, this searches the wrong table ...  */
L
Linus Torvalds 已提交
436 437 438 439 440 441 442
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
443
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
444 445 446

	switch (action) {
	case MIPS_BE_DISCARD:
447
		goto out;
L
Linus Torvalds 已提交
448 449 450
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
451
			goto out;
L
Linus Torvalds 已提交
452 453 454 455 456 457 458 459 460 461 462 463
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
464 465
	if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs),
		       SIGBUS) == NOTIFY_STOP)
466
		goto out;
467

L
Linus Torvalds 已提交
468 469
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
470 471 472

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
473 474 475
}

/*
476
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
477 478 479 480 481 482 483 484
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
485
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
486 487 488
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
489
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
490
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
491

492 493 494 495 496 497
/*  microMIPS definitions   */
#define MM_POOL32A_FUNC 0xfc00ffff
#define MM_RDHWR        0x00006b3c
#define MM_RS           0x001f0000
#define MM_RT           0x03e00000

L
Linus Torvalds 已提交
498 499 500 501
/*
 * The ll_bit is cleared by r*_switch.S
 */

502 503
unsigned int ll_bit;
struct task_struct *ll_task;
L
Linus Torvalds 已提交
504

505
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
506
{
R
Ralf Baechle 已提交
507
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
508 509 510 511 512 513 514 515 516 517 518 519
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
520
	vaddr = (unsigned long __user *)
521
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
522

523 524 525 526
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
527 528 529 530 531 532 533 534 535 536 537 538 539 540

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

541
	return 0;
L
Linus Torvalds 已提交
542 543
}

544
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
545
{
R
Ralf Baechle 已提交
546 547
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
548 549 550 551 552 553 554 555 556 557 558 559
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
560
	vaddr = (unsigned long __user *)
561
		((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
562 563
	reg = (opcode & RT) >> 16;

564 565
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
566 567 568 569 570 571

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
572
		return 0;
L
Linus Torvalds 已提交
573 574 575 576
	}

	preempt_enable();

577 578
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
579 580 581

	regs->regs[reg] = 1;

582
	return 0;
L
Linus Torvalds 已提交
583 584 585 586 587 588 589 590 591
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
592
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
593
{
594 595
	if ((opcode & OPCODE) == LL) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
596
				1, regs, 0);
597
		return simulate_ll(regs, opcode);
598 599 600
	}
	if ((opcode & OPCODE) == SC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
601
				1, regs, 0);
602
		return simulate_sc(regs, opcode);
603
	}
L
Linus Torvalds 已提交
604

605
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
606 607
}

R
Ralf Baechle 已提交
608 609
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
610
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
611
 */
612
static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
R
Ralf Baechle 已提交
613
{
A
Al Viro 已提交
614
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
615

616 617 618 619 620 621 622 623 624 625 626 627 628 629
	perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
			1, regs, 0);
	switch (rd) {
	case 0:		/* CPU number */
		regs->regs[rt] = smp_processor_id();
		return 0;
	case 1:		/* SYNCI length */
		regs->regs[rt] = min(current_cpu_data.dcache.linesz,
				     current_cpu_data.icache.linesz);
		return 0;
	case 2:		/* Read count register */
		regs->regs[rt] = read_c0_count();
		return 0;
	case 3:		/* Count register resolution */
630
		switch (current_cpu_type()) {
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
		case CPU_20KC:
		case CPU_25KF:
			regs->regs[rt] = 1;
			break;
		default:
			regs->regs[rt] = 2;
		}
		return 0;
	case 29:
		regs->regs[rt] = ti->tp_value;
		return 0;
	default:
		return -1;
	}
}

static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
{
R
Ralf Baechle 已提交
649 650 651
	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667

		simulate_rdhwr(regs, rd, rt);
		return 0;
	}

	/* Not ours.  */
	return -1;
}

static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
{
	if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
		int rd = (opcode & MM_RS) >> 16;
		int rt = (opcode & MM_RT) >> 21;
		simulate_rdhwr(regs, rd, rt);
		return 0;
R
Ralf Baechle 已提交
668 669
	}

D
Daniel Jacobowitz 已提交
670
	/* Not ours.  */
671 672
	return -1;
}
673

674 675
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
676 677
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
		perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
678
				1, regs, 0);
679
		return 0;
680
	}
681 682

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
683 684
}

L
Linus Torvalds 已提交
685 686
asmlinkage void do_ov(struct pt_regs *regs)
{
687
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
688 689
	siginfo_t info;

690
	prev_state = exception_enter();
691 692
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
693 694 695
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
696
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
697
	force_sig_info(SIGFPE, &info, current);
698
	exception_exit(prev_state);
L
Linus Torvalds 已提交
699 700
}

701
int process_fpemu_return(int sig, void __user *fault_addr)
702 703 704 705 706 707
{
	if (sig == SIGSEGV || sig == SIGBUS) {
		struct siginfo si = {0};
		si.si_addr = fault_addr;
		si.si_signo = sig;
		if (sig == SIGSEGV) {
708
			down_read(&current->mm->mmap_sem);
709 710 711 712
			if (find_vma(current->mm, (unsigned long)fault_addr))
				si.si_code = SEGV_ACCERR;
			else
				si.si_code = SEGV_MAPERR;
713
			up_read(&current->mm->mmap_sem);
714 715 716 717 718 719 720 721 722 723 724 725 726
		} else {
			si.si_code = BUS_ADRERR;
		}
		force_sig_info(sig, &si, current);
		return 1;
	} else if (sig) {
		force_sig(sig, current);
		return 1;
	} else {
		return 0;
	}
}

P
Paul Burton 已提交
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
		       unsigned long old_epc, unsigned long old_ra)
{
	union mips_instruction inst = { .word = opcode };
	void __user *fault_addr = NULL;
	int sig;

	/* If it's obviously not an FP instruction, skip it */
	switch (inst.i_format.opcode) {
	case cop1_op:
	case cop1x_op:
	case lwc1_op:
	case ldc1_op:
	case swc1_op:
	case sdc1_op:
		break;

	default:
		return -1;
	}

	/*
	 * do_ri skipped over the instruction via compute_return_epc, undo
	 * that for the FPU emulator.
	 */
	regs->cp0_epc = old_epc;
	regs->regs[31] = old_ra;

	/* Save the FP context to struct thread_struct */
	lose_fpu(1);

	/* Run the emulator */
	sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
				       &fault_addr);

	/* If something went wrong, signal */
	process_fpemu_return(sig, fault_addr);

	/* Restore the hardware register state */
	own_fpu(1);

	return 0;
}

L
Linus Torvalds 已提交
771 772 773 774 775
/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
776
	enum ctx_state prev_state;
777
	siginfo_t info = {0};
778

779
	prev_state = exception_enter();
780 781
	if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs),
		       SIGFPE) == NOTIFY_STOP)
782
		goto out;
783 784
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
785 786
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;
787
		void __user *fault_addr = NULL;
L
Linus Torvalds 已提交
788 789

		/*
790
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
791 792 793 794 795 796 797 798
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
799
		/* Ensure 'resume' not overwrite saved fp context again. */
800
		lose_fpu(1);
L
Linus Torvalds 已提交
801 802

		/* Run the emulator */
803 804
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
					       &fault_addr);
L
Linus Torvalds 已提交
805 806 807 808 809

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
810
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
811 812

		/* Restore the hardware register state */
R
Ralf Baechle 已提交
813
		own_fpu(1);	/* Using the FPU again.	 */
L
Linus Torvalds 已提交
814 815

		/* If something went wrong, signal */
816
		process_fpemu_return(sig, fault_addr);
L
Linus Torvalds 已提交
817

818
		goto out;
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
835 836 837

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
838 839
}

840 841
static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
	const char *str)
L
Linus Torvalds 已提交
842 843
{
	siginfo_t info;
844
	char b[40];
L
Linus Torvalds 已提交
845

846
#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
D
David Daney 已提交
847
	if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
848 849 850
		return;
#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */

851 852
	if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs),
		       SIGTRAP) == NOTIFY_STOP)
853 854
		return;

L
Linus Torvalds 已提交
855
	/*
856 857 858
	 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap and break codes that indicate arithmetic
	 * failures.  Weird ...
L
Linus Torvalds 已提交
859 860
	 * But should we continue the brokenness???  --macro
	 */
861 862 863 864 865 866
	switch (code) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
		if (code == BRK_DIVZERO)
L
Linus Torvalds 已提交
867 868 869 870 871
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
872
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
873 874
		force_sig_info(SIGFPE, &info, current);
		break;
875
	case BRK_BUG:
876 877
		die_if_kernel("Kernel bug detected", regs);
		force_sig(SIGTRAP, current);
878
		break;
879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
	case BRK_MEMU:
		/*
		 * Address errors may be deliberately induced by the FPU
		 * emulator to retake control of the CPU after executing the
		 * instruction in the delay slot of an emulated branch.
		 *
		 * Terminate if exception was recognized as a delay slot return
		 * otherwise handle as normal.
		 */
		if (do_dsemulret(regs))
			return;

		die_if_kernel("Math emu break/trap", regs);
		force_sig(SIGTRAP, current);
		break;
L
Linus Torvalds 已提交
894
	default:
895 896
		scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
		die_if_kernel(b, regs);
L
Linus Torvalds 已提交
897 898
		force_sig(SIGTRAP, current);
	}
899 900 901 902 903
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
904
	enum ctx_state prev_state;
905 906
	unsigned long epc;
	u16 instr[2];
907 908 909 910 911
	mm_segment_t seg;

	seg = get_fs();
	if (!user_mode(regs))
		set_fs(KERNEL_DS);
912

913
	prev_state = exception_enter();
914 915 916 917 918 919 920
	if (get_isa16_mode(regs->cp0_epc)) {
		/* Calculate EPC. */
		epc = exception_epc(regs);
		if (cpu_has_mmips) {
			if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
			    (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
				goto out_sigsegv;
921
			opcode = (instr[0] << 16) | instr[1];
922
		} else {
923 924 925
			/* MIPS16e mode */
			if (__get_user(instr[0],
				       (u16 __user *)msk_isa16_mode(epc)))
926
				goto out_sigsegv;
927 928 929
			bcode = (instr[0] >> 6) & 0x3f;
			do_trap_or_bp(regs, bcode, "Break");
			goto out;
930 931
		}
	} else {
932 933
		if (__get_user(opcode,
			       (unsigned int __user *) exception_epc(regs)))
934 935
			goto out_sigsegv;
	}
936 937 938 939 940 941 942 943 944 945 946

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode >= (1 << 10))
		bcode >>= 10;

D
David Daney 已提交
947 948 949 950 951 952
	/*
	 * notify the kprobe handlers, if instruction is likely to
	 * pertain to them.
	 */
	switch (bcode) {
	case BRK_KPROBE_BP:
953 954
		if (notify_die(DIE_BREAK, "debug", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
955
			goto out;
D
David Daney 已提交
956 957 958
		else
			break;
	case BRK_KPROBE_SSTEPBP:
959 960
		if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
			       regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
961
			goto out;
D
David Daney 已提交
962 963 964 965 966 967
		else
			break;
	default:
		break;
	}

968
	do_trap_or_bp(regs, bcode, "Break");
969 970

out:
971
	set_fs(seg);
972
	exception_exit(prev_state);
973
	return;
974 975 976

out_sigsegv:
	force_sig(SIGSEGV, current);
977
	goto out;
L
Linus Torvalds 已提交
978 979 980 981
}

asmlinkage void do_tr(struct pt_regs *regs)
{
982
	u32 opcode, tcode = 0;
983
	enum ctx_state prev_state;
984
	u16 instr[2];
985
	mm_segment_t seg;
986
	unsigned long epc = msk_isa16_mode(exception_epc(regs));
L
Linus Torvalds 已提交
987

988 989 990 991
	seg = get_fs();
	if (!user_mode(regs))
		set_fs(get_ds());

992
	prev_state = exception_enter();
993 994 995
	if (get_isa16_mode(regs->cp0_epc)) {
		if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
		    __get_user(instr[1], (u16 __user *)(epc + 2)))
996
			goto out_sigsegv;
997 998 999 1000 1001 1002 1003 1004 1005 1006
		opcode = (instr[0] << 16) | instr[1];
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 12) & ((1 << 4) - 1);
	} else {
		if (__get_user(opcode, (u32 __user *)epc))
			goto out_sigsegv;
		/* Immediate versions don't provide a code.  */
		if (!(opcode & OPCODE))
			tcode = (opcode >> 6) & ((1 << 10) - 1);
1007
	}
L
Linus Torvalds 已提交
1008

1009
	do_trap_or_bp(regs, tcode, "Trap");
1010 1011

out:
1012
	set_fs(seg);
1013
	exception_exit(prev_state);
1014
	return;
1015 1016 1017

out_sigsegv:
	force_sig(SIGSEGV, current);
1018
	goto out;
L
Linus Torvalds 已提交
1019 1020 1021 1022
}

asmlinkage void do_ri(struct pt_regs *regs)
{
1023 1024
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
1025
	unsigned long old31 = regs->regs[31];
1026
	enum ctx_state prev_state;
1027 1028
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
1029

1030
	prev_state = exception_enter();
1031 1032
	if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs),
		       SIGILL) == NOTIFY_STOP)
1033
		goto out;
1034

1035
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
1036

1037
	if (unlikely(compute_return_epc(regs) < 0))
1038
		goto out;
R
Ralf Baechle 已提交
1039

1040 1041
	if (get_isa16_mode(regs->cp0_epc)) {
		unsigned short mmop[2] = { 0 };
1042

1043 1044 1045 1046 1047
		if (unlikely(get_user(mmop[0], epc) < 0))
			status = SIGSEGV;
		if (unlikely(get_user(mmop[1], epc) < 0))
			status = SIGSEGV;
		opcode = (mmop[0] << 16) | mmop[1];
1048

1049 1050 1051 1052 1053
		if (status < 0)
			status = simulate_rdhwr_mm(regs, opcode);
	} else {
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;
1054

1055 1056 1057 1058 1059 1060 1061 1062
		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr_normal(regs, opcode);

		if (status < 0)
			status = simulate_sync(regs, opcode);
P
Paul Burton 已提交
1063 1064 1065

		if (status < 0)
			status = simulate_fp(regs, opcode, old_epc, old31);
1066
	}
1067 1068 1069 1070 1071 1072

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
1073
		regs->regs[31] = old31;
1074 1075
		force_sig(status, current);
	}
1076 1077 1078

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1079 1080
}

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

1099 1100 1101 1102
			current->thread.user_cpus_allowed
				= current->cpus_allowed;
			cpus_and(tmask, current->cpus_allowed,
				mt_fpu_cpumask);
J
Julia Lawall 已提交
1103
			set_cpus_allowed_ptr(current, &tmask);
1104
			set_thread_flag(TIF_FPUBOUND);
1105 1106 1107 1108 1109
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

R
Ralf Baechle 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
/*
 * No lock; only written during early bootup by CPU 0.
 */
static RAW_NOTIFIER_HEAD(cu2_chain);

int __ref register_cu2_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&cu2_chain, nb);
}

int cu2_notifier_call_chain(unsigned long val, void *v)
{
	return raw_notifier_call_chain(&cu2_chain, val, v);
}

static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
R
Ralf Baechle 已提交
1126
	void *data)
R
Ralf Baechle 已提交
1127 1128 1129
{
	struct pt_regs *regs = data;

1130
	die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
R
Ralf Baechle 已提交
1131
			      "instruction", regs);
1132
	force_sig(SIGILL, current);
R
Ralf Baechle 已提交
1133 1134 1135 1136

	return NOTIFY_OK;
}

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
static int wait_on_fp_mode_switch(atomic_t *p)
{
	/*
	 * The FP mode for this task is currently being switched. That may
	 * involve modifications to the format of this tasks FP context which
	 * make it unsafe to proceed with execution for the moment. Instead,
	 * schedule some other task.
	 */
	schedule();
	return 0;
}

1149 1150
static int enable_restore_fp_context(int msa)
{
1151
	int err, was_fpu_owner, prior_msa;
1152

1153 1154 1155 1156 1157 1158 1159
	/*
	 * If an FP mode switch is currently underway, wait for it to
	 * complete before proceeding.
	 */
	wait_on_atomic_t(&current->mm->context.fp_mode_switching,
			 wait_on_fp_mode_switch, TASK_KILLABLE);

1160 1161
	if (!used_math()) {
		/* First time FP context user. */
1162
		preempt_disable();
1163
		err = init_fpu();
1164
		if (msa && !err) {
1165
			enable_msa();
1166
			_init_msa_upper();
1167 1168
			set_thread_flag(TIF_USEDMSA);
			set_thread_flag(TIF_MSA_CTX_LIVE);
1169
		}
1170
		preempt_enable();
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
		if (!err)
			set_used_math();
		return err;
	}

	/*
	 * This task has formerly used the FP context.
	 *
	 * If this thread has no live MSA vector context then we can simply
	 * restore the scalar FP context. If it has live MSA vector context
	 * (that is, it has or may have used MSA since last performing a
	 * function call) then we'll need to restore the vector context. This
	 * applies even if we're currently only executing a scalar FP
	 * instruction. This is because if we were to later execute an MSA
	 * instruction then we'd either have to:
	 *
	 *  - Restore the vector context & clobber any registers modified by
	 *    scalar FP instructions between now & then.
	 *
	 * or
	 *
	 *  - Not restore the vector context & lose the most significant bits
	 *    of all vector registers.
	 *
	 * Neither of those options is acceptable. We cannot restore the least
	 * significant bits of the registers now & only restore the most
	 * significant bits later because the most significant bits of any
	 * vector registers whose aliased FP register is modified now will have
	 * been zeroed. We'd have no way to know that when restoring the vector
	 * context & thus may load an outdated value for the most significant
	 * bits of a vector register.
	 */
	if (!msa && !thread_msa_context_live())
		return own_fpu(1);

	/*
	 * This task is using or has previously used MSA. Thus we require
	 * that Status.FR == 1.
	 */
1210
	preempt_disable();
1211
	was_fpu_owner = is_fpu_owner();
1212
	err = own_fpu_inatomic(0);
1213
	if (err)
1214
		goto out;
1215 1216 1217 1218 1219 1220 1221 1222

	enable_msa();
	write_msa_csr(current->thread.fpu.msacsr);
	set_thread_flag(TIF_USEDMSA);

	/*
	 * If this is the first time that the task is using MSA and it has
	 * previously used scalar FP in this time slice then we already nave
1223 1224 1225
	 * FP context which we shouldn't clobber. We do however need to clear
	 * the upper 64b of each vector register so that this task has no
	 * opportunity to see data left behind by another.
1226
	 */
1227 1228 1229
	prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
	if (!prior_msa && was_fpu_owner) {
		_init_msa_upper();
1230 1231

		goto out;
1232
	}
1233

1234 1235 1236 1237 1238 1239
	if (!prior_msa) {
		/*
		 * Restore the least significant 64b of each vector register
		 * from the existing scalar FP context.
		 */
		_restore_fp(current);
1240

1241 1242 1243 1244 1245 1246 1247 1248 1249
		/*
		 * The task has not formerly used MSA, so clear the upper 64b
		 * of each vector register such that it cannot see data left
		 * behind by another task.
		 */
		_init_msa_upper();
	} else {
		/* We need to restore the vector context. */
		restore_msa(current);
1250

1251 1252 1253 1254
		/* Restore the scalar FP control & status register */
		if (!was_fpu_owner)
			asm volatile("ctc1 %0, $31" : : "r"(current->thread.fpu.fcr31));
	}
1255 1256 1257 1258

out:
	preempt_enable();

1259 1260 1261
	return 0;
}

L
Linus Torvalds 已提交
1262 1263
asmlinkage void do_cpu(struct pt_regs *regs)
{
1264
	enum ctx_state prev_state;
1265
	unsigned int __user *epc;
1266
	unsigned long old_epc, old31;
1267
	unsigned int opcode;
L
Linus Torvalds 已提交
1268
	unsigned int cpid;
1269
	int status, err;
1270
	unsigned long __maybe_unused flags;
L
Linus Torvalds 已提交
1271

1272
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1273 1274
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

1275 1276 1277
	if (cpid != 2)
		die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
1278 1279
	switch (cpid) {
	case 0:
1280 1281
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
1282
		old31 = regs->regs[31];
1283 1284
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
1285

1286
		if (unlikely(compute_return_epc(regs) < 0))
1287
			goto out;
R
Ralf Baechle 已提交
1288

1289 1290
		if (get_isa16_mode(regs->cp0_epc)) {
			unsigned short mmop[2] = { 0 };
1291

1292 1293 1294 1295 1296
			if (unlikely(get_user(mmop[0], epc) < 0))
				status = SIGSEGV;
			if (unlikely(get_user(mmop[1], epc) < 0))
				status = SIGSEGV;
			opcode = (mmop[0] << 16) | mmop[1];
1297

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
			if (status < 0)
				status = simulate_rdhwr_mm(regs, opcode);
		} else {
			if (unlikely(get_user(opcode, epc) < 0))
				status = SIGSEGV;

			if (!cpu_has_llsc && status < 0)
				status = simulate_llsc(regs, opcode);

			if (status < 0)
				status = simulate_rdhwr_normal(regs, opcode);
		}
1310 1311 1312 1313 1314 1315

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
1316
			regs->regs[31] = old31;
1317 1318 1319
			force_sig(status, current);
		}

1320
		goto out;
L
Linus Torvalds 已提交
1321

1322 1323 1324 1325
	case 3:
		/*
		 * Old (MIPS I and MIPS II) processors will set this code
		 * for COP1X opcode instructions that replaced the original
R
Ralf Baechle 已提交
1326
		 * COP3 space.	We don't limit COP1 space instructions in
1327 1328
		 * the emulator according to the CPU ISA, so we want to
		 * treat COP1X instructions consistently regardless of which
R
Ralf Baechle 已提交
1329
		 * code the CPU chose.	Therefore we redirect this trap to
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
		 * the FP emulator too.
		 *
		 * Then some newer FPU-less processors use this code
		 * erroneously too, so they are covered by this choice
		 * as well.
		 */
		if (raw_cpu_has_fpu)
			break;
		/* Fall through.  */

L
Linus Torvalds 已提交
1340
	case 1:
1341
		err = enable_restore_fp_context(0);
L
Linus Torvalds 已提交
1342

1343
		if (!raw_cpu_has_fpu || err) {
1344
			int sig;
1345
			void __user *fault_addr = NULL;
1346
			sig = fpu_emulator_cop1Handler(regs,
1347 1348
						       &current->thread.fpu,
						       0, &fault_addr);
1349
			if (!process_fpemu_return(sig, fault_addr) && !err)
1350
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
1351 1352
		}

1353
		goto out;
L
Linus Torvalds 已提交
1354 1355

	case 2:
R
Ralf Baechle 已提交
1356
		raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
1357
		goto out;
L
Linus Torvalds 已提交
1358 1359 1360
	}

	force_sig(SIGILL, current);
1361 1362 1363

out:
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1364 1365
}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
asmlinkage void do_msa_fpe(struct pt_regs *regs)
{
	enum ctx_state prev_state;

	prev_state = exception_enter();
	die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
	force_sig(SIGFPE, current);
	exception_exit(prev_state);
}

1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
asmlinkage void do_msa(struct pt_regs *regs)
{
	enum ctx_state prev_state;
	int err;

	prev_state = exception_enter();

	if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
		force_sig(SIGILL, current);
		goto out;
	}

	die_if_kernel("do_msa invoked from kernel context!", regs);

	err = enable_restore_fp_context(1);
	if (err)
		force_sig(SIGILL, current);
out:
	exception_exit(prev_state);
}

L
Linus Torvalds 已提交
1397 1398
asmlinkage void do_mdmx(struct pt_regs *regs)
{
1399 1400 1401
	enum ctx_state prev_state;

	prev_state = exception_enter();
L
Linus Torvalds 已提交
1402
	force_sig(SIGILL, current);
1403
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1404 1405
}

1406 1407 1408
/*
 * Called with interrupts disabled.
 */
L
Linus Torvalds 已提交
1409 1410
asmlinkage void do_watch(struct pt_regs *regs)
{
1411
	enum ctx_state prev_state;
1412 1413
	u32 cause;

1414
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1415
	/*
1416 1417
	 * Clear WP (bit 22) bit of cause register so we don't loop
	 * forever.
L
Linus Torvalds 已提交
1418
	 */
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
	cause = read_c0_cause();
	cause &= ~(1 << 22);
	write_c0_cause(cause);

	/*
	 * If the current thread has the watch registers loaded, save
	 * their values and send SIGTRAP.  Otherwise another thread
	 * left the registers set, clear them and continue.
	 */
	if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
		mips_read_watch_registers();
1430
		local_irq_enable();
1431
		force_sig(SIGTRAP, current);
1432
	} else {
1433
		mips_clear_watch_registers();
1434 1435
		local_irq_enable();
	}
1436
	exception_exit(prev_state);
L
Linus Torvalds 已提交
1437 1438 1439 1440
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
1441 1442
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;
1443
	enum ctx_state prev_state;
1444

1445
	prev_state = exception_enter();
L
Linus Torvalds 已提交
1446
	show_regs(regs);
1447 1448

	if (multi_match) {
1449 1450 1451 1452 1453
		pr_err("Index	: %0x\n", read_c0_index());
		pr_err("Pagemask: %0x\n", read_c0_pagemask());
		pr_err("EntryHi : %0*lx\n", field, read_c0_entryhi());
		pr_err("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		pr_err("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1454 1455
		pr_err("Wired   : %0x\n", read_c0_wired());
		pr_err("Pagegrain: %0x\n", read_c0_pagegrain());
1456 1457 1458 1459 1460
		if (cpu_has_htw) {
			pr_err("PWField : %0*lx\n", field, read_c0_pwfield());
			pr_err("PWSize  : %0*lx\n", field, read_c0_pwsize());
			pr_err("PWCtl   : %0x\n", read_c0_pwctl());
		}
1461
		pr_err("\n");
1462 1463 1464
		dump_tlb_all();
	}

1465
	show_code((unsigned int __user *) regs->cp0_epc);
1466

L
Linus Torvalds 已提交
1467 1468 1469 1470 1471 1472
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
1473
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
1474 1475
}

R
Ralf Baechle 已提交
1476 1477
asmlinkage void do_mt(struct pt_regs *regs)
{
1478 1479 1480 1481 1482 1483
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
1484
		printk(KERN_DEBUG "Thread Underflow\n");
1485 1486
		break;
	case 1:
1487
		printk(KERN_DEBUG "Thread Overflow\n");
1488 1489
		break;
	case 2:
1490
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
1491 1492
		break;
	case 3:
1493
		printk(KERN_DEBUG "Gating Storage Exception\n");
1494 1495
		break;
	case 4:
1496
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
1497 1498
		break;
	case 5:
M
Masanari Iida 已提交
1499
		printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
1500 1501
		break;
	default:
1502
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
1503 1504 1505
			subcode);
		break;
	}
R
Ralf Baechle 已提交
1506 1507 1508 1509 1510 1511
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


1512 1513 1514
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
1515
		panic("Unexpected DSP exception");
1516 1517 1518 1519

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
1520 1521 1522
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
R
Ralf Baechle 已提交
1523
	 * Game over - no way to handle this if it ever occurs.	 Most probably
L
Linus Torvalds 已提交
1524 1525 1526 1527 1528 1529 1530 1531
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1547 1548 1549 1550 1551 1552
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1553
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1554
	case CPU_24K:
1555
	case CPU_34K:
1556 1557
	case CPU_74K:
	case CPU_1004K:
1558
	case CPU_1074K:
1559
	case CPU_INTERAPTIV:
1560
	case CPU_PROAPTIV:
J
James Hogan 已提交
1561
	case CPU_P5600:
1562
	case CPU_QEMU_GENERIC:
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1617
	case CPU_5KC:
L
Leonid Yegoshin 已提交
1618
	case CPU_5KE:
1619
	case CPU_LOONGSON1:
1620 1621 1622 1623 1624
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
1652
	if ((cpu_has_mips_r2_r6) &&
1653
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
		pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<27) ? "ES " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	} else {
		pr_err("Error bits: %s%s%s%s%s%s%s\n",
			reg_val & (1<<29) ? "ED " : "",
			reg_val & (1<<28) ? "ET " : "",
			reg_val & (1<<26) ? "EE " : "",
			reg_val & (1<<25) ? "EB " : "",
			reg_val & (1<<24) ? "EI " : "",
			reg_val & (1<<23) ? "E1 " : "",
			reg_val & (1<<22) ? "E0 " : "");
	}
L
Linus Torvalds 已提交
1673 1674
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1675
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

L
Leonid Yegoshin 已提交
1686 1687 1688 1689 1690 1691
asmlinkage void do_ftlb(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
1692
	if ((cpu_has_mips_r2_r6) &&
1693
	    ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
L
Leonid Yegoshin 已提交
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
		pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
		       read_c0_ecc());
		pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
		reg_val = read_c0_cacheerr();
		pr_err("c0_cacheerr == %08x\n", reg_val);

		if ((reg_val & 0xc0000000) == 0xc0000000) {
			pr_err("Decoded c0_cacheerr: FTLB parity error\n");
		} else {
			pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
			       reg_val & (1<<30) ? "secondary" : "primary",
			       reg_val & (1<<31) ? "data" : "insn");
		}
	} else {
		pr_err("FTLB error exception\n");
	}
	/* Just print the cacheerr bits for now */
	cache_parity_error();
}

L
Linus Torvalds 已提交
1714 1715 1716 1717 1718 1719 1720
/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
1721
	unsigned long depc, old_epc, old_ra;
L
Linus Torvalds 已提交
1722 1723
	unsigned int debug;

1724
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1725 1726
	depc = read_c0_depc();
	debug = read_c0_debug();
1727
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1728 1729 1730 1731 1732 1733 1734 1735
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
1736
		old_ra = regs->regs[31];
L
Linus Torvalds 已提交
1737
		regs->cp0_epc = depc;
1738
		compute_return_epc(regs);
L
Linus Torvalds 已提交
1739 1740
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
1741
		regs->regs[31] = old_ra;
L
Linus Torvalds 已提交
1742 1743 1744 1745 1746
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1747
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1748 1749 1750 1751 1752 1753
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
K
Kevin Cernekee 已提交
1754
 * No lock; only written during early bootup by CPU 0.
L
Linus Torvalds 已提交
1755
 */
K
Kevin Cernekee 已提交
1756 1757 1758 1759 1760 1761 1762
static RAW_NOTIFIER_HEAD(nmi_chain);

int register_nmi_notifier(struct notifier_block *nb)
{
	return raw_notifier_chain_register(&nmi_chain, nb);
}

1763
void __noreturn nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1764
{
1765 1766
	char str[100];

K
Kevin Cernekee 已提交
1767
	raw_notifier_call_chain(&nmi_chain, 0, regs);
1768
	bust_spinlocks(1);
1769 1770 1771 1772
	snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
		 smp_processor_id(), regs->cp0_epc);
	regs->cp0_epc = read_c0_errorepc();
	die(str, regs);
L
Linus Torvalds 已提交
1773 1774
}

1775 1776 1777
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1778
unsigned long exception_handlers[32];
1779
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1780

1781
void __init *set_except_vector(int n, void *addr)
L
Linus Torvalds 已提交
1782 1783
{
	unsigned long handler = (unsigned long) addr;
R
Ralf Baechle 已提交
1784
	unsigned long old_handler;
L
Linus Torvalds 已提交
1785

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
#ifdef CONFIG_CPU_MICROMIPS
	/*
	 * Only the TLB handlers are cache aligned with an even
	 * address. All other handlers are on an odd address and
	 * require no modification. Otherwise, MIPS32 mode will
	 * be entered when handling any TLB exceptions. That
	 * would be bad...since we must stay in microMIPS mode.
	 */
	if (!(handler & 0x1))
		handler |= 1;
#endif
R
Ralf Baechle 已提交
1797
	old_handler = xchg(&exception_handlers[n], handler);
L
Linus Torvalds 已提交
1798 1799

	if (n == 0 && cpu_has_divec) {
1800 1801 1802
#ifdef CONFIG_CPU_MICROMIPS
		unsigned long jump_mask = ~((1 << 27) - 1);
#else
1803
		unsigned long jump_mask = ~((1 << 28) - 1);
1804
#endif
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
		u32 *buf = (u32 *)(ebase + 0x200);
		unsigned int k0 = 26;
		if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
			uasm_i_j(&buf, handler & ~jump_mask);
			uasm_i_nop(&buf);
		} else {
			UASM_i_LA(&buf, k0, handler);
			uasm_i_jr(&buf, k0);
			uasm_i_nop(&buf);
		}
		local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
1816 1817 1818 1819
	}
	return (void *)old_handler;
}

1820
static void do_default_vi(void)
1821 1822 1823 1824 1825
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1826
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1827 1828 1829
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1830
	int srssets = current_cpu_data.srsets;
1831
	u16 *h;
1832 1833
	unsigned char *b;

1834
	BUG_ON(!cpu_has_veic && !cpu_has_vint);
1835 1836 1837 1838

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1839
	} else
1840
		handler = (unsigned long) addr;
1841
	vi_handlers[n] = handler;
1842 1843 1844

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1845
	if (srs >= srssets)
1846 1847 1848 1849
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1850
			board_bind_eic_interrupt(n, srs);
1851
	} else if (cpu_has_vint) {
1852
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1853
		if (srssets > 1)
1854
			change_c0_srsmap(0xf << n*4, srs << n*4);
1855 1856 1857 1858 1859
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
1860
		 * that does normal register saving and standard interrupt exit
1861 1862 1863
		 */
		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1864
		extern char rollback_except_vec_vi;
1865
		char *vec_start = using_rollback_handler() ?
1866
			&rollback_except_vec_vi : &except_vec_vi;
1867 1868 1869 1870
#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
		const int lui_offset = &except_vec_vi_lui - vec_start + 2;
		const int ori_offset = &except_vec_vi_ori - vec_start + 2;
#else
1871 1872
		const int lui_offset = &except_vec_vi_lui - vec_start;
		const int ori_offset = &except_vec_vi_ori - vec_start;
1873 1874
#endif
		const int handler_len = &except_vec_vi_end - vec_start;
1875 1876 1877 1878 1879 1880

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1881
			panic("VECTORSPACING too small");
1882 1883
		}

1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
		set_handler(((unsigned long)b - ebase), vec_start,
#ifdef CONFIG_CPU_MICROMIPS
				(handler_len - 1));
#else
				handler_len);
#endif
		h = (u16 *)(b + lui_offset);
		*h = (handler >> 16) & 0xffff;
		h = (u16 *)(b + ori_offset);
		*h = (handler & 0xffff);
1894 1895
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+handler_len));
1896 1897 1898
	}
	else {
		/*
1899 1900 1901
		 * In other cases jump directly to the interrupt handler. It
		 * is the handler's responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret".
1902
		 */
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
		u32 insn;

		h = (u16 *)b;
		/* j handler */
#ifdef CONFIG_CPU_MICROMIPS
		insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
#else
		insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
#endif
		h[0] = (insn >> 16) & 0xffff;
		h[1] = insn & 0xffff;
		h[2] = 0;
		h[3] = 0;
1916 1917
		local_flush_icache_range((unsigned long)b,
					 (unsigned long)(b+8));
L
Linus Torvalds 已提交
1918
	}
1919

L
Linus Torvalds 已提交
1920 1921 1922
	return (void *)old_handler;
}

1923
void *set_vi_handler(int n, vi_handler_t addr)
1924
{
R
Ralf Baechle 已提交
1925
	return set_vi_srs_handler(n, addr, 0);
1926
}
1927

L
Linus Torvalds 已提交
1928 1929
extern void tlb_init(void);

1930 1931 1932 1933
/*
 * Timer interrupt
 */
int cp0_compare_irq;
1934
EXPORT_SYMBOL_GPL(cp0_compare_irq);
1935
int cp0_compare_irq_shift;
1936 1937 1938 1939 1940 1941 1942

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1943
static int noulri;
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1954 1955
/* configure STATUS register */
static void configure_status(void)
L
Linus Torvalds 已提交
1956 1957 1958 1959 1960 1961 1962
{
	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1963
	unsigned int status_set = ST0_CU0;
1964
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1965 1966
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
1967
	if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
L
Linus Torvalds 已提交
1968
		status_set |= ST0_XX;
1969 1970 1971
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
1972
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1973
			 status_set);
1974 1975 1976 1977 1978 1979
}

/* configure HWRENA register */
static void configure_hwrena(void)
{
	unsigned int hwrena = cpu_hwrena_impl_bits;
L
Linus Torvalds 已提交
1980

1981
	if (cpu_has_mips_r2_r6)
1982
		hwrena |= 0x0000000f;
1983

1984 1985
	if (!noulri && cpu_has_userlocal)
		hwrena |= (1 << 29);
1986

1987 1988
	if (hwrena)
		write_c0_hwrena(hwrena);
1989
}
1990

1991 1992
static void configure_exception_vector(void)
{
1993
	if (cpu_has_veic || cpu_has_vint) {
1994
		unsigned long sr = set_c0_status(ST0_BEV);
1995
		write_c0_ebase(ebase);
1996
		write_c0_status(sr);
1997
		/* Setting vector spacing enables EI/VI mode  */
1998
		change_c0_intctl(0x3e0, VECTORSPACING);
1999
	}
R
Ralf Baechle 已提交
2000 2001 2002 2003 2004 2005 2006 2007
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
}

void per_cpu_trap_init(bool is_boot_cpu)
{
	unsigned int cpu = smp_processor_id();

	configure_status();
	configure_hwrena();

	configure_exception_vector();
2018 2019 2020 2021 2022 2023 2024

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
2025
	if (cpu_has_mips_r2_r6) {
2026 2027 2028
		cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
		cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
2029
		if (cp0_perfcount_irq == cp0_compare_irq)
2030
			cp0_perfcount_irq = -1;
2031 2032
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
2033
		cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
2034
		cp0_perfcount_irq = -1;
2035 2036
	}

2037 2038
	if (!cpu_data[cpu].asid_cache)
		cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
L
Linus Torvalds 已提交
2039 2040 2041 2042 2043 2044

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

2045 2046 2047
		/* Boot CPU's cache setup in setup_arch(). */
		if (!is_boot_cpu)
			cpu_cache_init();
2048
		tlb_init();
2049
	TLBMISS_HANDLER_SETUP();
L
Linus Torvalds 已提交
2050 2051
}

2052
/* Install CPU exception handler */
2053
void set_handler(unsigned long offset, void *addr, unsigned long size)
2054
{
2055 2056 2057
#ifdef CONFIG_CPU_MICROMIPS
	memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
#else
2058
	memcpy((void *)(ebase + offset), addr, size);
2059
#endif
2060
	local_flush_icache_range(ebase + offset, ebase + offset + size);
2061 2062
}

2063
static char panic_null_cerr[] =
2064 2065
	"Trying to set NULL cache error exception handler";

2066 2067 2068 2069 2070
/*
 * Install uncached CPU exception handler.
 * This is suitable only for the cache error exception which is the only
 * exception handler that is being run uncached.
 */
2071
void set_uncached_handler(unsigned long offset, void *addr,
2072
	unsigned long size)
2073
{
2074
	unsigned long uncached_ebase = CKSEG1ADDR(ebase);
2075

2076 2077 2078
	if (!addr)
		panic(panic_null_cerr);

2079 2080 2081
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

2082 2083 2084 2085 2086 2087 2088 2089 2090
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
2091 2092
void __init trap_init(void)
{
2093
	extern char except_vec3_generic;
L
Linus Torvalds 已提交
2094
	extern char except_vec4;
2095
	extern char except_vec3_r4000;
L
Linus Torvalds 已提交
2096
	unsigned long i;
2097 2098

	check_wait();
L
Linus Torvalds 已提交
2099

2100 2101
#if defined(CONFIG_KGDB)
	if (kgdb_early_setup)
R
Ralf Baechle 已提交
2102
		return; /* Already done */
2103 2104
#endif

2105 2106 2107 2108 2109
	if (cpu_has_veic || cpu_has_vint) {
		unsigned long size = 0x200 + VECTORSPACING*64;
		ebase = (unsigned long)
			__alloc_bootmem(size, 1 << fls(size), 0);
	} else {
2110 2111 2112 2113 2114 2115
#ifdef CONFIG_KVM_GUEST
#define KVM_GUEST_KSEG0     0x40000000
        ebase = KVM_GUEST_KSEG0;
#else
        ebase = CKSEG0;
#endif
2116
		if (cpu_has_mips_r2_r6)
2117 2118
			ebase += (read_c0_ebase() & 0x3ffff000);
	}
2119

2120 2121 2122 2123 2124 2125 2126 2127 2128
	if (cpu_has_mmips) {
		unsigned int config3 = read_c0_config3();

		if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
			write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
		else
			write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
	}

K
Kevin Cernekee 已提交
2129 2130
	if (board_ebase_setup)
		board_ebase_setup();
2131
	per_cpu_trap_init(true);
L
Linus Torvalds 已提交
2132 2133 2134 2135 2136 2137

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
2138
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
2150
	if (cpu_has_ejtag && board_ejtag_handler_setup)
2151
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
2152 2153 2154 2155 2156 2157 2158 2159

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
2160
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
2161
	 */
2162 2163 2164
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
2165
			set_vi_handler(i, NULL);
2166 2167 2168
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

2184 2185
	set_except_vector(0, using_rollback_handler() ? rollback_handle_int
						      : handle_int);
L
Linus Torvalds 已提交
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
2198 2199 2200
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
2201 2202 2203
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);
2204
	set_except_vector(14, handle_msa_fpe);
L
Linus Torvalds 已提交
2205

2206 2207
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
2208 2209 2210 2211
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
R
Ralf Baechle 已提交
2212
		 * written yet.	 Well, anyway there is no R6000 machine on the
L
Linus Torvalds 已提交
2213 2214 2215 2216 2217 2218 2219
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

2220 2221 2222 2223

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

2224 2225 2226
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

L
Leonid Yegoshin 已提交
2227
	set_except_vector(16, handle_ftlb);
2228 2229 2230 2231 2232 2233

	if (cpu_has_rixiex) {
		set_except_vector(19, tlb_do_page_fault_0);
		set_except_vector(20, tlb_do_page_fault_0);
	}

2234
	set_except_vector(21, handle_msa);
2235 2236 2237 2238 2239
	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
2240 2241 2242
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

2243
	set_except_vector(26, handle_dsp);
2244

2245 2246 2247
	if (board_cache_error_setup)
		board_cache_error_setup();

2248 2249
	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
2250
		set_handler(0x180, &except_vec3_r4000, 0x100);
2251
	else if (cpu_has_4kex)
2252
		set_handler(0x180, &except_vec3_generic, 0x80);
2253
	else
2254
		set_handler(0x080, &except_vec3_generic, 0x80);
2255

2256
	local_flush_icache_range(ebase, ebase + 0x400);
2257 2258

	sort_extable(__start___dbe_table, __stop___dbe_table);
R
Ralf Baechle 已提交
2259

2260
	cu2_notifier(default_cu2_call, 0x80000000);	/* Run last  */
L
Linus Torvalds 已提交
2261
}
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290

static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
			    void *v)
{
	switch (cmd) {
	case CPU_PM_ENTER_FAILED:
	case CPU_PM_EXIT:
		configure_status();
		configure_hwrena();
		configure_exception_vector();

		/* Restore register with CPU number for TLB handlers */
		TLBMISS_HANDLER_RESTORE();

		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block trap_pm_notifier_block = {
	.notifier_call = trap_pm_notifier,
};

static int __init trap_pm_init(void)
{
	return cpu_pm_register_notifier(&trap_pm_notifier_block);
}
arch_initcall(trap_pm_init);