traps.c 40.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10 11
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
12
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
L
Linus Torvalds 已提交
13
 */
14
#include <linux/bug.h>
15
#include <linux/compiler.h>
L
Linus Torvalds 已提交
16 17 18 19 20 21 22
#include <linux/init.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
23
#include <linux/bootmem.h>
24
#include <linux/interrupt.h>
25
#include <linux/ptrace.h>
L
Linus Torvalds 已提交
26 27 28 29 30

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
#include <asm/cpu.h>
31
#include <asm/dsp.h>
L
Linus Torvalds 已提交
32
#include <asm/fpu.h>
R
Ralf Baechle 已提交
33 34
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
35 36 37 38 39 40 41 42 43 44
#include <asm/module.h>
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/system.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
#include <asm/mmu_context.h>
#include <asm/types.h>
45
#include <asm/stacktrace.h>
L
Linus Torvalds 已提交
46

47
extern asmlinkage void handle_int(void);
L
Linus Torvalds 已提交
48 49 50 51 52 53 54 55 56 57
extern asmlinkage void handle_tlbm(void);
extern asmlinkage void handle_tlbl(void);
extern asmlinkage void handle_tlbs(void);
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
58 59
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
60 61 62 63 64 65
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
extern asmlinkage void handle_fpe(void);
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
66
extern asmlinkage void handle_mt(void);
67
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
68 69 70
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

R
Ralf Baechle 已提交
71
extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
72
	struct mips_fpu_struct *ctx, int has_fpu);
L
Linus Torvalds 已提交
73

M
Marc St-Jean 已提交
74
void (*board_watchpoint_handler)(struct pt_regs *regs);
L
Linus Torvalds 已提交
75 76
void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
77 78 79
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
L
Linus Torvalds 已提交
80 81


F
Franck Bui-Huu 已提交
82
static void show_raw_backtrace(unsigned long reg29)
83
{
84
	unsigned long *sp = (unsigned long *)(reg29 & ~3);
85 86 87 88 89 90
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
91 92 93 94 95 96 97 98
#define IS_KVA01(a) ((((unsigned int)a) & 0xc0000000) == 0x80000000)
	if (IS_KVA01(sp)) {
		while (!kstack_end(sp)) {
			addr = *sp++;
			if (__kernel_text_address(addr))
				print_ip_sym(addr);
		}
		printk("\n");
99 100 101
	}
}

102
#ifdef CONFIG_KALLSYMS
103
int raw_show_trace;
104 105 106 107 108 109
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
110
#endif
F
Franck Bui-Huu 已提交
111

R
Ralf Baechle 已提交
112
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
113
{
F
Franck Bui-Huu 已提交
114 115
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
116 117 118
	unsigned long pc = regs->cp0_epc;

	if (raw_show_trace || !__kernel_text_address(pc)) {
119
		show_raw_backtrace(sp);
120 121 122
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
123
	do {
124
		print_ip_sym(pc);
125
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
126
	} while (pc);
127 128 129
	printk("\n");
}

L
Linus Torvalds 已提交
130 131 132 133
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
134 135
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
136 137 138 139
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
140
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
			printk("\n       ");
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
161
	show_backtrace(task, regs);
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
181 182 183 184 185 186 187
}

/*
 * The architecture-independent dump_stack generator
 */
void dump_stack(void)
{
F
Franck Bui-Huu 已提交
188
	struct pt_regs regs;
L
Linus Torvalds 已提交
189

F
Franck Bui-Huu 已提交
190 191
	prepare_frametrace(&regs);
	show_backtrace(current, &regs);
L
Linus Torvalds 已提交
192 193 194 195
}

EXPORT_SYMBOL(dump_stack);

196
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
197 198
{
	long i;
199
	unsigned short __user *pc16 = NULL;
L
Linus Torvalds 已提交
200 201 202

	printk("\nCode:");

203 204
	if ((unsigned long)pc & 1)
		pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
L
Linus Torvalds 已提交
205 206
	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
207
		if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
L
Linus Torvalds 已提交
208 209 210
			printk(" (Bad address in epc)\n");
			break;
		}
211
		printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
L
Linus Torvalds 已提交
212 213 214
	}
}

R
Ralf Baechle 已提交
215
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

	printk("Cpu %d\n", smp_processor_id());

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

241 242 243
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
244 245 246 247 248 249 250 251 252 253 254 255 256 257
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
	printk("epc   : %0*lx ", field, regs->cp0_epc);
	print_symbol("%s ", regs->cp0_epc);
	printk("    %s\n", print_tainted());
	printk("ra    : %0*lx ", field, regs->regs[31]);
	print_symbol("%s\n", regs->regs[31]);

	printk("Status: %08x    ", (uint32_t) regs->cp0_status);

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
	} else {
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
298 299 300 301 302 303 304 305 306
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

307 308
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
309 310
}

R
Ralf Baechle 已提交
311 312 313 314 315 316 317 318 319
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

void show_registers(const struct pt_regs *regs)
L
Linus Torvalds 已提交
320
{
321 322
	const int field = 2 * sizeof(unsigned long);

R
Ralf Baechle 已提交
323
	__show_regs(regs);
L
Linus Torvalds 已提交
324
	print_modules();
325 326 327 328 329 330 331 332 333 334 335
	printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
	       current->comm, current->pid, current_thread_info(), current,
	      field, current_thread_info()->tp_value);
	if (cpu_has_userlocal) {
		unsigned long tls;

		tls = read_c0_userlocal();
		if (tls != current_thread_info()->tp_value)
			printk("*HwTLS: %0*lx\n", field, tls);
	}

336
	show_stacktrace(current, regs);
337
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
338 339 340 341 342
	printk("\n");
}

static DEFINE_SPINLOCK(die_lock);

R
Ralf Baechle 已提交
343
void __noreturn die(const char * str, const struct pt_regs * regs)
L
Linus Torvalds 已提交
344 345
{
	static int die_counter;
346 347 348
#ifdef CONFIG_MIPS_MT_SMTC
	unsigned long dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
349 350 351

	console_verbose();
	spin_lock_irq(&die_lock);
352 353 354 355
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
356
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
357
	show_registers(regs);
358
	add_taint(TAINT_DIE);
L
Linus Torvalds 已提交
359
	spin_unlock_irq(&die_lock);
360 361 362 363 364 365 366 367 368 369

	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
		ssleep(5);
		panic("Fatal exception");
	}

L
Linus Torvalds 已提交
370 371 372 373 374 375
	do_exit(SIGSEGV);
}

extern const struct exception_table_entry __start___dbe_table[];
extern const struct exception_table_entry __stop___dbe_table[];

376 377 378
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;

	/* XXX For now.  Fixme, this searches the wrong table ...  */
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
406
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431

	switch (action) {
	case MIPS_BE_DISCARD:
		return;
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
			return;
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
}

/*
432
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
433 434 435 436 437 438 439 440
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
441
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
442 443 444
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
445
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
446
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
447 448 449 450 451 452 453 454 455

/*
 * The ll_bit is cleared by r*_switch.S
 */

unsigned long ll_bit;

static struct task_struct *ll_task = NULL;

456
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
457
{
R
Ralf Baechle 已提交
458
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
459 460 461 462 463 464 465 466 467 468 469 470
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
471 472
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
473

474 475 476 477
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
478 479 480 481 482 483 484 485 486 487 488 489 490 491

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

492
	return 0;
L
Linus Torvalds 已提交
493 494
}

495
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
496
{
R
Ralf Baechle 已提交
497 498
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
499 500 501 502 503 504 505 506 507 508 509 510
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
511 512
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
513 514
	reg = (opcode & RT) >> 16;

515 516
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
517 518 519 520 521 522

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
523
		return 0;
L
Linus Torvalds 已提交
524 525 526 527
	}

	preempt_enable();

528 529
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
530 531 532

	regs->regs[reg] = 1;

533
	return 0;
L
Linus Torvalds 已提交
534 535 536 537 538 539 540 541 542
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
543
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
544
{
545 546 547 548
	if ((opcode & OPCODE) == LL)
		return simulate_ll(regs, opcode);
	if ((opcode & OPCODE) == SC)
		return simulate_sc(regs, opcode);
L
Linus Torvalds 已提交
549

550
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
551 552
}

R
Ralf Baechle 已提交
553 554
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
555
 * registers not implemented in hardware.
R
Ralf Baechle 已提交
556
 */
557
static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
R
Ralf Baechle 已提交
558
{
A
Al Viro 已提交
559
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
560 561 562 563 564

	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
		switch (rd) {
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
		case 0:		/* CPU number */
			regs->regs[rt] = smp_processor_id();
			return 0;
		case 1:		/* SYNCI length */
			regs->regs[rt] = min(current_cpu_data.dcache.linesz,
					     current_cpu_data.icache.linesz);
			return 0;
		case 2:		/* Read count register */
			regs->regs[rt] = read_c0_count();
			return 0;
		case 3:		/* Count register resolution */
			switch (current_cpu_data.cputype) {
			case CPU_20KC:
			case CPU_25KF:
				regs->regs[rt] = 1;
				break;
R
Ralf Baechle 已提交
581
			default:
582 583 584 585 586 587 588 589
				regs->regs[rt] = 2;
			}
			return 0;
		case 29:
			regs->regs[rt] = ti->tp_value;
			return 0;
		default:
			return -1;
R
Ralf Baechle 已提交
590 591 592
		}
	}

D
Daniel Jacobowitz 已提交
593
	/* Not ours.  */
594 595
	return -1;
}
596

597 598 599 600 601 602
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC)
		return 0;

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
603 604
}

L
Linus Torvalds 已提交
605 606 607 608
asmlinkage void do_ov(struct pt_regs *regs)
{
	siginfo_t info;

609 610
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
611 612 613
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
614
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
615 616 617 618 619 620 621 622
	force_sig_info(SIGFPE, &info, current);
}

/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
623 624
	siginfo_t info;

625 626
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
627 628 629 630
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;

		/*
631
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
632 633 634 635 636 637 638 639
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
640
		/* Ensure 'resume' not overwrite saved fp context again. */
641
		lose_fpu(1);
L
Linus Torvalds 已提交
642 643

		/* Run the emulator */
644
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
L
Linus Torvalds 已提交
645 646 647 648 649

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
650
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
651 652

		/* Restore the hardware register state */
653
		own_fpu(1);	/* Using the FPU again.  */
L
Linus Torvalds 已提交
654 655 656 657 658 659

		/* If something went wrong, signal */
		if (sig)
			force_sig(sig, current);

		return;
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
L
Linus Torvalds 已提交
676 677 678 679 680 681 682
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
	siginfo_t info;

683
	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
684
		goto out_sigsegv;
L
Linus Torvalds 已提交
685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode < (1 << 10))
		bcode <<= 10;

	/*
	 * (A short test says that IRIX 5.3 sends SIGTRAP for all break
	 * insns, even for break codes that indicate arithmetic failures.
	 * Weird ...)
	 * But should we continue the brokenness???  --macro
	 */
	switch (bcode) {
	case BRK_OVERFLOW << 10:
	case BRK_DIVZERO << 10:
705
		die_if_kernel("Break instruction in kernel code", regs);
L
Linus Torvalds 已提交
706 707 708 709 710 711
		if (bcode == (BRK_DIVZERO << 10))
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
712
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
713 714
		force_sig_info(SIGFPE, &info, current);
		break;
715 716 717
	case BRK_BUG:
		die("Kernel bug detected", regs);
		break;
L
Linus Torvalds 已提交
718
	default:
719
		die_if_kernel("Break instruction in kernel code", regs);
L
Linus Torvalds 已提交
720 721
		force_sig(SIGTRAP, current);
	}
722
	return;
723 724 725

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
726 727 728 729 730 731 732
}

asmlinkage void do_tr(struct pt_regs *regs)
{
	unsigned int opcode, tcode = 0;
	siginfo_t info;

733
	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
734
		goto out_sigsegv;
L
Linus Torvalds 已提交
735 736 737 738 739 740 741 742 743 744 745 746 747 748

	/* Immediate versions don't provide a code.  */
	if (!(opcode & OPCODE))
		tcode = ((opcode >> 6) & ((1 << 10) - 1));

	/*
	 * (A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap codes that indicate arithmetic failures.
	 * Weird ...)
	 * But should we continue the brokenness???  --macro
	 */
	switch (tcode) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
749
		die_if_kernel("Trap instruction in kernel code", regs);
L
Linus Torvalds 已提交
750 751 752 753 754 755
		if (tcode == BRK_DIVZERO)
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
756
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
757 758
		force_sig_info(SIGFPE, &info, current);
		break;
759 760 761
	case BRK_BUG:
		die("Kernel bug detected", regs);
		break;
L
Linus Torvalds 已提交
762
	default:
763
		die_if_kernel("Trap instruction in kernel code", regs);
L
Linus Torvalds 已提交
764 765
		force_sig(SIGTRAP, current);
	}
766
	return;
767 768 769

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
770 771 772 773
}

asmlinkage void do_ri(struct pt_regs *regs)
{
774 775 776 777
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
778

779
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
780

781
	if (unlikely(compute_return_epc(regs) < 0))
R
Ralf Baechle 已提交
782 783
		return;

784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
	if (unlikely(get_user(opcode, epc) < 0))
		status = SIGSEGV;

	if (!cpu_has_llsc && status < 0)
		status = simulate_llsc(regs, opcode);

	if (status < 0)
		status = simulate_rdhwr(regs, opcode);

	if (status < 0)
		status = simulate_sync(regs, opcode);

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
		force_sig(status, current);
	}
L
Linus Torvalds 已提交
803 804
}

805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

			cpus_and(tmask, current->thread.user_cpus_allowed,
			         mt_fpu_cpumask);
			set_cpus_allowed(current, tmask);
826
			set_thread_flag(TIF_FPUBOUND);
827 828 829 830 831
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

L
Linus Torvalds 已提交
832 833
asmlinkage void do_cpu(struct pt_regs *regs)
{
834 835 836
	unsigned int __user *epc;
	unsigned long old_epc;
	unsigned int opcode;
L
Linus Torvalds 已提交
837
	unsigned int cpid;
838
	int status;
L
Linus Torvalds 已提交
839

840 841
	die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
842 843 844 845
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

	switch (cpid) {
	case 0:
846 847 848 849
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
850

851
		if (unlikely(compute_return_epc(regs) < 0))
L
Linus Torvalds 已提交
852
			return;
R
Ralf Baechle 已提交
853

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;

		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr(regs, opcode);

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
			force_sig(status, current);
		}

		return;
L
Linus Torvalds 已提交
872 873

	case 1:
874 875 876
		if (used_math())	/* Using the FPU again.  */
			own_fpu(1);
		else {			/* First time FPU user.  */
L
Linus Torvalds 已提交
877 878 879 880
			init_fpu();
			set_used_math();
		}

881
		if (!raw_cpu_has_fpu) {
882 883 884
			int sig;
			sig = fpu_emulator_cop1Handler(regs,
						&current->thread.fpu, 0);
L
Linus Torvalds 已提交
885 886
			if (sig)
				force_sig(sig, current);
887 888
			else
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
		}

		return;

	case 2:
	case 3:
		break;
	}

	force_sig(SIGILL, current);
}

asmlinkage void do_mdmx(struct pt_regs *regs)
{
	force_sig(SIGILL, current);
}

asmlinkage void do_watch(struct pt_regs *regs)
{
M
Marc St-Jean 已提交
908 909 910 911 912
	if (board_watchpoint_handler) {
		(*board_watchpoint_handler)(regs);
		return;
	}

L
Linus Torvalds 已提交
913 914 915 916 917 918 919 920 921 922 923
	/*
	 * We use the watch exception where available to detect stack
	 * overflows.
	 */
	dump_tlb_all();
	show_regs(regs);
	panic("Caught WATCH exception - probably caused by stack overflow.");
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
924 925 926
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;

L
Linus Torvalds 已提交
927
	show_regs(regs);
928 929 930 931 932 933 934 935 936 937 938

	if (multi_match) {
		printk("Index   : %0x\n", read_c0_index());
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

939
	show_code((unsigned int __user *) regs->cp0_epc);
940

L
Linus Torvalds 已提交
941 942 943 944 945 946
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
947
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
948 949
}

R
Ralf Baechle 已提交
950 951
asmlinkage void do_mt(struct pt_regs *regs)
{
952 953 954 955 956 957
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
958
		printk(KERN_DEBUG "Thread Underflow\n");
959 960
		break;
	case 1:
961
		printk(KERN_DEBUG "Thread Overflow\n");
962 963
		break;
	case 2:
964
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
965 966
		break;
	case 3:
967
		printk(KERN_DEBUG "Gating Storage Exception\n");
968 969
		break;
	case 4:
970
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
971 972
		break;
	case 5:
973
		printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
974 975
		break;
	default:
976
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
977 978 979
			subcode);
		break;
	}
R
Ralf Baechle 已提交
980 981 982 983 984 985
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


986 987 988 989 990 991 992 993
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
		panic("Unexpected DSP exception\n");

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
	 * Game over - no way to handle this if it ever occurs.  Most probably
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
static int __initdata l1parity = 1;
static int __init nol1parity(char *s)
{
	l1parity = 0;
	return 1;
}
__setup("nol1par", nol1parity);
static int __initdata l2parity = 1;
static int __init nol2parity(char *s)
{
	l2parity = 0;
	return 1;
}
__setup("nol2par", nol2parity);

L
Linus Torvalds 已提交
1021 1022 1023 1024 1025 1026
/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
1027
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1028
	case CPU_24K:
1029
	case CPU_34K:
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	case CPU_74K:
	case CPU_1004K:
		{
#define ERRCTL_PE	0x80000000
#define ERRCTL_L2P	0x00800000
			unsigned long errctl;
			unsigned int l1parity_present, l2parity_present;

			errctl = read_c0_ecc();
			errctl &= ~(ERRCTL_PE|ERRCTL_L2P);

			/* probe L1 parity support */
			write_c0_ecc(errctl | ERRCTL_PE);
			back_to_back_c0_hazard();
			l1parity_present = (read_c0_ecc() & ERRCTL_PE);

			/* probe L2 parity support */
			write_c0_ecc(errctl|ERRCTL_L2P);
			back_to_back_c0_hazard();
			l2parity_present = (read_c0_ecc() & ERRCTL_L2P);

			if (l1parity_present && l2parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
				if (l1parity ^ l2parity)
					errctl |= ERRCTL_L2P;
			} else if (l1parity_present) {
				if (l1parity)
					errctl |= ERRCTL_PE;
			} else if (l2parity_present) {
				if (l2parity)
					errctl |= ERRCTL_L2P;
			} else {
				/* No parity available */
			}

			printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);

			write_c0_ecc(errctl);
			back_to_back_c0_hazard();
			errctl = read_c0_ecc();
			printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);

			if (l1parity_present)
				printk(KERN_INFO "Cache parity protection %sabled\n",
				       (errctl & ERRCTL_PE) ? "en" : "dis");

			if (l2parity_present) {
				if (l1parity_present && l1parity)
					errctl ^= ERRCTL_L2P;
				printk(KERN_INFO "L2 cache parity protection %sabled\n",
				       (errctl & ERRCTL_L2P) ? "en" : "dis");
			}
		}
		break;

L
Linus Torvalds 已提交
1086
	case CPU_5KC:
1087 1088 1089 1090 1091
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
	printk("Error bits: %s%s%s%s%s%s%s\n",
	       reg_val & (1<<29) ? "ED " : "",
	       reg_val & (1<<28) ? "ET " : "",
	       reg_val & (1<<26) ? "EE " : "",
	       reg_val & (1<<25) ? "EB " : "",
	       reg_val & (1<<24) ? "EI " : "",
	       reg_val & (1<<23) ? "E1 " : "",
	       reg_val & (1<<22) ? "E0 " : "");
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1129
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned long depc, old_epc;
	unsigned int debug;

1150
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1151 1152
	depc = read_c0_depc();
	debug = read_c0_debug();
1153
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
		regs->cp0_epc = depc;
		__compute_return_epc(regs);
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1171
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1172 1173 1174 1175 1176 1177 1178
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
 */
1179
NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1180
{
1181
	bust_spinlocks(1);
L
Linus Torvalds 已提交
1182 1183 1184 1185
	printk("NMI taken!!!!\n");
	die("NMI", regs);
}

1186 1187 1188
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1189
unsigned long exception_handlers[32];
1190
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203

/*
 * As a side effect of the way this is implemented we're limited
 * to interrupt handlers in the address range from
 * KSEG0 <= x < KSEG0 + 256mb on the Nevada.  Oh well ...
 */
void *set_except_vector(int n, void *addr)
{
	unsigned long handler = (unsigned long) addr;
	unsigned long old_handler = exception_handlers[n];

	exception_handlers[n] = handler;
	if (n == 0 && cpu_has_divec) {
1204 1205
		*(u32 *)(ebase + 0x200) = 0x08000000 |
					  (0x03ffffff & (handler >> 2));
1206 1207 1208 1209 1210
		flush_icache_range(ebase + 0x200, ebase + 0x204);
	}
	return (void *)old_handler;
}

1211 1212 1213 1214 1215 1216
static asmlinkage void do_default_vi(void)
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1217
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1218 1219 1220
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1221
	int srssets = current_cpu_data.srsets;
1222 1223 1224 1225 1226 1227 1228 1229 1230
	u32 *w;
	unsigned char *b;

	if (!cpu_has_veic && !cpu_has_vint)
		BUG();

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1231
	} else
1232 1233 1234 1235 1236
		handler = (unsigned long) addr;
	vi_handlers[n] = (unsigned long) addr;

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1237
	if (srs >= srssets)
1238 1239 1240 1241
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1242
			board_bind_eic_interrupt(n, srs);
1243
	} else if (cpu_has_vint) {
1244
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1245
		if (srssets > 1)
1246
			change_c0_srsmap(0xf << n*4, srs << n*4);
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
		 * that does normal register saving and a standard interrupt exit
		 */

		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1257 1258 1259 1260 1261 1262 1263 1264 1265
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
		const int mori_offset = &except_vec_vi_mori - &except_vec_vi;
#endif /* CONFIG_MIPS_MT_SMTC */
1266 1267 1268 1269 1270 1271 1272 1273 1274
		const int handler_len = &except_vec_vi_end - &except_vec_vi;
		const int lui_offset = &except_vec_vi_lui - &except_vec_vi;
		const int ori_offset = &except_vec_vi_ori - &except_vec_vi;

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1275
			panic("VECTORSPACING too small");
1276 1277
		}

1278
		memcpy(b, &except_vec_vi, handler_len);
1279
#ifdef CONFIG_MIPS_MT_SMTC
1280 1281
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1282 1283 1284
		w = (u32 *)(b + mori_offset);
		*w = (*w & 0xffff0000) | (0x100 << n);
#endif /* CONFIG_MIPS_MT_SMTC */
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
		w = (u32 *)(b + lui_offset);
		*w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
		w = (u32 *)(b + ori_offset);
		*w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
		flush_icache_range((unsigned long)b, (unsigned long)(b+handler_len));
	}
	else {
		/*
		 * In other cases jump directly to the interrupt handler
		 *
		 * It is the handlers responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret"
		 */
		w = (u32 *)b;
		*w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
		*w = 0;
		flush_icache_range((unsigned long)b, (unsigned long)(b+8));
L
Linus Torvalds 已提交
1302
	}
1303

L
Linus Torvalds 已提交
1304 1305 1306
	return (void *)old_handler;
}

1307
void *set_vi_handler(int n, vi_handler_t addr)
1308
{
R
Ralf Baechle 已提交
1309
	return set_vi_srs_handler(n, addr, 0);
1310
}
1311

L
Linus Torvalds 已提交
1312 1313 1314
/*
 * This is used by native signal handling
 */
1315 1316
asmlinkage int (*save_fp_context)(struct sigcontext __user *sc);
asmlinkage int (*restore_fp_context)(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1317

1318 1319
extern asmlinkage int _save_fp_context(struct sigcontext __user *sc);
extern asmlinkage int _restore_fp_context(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1320

1321 1322
extern asmlinkage int fpu_emulator_save_context(struct sigcontext __user *sc);
extern asmlinkage int fpu_emulator_restore_context(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1323

1324
#ifdef CONFIG_SMP
1325
static int smp_save_fp_context(struct sigcontext __user *sc)
1326
{
1327
	return raw_cpu_has_fpu
1328 1329 1330 1331
	       ? _save_fp_context(sc)
	       : fpu_emulator_save_context(sc);
}

1332
static int smp_restore_fp_context(struct sigcontext __user *sc)
1333
{
1334
	return raw_cpu_has_fpu
1335 1336 1337 1338 1339
	       ? _restore_fp_context(sc)
	       : fpu_emulator_restore_context(sc);
}
#endif

L
Linus Torvalds 已提交
1340 1341
static inline void signal_init(void)
{
1342 1343 1344 1345 1346
#ifdef CONFIG_SMP
	/* For now just do the cpu_has_fpu check when the functions are invoked */
	save_fp_context = smp_save_fp_context;
	restore_fp_context = smp_restore_fp_context;
#else
L
Linus Torvalds 已提交
1347 1348 1349 1350 1351 1352 1353
	if (cpu_has_fpu) {
		save_fp_context = _save_fp_context;
		restore_fp_context = _restore_fp_context;
	} else {
		save_fp_context = fpu_emulator_save_context;
		restore_fp_context = fpu_emulator_restore_context;
	}
1354
#endif
L
Linus Torvalds 已提交
1355 1356 1357 1358 1359 1360 1361
}

#ifdef CONFIG_MIPS32_COMPAT

/*
 * This is used by 32-bit signal stuff on the 64-bit kernel
 */
1362 1363
asmlinkage int (*save_fp_context32)(struct sigcontext32 __user *sc);
asmlinkage int (*restore_fp_context32)(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1364

1365 1366
extern asmlinkage int _save_fp_context32(struct sigcontext32 __user *sc);
extern asmlinkage int _restore_fp_context32(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1367

1368 1369
extern asmlinkage int fpu_emulator_save_context32(struct sigcontext32 __user *sc);
extern asmlinkage int fpu_emulator_restore_context32(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384

static inline void signal32_init(void)
{
	if (cpu_has_fpu) {
		save_fp_context32 = _save_fp_context32;
		restore_fp_context32 = _restore_fp_context32;
	} else {
		save_fp_context32 = fpu_emulator_save_context32;
		restore_fp_context32 = fpu_emulator_restore_context32;
	}
}
#endif

extern void cpu_cache_init(void);
extern void tlb_init(void);
1385
extern void flush_tlb_handlers(void);
L
Linus Torvalds 已提交
1386

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
/*
 * Timer interrupt
 */
int cp0_compare_irq;

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
static int __cpuinitdata noulri;

static int __init ulri_disable(char *s)
{
	pr_info("Disabling ulri\n");
	noulri = 1;

	return 1;
}
__setup("noulri", ulri_disable);

1409
void __cpuinit per_cpu_trap_init(void)
L
Linus Torvalds 已提交
1410 1411 1412
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1427 1428 1429 1430 1431 1432 1433

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1434
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1435 1436 1437 1438
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
		status_set |= ST0_XX;
1439 1440 1441
	if (cpu_has_dsp)
		status_set |= ST0_MX;

R
Ralf Baechle 已提交
1442
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1443 1444
			 status_set);

1445 1446 1447
	if (cpu_has_mips_r2) {
		unsigned int enable = 0x0000000f;

1448
		if (!noulri && cpu_has_userlocal)
1449 1450 1451 1452
			enable |= (1 << 29);

		write_c0_hwrena(enable);
	}
1453

1454 1455 1456 1457
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1458
	if (cpu_has_veic || cpu_has_vint) {
1459
		write_c0_ebase(ebase);
1460
		/* Setting vector spacing enables EI/VI mode  */
1461
		change_c0_intctl(0x3e0, VECTORSPACING);
1462
	}
R
Ralf Baechle 已提交
1463 1464 1465 1466 1467 1468 1469 1470
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1471 1472 1473 1474 1475 1476 1477 1478

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1479 1480
		cp0_compare_irq = (read_c0_intctl() >> 29) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> 26) & 7;
1481
		if (cp0_perfcount_irq == cp0_compare_irq)
1482
			cp0_perfcount_irq = -1;
1483 1484 1485
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
		cp0_perfcount_irq = -1;
1486 1487
	}

1488 1489 1490
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1491 1492 1493 1494 1495 1496 1497 1498 1499

	cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
	TLBMISS_HANDLER_SETUP();

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1500 1501 1502 1503 1504 1505
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
		cpu_cache_init();
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1506 1507 1508 1509 1510 1511 1512
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1513 1514
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1515 1516
}

1517
/* Install CPU exception handler */
1518
void __init set_handler(unsigned long offset, void *addr, unsigned long size)
1519 1520 1521 1522 1523
{
	memcpy((void *)(ebase + offset), addr, size);
	flush_icache_range(ebase + offset, ebase + offset + size);
}

1524
static char panic_null_cerr[] __cpuinitdata =
1525 1526
	"Trying to set NULL cache error exception handler";

1527
/* Install uncached CPU exception handler */
1528 1529
void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
	unsigned long size)
1530 1531 1532 1533 1534 1535 1536 1537
{
#ifdef CONFIG_32BIT
	unsigned long uncached_ebase = KSEG1ADDR(ebase);
#endif
#ifdef CONFIG_64BIT
	unsigned long uncached_ebase = TO_UNCAC(ebase);
#endif

1538 1539 1540
	if (!addr)
		panic(panic_null_cerr);

1541 1542 1543
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

1544 1545 1546 1547 1548 1549 1550 1551 1552
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
1553 1554 1555 1556 1557 1558
void __init trap_init(void)
{
	extern char except_vec3_generic, except_vec3_r4000;
	extern char except_vec4;
	unsigned long i;

1559
	if (cpu_has_veic || cpu_has_vint)
1560
		ebase = (unsigned long) alloc_bootmem_low_pages(0x200 + VECTORSPACING*64);
1561 1562 1563
	else
		ebase = CAC_BASE;

L
Linus Torvalds 已提交
1564 1565 1566 1567 1568 1569 1570
	per_cpu_trap_init();

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
1571
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
1583
	if (cpu_has_ejtag && board_ejtag_handler_setup)
1584
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
1585 1586 1587 1588 1589 1590 1591 1592

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
1593
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
1594
	 */
1595 1596 1597
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
1598
			set_vi_handler(i, NULL);
1599 1600 1601
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

1617
	set_except_vector(0, handle_int);
L
Linus Torvalds 已提交
1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
1630 1631 1632
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
1633 1634 1635 1636
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);

1637 1638
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
		 * written yet.  Well, anyway there is no R6000 machine on the
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

1651 1652 1653 1654

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

1655 1656 1657 1658 1659 1660 1661 1662
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
1663 1664 1665
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

1666
	set_except_vector(26, handle_dsp);
1667 1668 1669 1670 1671 1672 1673 1674 1675

	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
		memcpy((void *)(CAC_BASE + 0x180), &except_vec3_r4000, 0x100);
	else if (cpu_has_4kex)
		memcpy((void *)(CAC_BASE + 0x180), &except_vec3_generic, 0x80);
	else
		memcpy((void *)(CAC_BASE + 0x080), &except_vec3_generic, 0x80);

L
Linus Torvalds 已提交
1676 1677 1678 1679 1680
	signal_init();
#ifdef CONFIG_MIPS32_COMPAT
	signal32_init();
#endif

1681
	flush_icache_range(ebase, ebase + 0x400);
1682
	flush_tlb_handlers();
L
Linus Torvalds 已提交
1683
}