mlx5_ifc.h 201.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36
#include "mlx5_ifc_fpga.h"

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
61 62
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb,
	MLX5_EVENT_TYPE_CODING_FPGA_ERROR                          = 0x20,
63 64 65 66 67 68 69 70 71
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

72 73 74 75 76
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

77 78 79 80 81 82 83 84 85 86
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
87 88
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
89
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
113
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
114 115 116 117 118 119 120
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
121 122 123 124
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
125 126 127 128 129
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
130 131 132 133
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
134 135 136 137 138 139
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
140
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
141
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
142 143 144 145
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
146 147 148 149
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
150
	MLX5_CMD_OP_SET_PP_RATE_LIMIT             = 0x780,
S
Saeed Mahameed 已提交
151
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
152 153 154 155 156 157
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
158 159 160 161 162 163 164
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
165
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
166 167 168 169 170 171 172
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
173 174 175 176 177 178 179 180 181 182 183 184
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
185 186
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
187 188 189 190 191 192
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
193 194 195 196 197 198 199 200 201 202
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
203
	MLX5_CMD_OP_SET_DELAY_DROP_PARAMS         = 0x910,
204 205 206 207 208 209
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
210 211 212 213 214 215 216 217
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
218
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
219 220 221 222 223 224 225 226
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
227
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
228 229 230
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
231
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
232 233
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
234 235
	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
236 237 238 239 240
	MLX5_CMD_OP_FPGA_CREATE_QP                = 0x960,
	MLX5_CMD_OP_FPGA_MODIFY_QP                = 0x961,
	MLX5_CMD_OP_FPGA_QUERY_QP                 = 0x962,
	MLX5_CMD_OP_FPGA_DESTROY_QP               = 0x963,
	MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS        = 0x964,
241
	MLX5_CMD_OP_MAX
242 243 244 245 246 247
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
248
	u8         outer_ip_version[0x1];
249 250 251
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
252
	u8         outer_ipv4_ttl[0x1];
253 254 255
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
256
	u8         reserved_at_b[0x1];
257 258 259 260 261 262 263 264 265 266 267 268 269 270
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
271
	u8         reserved_at_1a[0x5];
272 273 274 275 276
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
277
	u8         inner_ip_version[0x1];
278 279 280
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
281
	u8         reserved_at_27[0x1];
282 283 284
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
285
	u8         reserved_at_2b[0x1];
286 287 288 289 290 291 292 293 294 295 296
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
297
	u8         reserved_at_37[0x9];
298 299 300
	u8         reserved_at_40[0x17];
	u8	   outer_esp_spi[0x1];
	u8	   reserved_at_58[0x2];
301
	u8         bth_dst_qp[0x1];
302

303
	u8         reserved_at_5b[0x25];
304 305 306 307
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
308 309
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
310
	u8	   flow_modify_en[0x1];
311
	u8         modify_root[0x1];
312 313
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
314 315 316
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
317

318
	u8         reserved_at_20[0x2];
319
	u8         log_max_ft_size[0x6];
320 321
	u8         log_max_modify_header_context[0x8];
	u8         max_modify_header_actions[0x8];
322 323
	u8         max_ft_level[0x8];

324
	u8         reserved_at_40[0x20];
325

326
	u8         reserved_at_60[0x18];
327 328
	u8         log_max_ft_num[0x8];

329
	u8         reserved_at_80[0x18];
330 331
	u8         log_max_destination[0x8];

332 333
	u8         log_max_flow_counter[0x8];
	u8         reserved_at_a8[0x10];
334 335
	u8         log_max_flow[0x8];

336
	u8         reserved_at_c0[0x40];
337 338 339 340 341 342 343 344 345 346 347

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
348
	u8         atomic[0x1];
349
	u8         srq_receive[0x1];
350
	u8         reserved_at_6[0x1a];
351 352
};

353
struct mlx5_ifc_ipv4_layout_bits {
354
	u8         reserved_at_0[0x60];
355 356 357 358 359 360 361 362 363 364 365

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
366
	u8         reserved_at_0[0x80];
367 368
};

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
385 386
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
387
	u8         frag[0x1];
388
	u8         ip_version[0x4];
389 390 391 392 393
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

394 395
	u8         reserved_at_c0[0x18];
	u8         ttl_hoplimit[0x8];
396 397 398 399

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

400
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
401

402
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
403 404 405
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
406 407
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
408

409
	u8         reserved_at_20[0x10];
410 411 412 413 414 415 416 417 418
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

419 420 421 422 423
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
424 425 426 427 428 429
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
430
	u8         reserved_at_b8[0x8];
431

432
	u8         reserved_at_c0[0x20];
433

434
	u8         reserved_at_e0[0xc];
435 436
	u8         outer_ipv6_flow_label[0x14];

437
	u8         reserved_at_100[0xc];
438 439
	u8         inner_ipv6_flow_label[0x14];

440 441
	u8         reserved_at_120[0x28];
	u8         bth_dst_qp[0x18];
442 443 444
	u8	   reserved_at_160[0x20];
	u8	   outer_esp_spi[0x20];
	u8         reserved_at_1a0[0x60];
445 446 447 448 449 450
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
451
	u8         reserved_at_34[0xc];
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
476
	u8         reserved_at_2[0xe];
477 478
	u8         pkey_index[0x10];

479
	u8         reserved_at_20[0x8];
480 481 482 483 484
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
485
	u8         reserved_at_45[0x3];
486
	u8         src_addr_index[0x8];
487
	u8         reserved_at_50[0x4];
488 489 490
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

491
	u8         reserved_at_60[0x4];
492 493 494 495 496
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

497
	u8         reserved_at_100[0x4];
498 499
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
500
	u8         reserved_at_106[0x1];
501 502 503 504 505 506 507 508
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
509
	u8         vhca_port_num[0x8];
510 511 512 513 514 515
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
516
	u8         nic_rx_multi_path_tirs[0x1];
517 518 519
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
520 521 522

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

523
	u8         reserved_at_400[0x200];
524 525 526 527 528

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

529
	u8         reserved_at_a00[0x200];
530 531 532

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

533
	u8         reserved_at_e00[0x7200];
534 535
};

536
struct mlx5_ifc_flow_table_eswitch_cap_bits {
537
	u8     reserved_at_0[0x200];
538 539 540 541 542 543 544

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

545
	u8      reserved_at_800[0x7800];
546 547
};

548 549 550 551 552 553
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
554 555 556
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
557

558 559 560 561 562 563 564 565 566
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

567 568
};

S
Saeed Mahameed 已提交
569 570
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
571
	u8         esw_scheduling[0x1];
572 573
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
574 575 576 577
	u8         reserved_at_4[0x1];
	u8         packet_pacing_burst_bound[0x1];
	u8         packet_pacing_typical_size[0x1];
	u8         reserved_at_7[0x19];
578 579 580

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
581
	u8         packet_pacing_max_rate[0x20];
582

S
Saeed Mahameed 已提交
583
	u8         packet_pacing_min_rate[0x20];
584 585

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
586
	u8         packet_pacing_rate_table_size[0x10];
587 588 589 590 591 592 593 594 595 596

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
597 598
};

599 600 601 602 603 604
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
S
Saeed Mahameed 已提交
605 606
	u8         reserved_at_5[0x2];
	u8         wqe_vlan_insert[0x1];
607
	u8         self_lb_en_modifiable[0x1];
608
	u8         reserved_at_9[0x2];
609
	u8         max_lso_cap[0x5];
610
	u8         multi_pkt_send_wqe[0x2];
611
	u8	   wqe_inline_mode[0x2];
612
	u8         rss_ind_tbl_cap[0x4];
613 614
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
615
	u8         enhanced_multi_pkt_send_wqe[0x1];
616
	u8         tunnel_lso_const_out_ip_id[0x1];
617
	u8         reserved_at_1c[0x2];
618
	u8         tunnel_stateless_gre[0x1];
619 620
	u8         tunnel_stateless_vxlan[0x1];

621 622 623
	u8         swp[0x1];
	u8         swp_csum[0x1];
	u8         swp_lso[0x1];
624 625 626
	u8         reserved_at_23[0x1b];
	u8         max_geneve_opt_len[0x1];
	u8         tunnel_stateless_geneve_rx[0x1];
627

628
	u8         reserved_at_40[0x10];
629 630
	u8         lro_min_mss_size[0x10];

631
	u8         reserved_at_60[0x120];
632 633 634

	u8         lro_timer_supported_periods[4][0x20];

635
	u8         reserved_at_200[0x600];
636 637 638 639
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
640
	u8         reserved_at_1[0x1f];
641

642
	u8         reserved_at_20[0x60];
643

644
	u8         reserved_at_80[0xc];
645
	u8         l3_type[0x4];
646
	u8         reserved_at_90[0x8];
647 648
	u8         roce_version[0x8];

649
	u8         reserved_at_a0[0x10];
650 651 652 653 654
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

655
	u8         reserved_at_e0[0x10];
656 657
	u8         roce_address_table_size[0x10];

658
	u8         reserved_at_100[0x700];
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
686
	u8         reserved_at_0[0x40];
687

688
	u8         atomic_req_8B_endianness_mode[0x2];
689
	u8         reserved_at_42[0x4];
690
	u8         supported_atomic_req_8B_endianness_mode_1[0x1];
691

692
	u8         reserved_at_47[0x19];
693

694
	u8         reserved_at_60[0x20];
695

696
	u8         reserved_at_80[0x10];
697
	u8         atomic_operations[0x10];
698

699
	u8         reserved_at_a0[0x10];
700 701
	u8         atomic_size_qp[0x10];

702
	u8         reserved_at_c0[0x10];
703 704
	u8         atomic_size_dc[0x10];

705
	u8         reserved_at_e0[0x720];
706 707 708
};

struct mlx5_ifc_odp_cap_bits {
709
	u8         reserved_at_0[0x40];
710 711

	u8         sig[0x1];
712
	u8         reserved_at_41[0x1f];
713

714
	u8         reserved_at_60[0x20];
715 716 717 718 719 720 721

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

722
	u8         reserved_at_e0[0x720];
723 724
};

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

752 753 754
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
755
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
756
	MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
795 796
};

797 798 799 800 801 802
enum {
	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
};

803
struct mlx5_ifc_cmd_hca_cap_bits {
804 805 806 807
	u8         reserved_at_0[0x30];
	u8         vhca_id[0x10];

	u8         reserved_at_40[0x40];
808 809 810

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
811
	u8         reserved_at_90[0xb];
812 813
	u8         log_max_qp[0x5];

814
	u8         reserved_at_a0[0xb];
815
	u8         log_max_srq[0x5];
816
	u8         reserved_at_b0[0x10];
817

818
	u8         reserved_at_c0[0x8];
819
	u8         log_max_cq_sz[0x8];
820
	u8         reserved_at_d0[0xb];
821 822 823
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
824
	u8         reserved_at_e8[0x2];
825
	u8         log_max_mkey[0x6];
826
	u8         reserved_at_f0[0xc];
827 828 829
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
830
	u8         fixed_buffer_size[0x1];
831
	u8         log_max_mrw_sz[0x7];
832 833
	u8         force_teardown[0x1];
	u8         reserved_at_111[0x1];
834
	u8         log_max_bsf_list_size[0x6];
835 836
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
837 838
	u8         log_max_klm_list_size[0x6];

839
	u8         reserved_at_120[0xa];
840
	u8         log_max_ra_req_dc[0x6];
841
	u8         reserved_at_130[0xa];
842 843
	u8         log_max_ra_res_dc[0x6];

844
	u8         reserved_at_140[0xa];
845
	u8         log_max_ra_req_qp[0x6];
846
	u8         reserved_at_150[0xa];
847 848
	u8         log_max_ra_res_qp[0x6];

849
	u8         end_pad[0x1];
850 851
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
852 853
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
854 855
	u8         reserved_at_165[0xa];
	u8         qcam_reg[0x1];
856
	u8         gid_table_size[0x10];
857

858 859
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
860
	u8         retransmission_q_counters[0x1];
861 862
	u8         reserved_at_183[0x1];
	u8         modify_rq_counter_set_id[0x1];
863
	u8         rq_delay_drop[0x1];
864 865 866
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

867 868 869 870
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
871
	u8         reserved_at_1a4[0x1];
872 873
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
874
	u8         eswitch_flow_table[0x1];
875
	u8	   early_vf_enable[0x1];
876 877
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
878
	u8         local_ca_ack_delay[0x5];
879
	u8         port_module_event[0x1];
880
	u8         enhanced_error_q_counters[0x1];
881
	u8         ports_check[0x1];
882
	u8         reserved_at_1b3[0x1];
883 884
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
885
	u8         port_type[0x2];
886 887
	u8         num_ports[0x8];

888 889 890
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
891
	u8         log_max_msg[0x5];
892
	u8         reserved_at_1c8[0x4];
893
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
894 895
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
896 897
	u8         general_notification_event[0x1];
	u8         reserved_at_1d3[0x2];
898
	u8         fpga[0x1];
T
Tariq Toukan 已提交
899 900
	u8         rol_s[0x1];
	u8         rol_g[0x1];
901
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
902 903 904 905 906 907 908
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
909 910

	u8         stat_rate_support[0x10];
911
	u8         reserved_at_1f0[0xc];
912
	u8         cqe_version[0x4];
913

914
	u8         compact_address_vector[0x1];
915
	u8         striding_rq[0x1];
916 917
	u8         reserved_at_202[0x1];
	u8         ipoib_enhanced_offloads[0x1];
918
	u8         ipoib_basic_offloads[0x1];
919 920 921 922 923
	u8         reserved_at_205[0x1];
	u8         repeated_block_disabled[0x1];
	u8         umr_modify_entity_size_disabled[0x1];
	u8         umr_modify_atomic_disabled[0x1];
	u8         umr_indirect_mkey_disabled[0x1];
924 925
	u8         umr_fence[0x2];
	u8         reserved_at_20c[0x3];
926
	u8         drain_sigerr[0x1];
927 928
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
929
	u8         reserved_at_213[0x1];
930 931
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
932
	u8         reserved_at_216[0x1];
933 934 935
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
936
	u8         dct[0x1];
S
Saeed Mahameed 已提交
937
	u8         qos[0x1];
938
	u8         eth_net_offloads[0x1];
939 940
	u8         roce[0x1];
	u8         atomic[0x1];
941
	u8         reserved_at_21f[0x1];
942 943 944 945

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
946
	u8         reserved_at_223[0x3];
947
	u8         cq_eq_remap[0x1];
948 949
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
950
	u8         reserved_at_229[0x1];
951
	u8         scqe_break_moderation[0x1];
952
	u8         cq_period_start_from_cqe[0x1];
953
	u8         cd[0x1];
954
	u8         reserved_at_22d[0x1];
955
	u8         apm[0x1];
956
	u8         vector_calc[0x1];
957
	u8         umr_ptr_rlky[0x1];
958
	u8	   imaicl[0x1];
959
	u8         reserved_at_232[0x4];
960 961
	u8         qkv[0x1];
	u8         pkv[0x1];
962 963
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
964 965 966 967 968
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

969 970
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
971
	u8         uar_sz[0x6];
972
	u8         reserved_at_250[0x8];
973 974 975
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
976
	u8         driver_version[0x1];
977
	u8         pad_tx_eth_packet[0x1];
978
	u8         reserved_at_263[0x8];
979
	u8         log_bf_reg_size[0x5];
980 981 982 983

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
984

985
	u8         reserved_at_280[0x10];
986 987
	u8         max_wqe_sz_sq[0x10];

988
	u8         reserved_at_2a0[0x10];
989 990
	u8         max_wqe_sz_rq[0x10];

991
	u8         max_flow_counter_31_16[0x10];
992 993
	u8         max_wqe_sz_sq_dc[0x10];

994
	u8         reserved_at_2e0[0x7];
995 996
	u8         max_qp_mcg[0x19];

997
	u8         reserved_at_300[0x18];
998 999
	u8         log_max_mcg[0x8];

1000
	u8         reserved_at_320[0x3];
1001
	u8         log_max_transport_domain[0x5];
1002
	u8         reserved_at_328[0x3];
1003
	u8         log_max_pd[0x5];
1004
	u8         reserved_at_330[0xb];
1005 1006
	u8         log_max_xrcd[0x5];

1007 1008
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
1009
	u8         max_flow_counter_15_0[0x10];
1010

1011

1012
	u8         reserved_at_360[0x3];
1013
	u8         log_max_rq[0x5];
1014
	u8         reserved_at_368[0x3];
1015
	u8         log_max_sq[0x5];
1016
	u8         reserved_at_370[0x3];
1017
	u8         log_max_tir[0x5];
1018
	u8         reserved_at_378[0x3];
1019 1020
	u8         log_max_tis[0x5];

1021
	u8         basic_cyclic_rcv_wqe[0x1];
1022
	u8         reserved_at_381[0x2];
1023
	u8         log_max_rmp[0x5];
1024
	u8         reserved_at_388[0x3];
1025
	u8         log_max_rqt[0x5];
1026
	u8         reserved_at_390[0x3];
1027
	u8         log_max_rqt_size[0x5];
1028
	u8         reserved_at_398[0x3];
1029 1030
	u8         log_max_tis_per_sq[0x5];

1031
	u8         reserved_at_3a0[0x3];
1032
	u8         log_max_stride_sz_rq[0x5];
1033
	u8         reserved_at_3a8[0x3];
1034
	u8         log_min_stride_sz_rq[0x5];
1035
	u8         reserved_at_3b0[0x3];
1036
	u8         log_max_stride_sz_sq[0x5];
1037
	u8         reserved_at_3b8[0x3];
1038 1039
	u8         log_min_stride_sz_sq[0x5];

1040 1041 1042 1043 1044
	u8         hairpin[0x1];
	u8         reserved_at_3c1[0x2];
	u8         log_max_hairpin_queues[0x5];
	u8         reserved_at_3c8[0x3];
	u8         log_max_hairpin_wq_data_sz[0x5];
1045 1046 1047
	u8         reserved_at_3d0[0x3];
	u8         log_max_hairpin_num_packets[0x5];
	u8         reserved_at_3d8[0x3];
1048 1049
	u8         log_max_wq_sz[0x5];

1050
	u8         nic_vport_change_event[0x1];
1051 1052
	u8         disable_local_lb_uc[0x1];
	u8         disable_local_lb_mc[0x1];
1053 1054
	u8         log_min_hairpin_wq_data_sz[0x5];
	u8         reserved_at_3e8[0x3];
1055
	u8         log_max_vlan_list[0x5];
1056
	u8         reserved_at_3f0[0x3];
1057
	u8         log_max_current_mc_list[0x5];
1058
	u8         reserved_at_3f8[0x3];
1059 1060
	u8         log_max_current_uc_list[0x5];

1061
	u8         reserved_at_400[0x80];
1062

1063
	u8         reserved_at_480[0x3];
1064
	u8         log_max_l2_table[0x5];
1065
	u8         reserved_at_488[0x8];
1066 1067
	u8         log_uar_page_sz[0x10];

1068
	u8         reserved_at_4a0[0x20];
1069
	u8         device_frequency_mhz[0x20];
1070
	u8         device_frequency_khz[0x20];
1071

1072 1073 1074
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1075

1076 1077 1078
	u8         reserved_at_580[0x3d];
	u8         cqe_128_always[0x1];
	u8         cqe_compression_128[0x1];
1079
	u8         cqe_compression[0x1];
1080

1081 1082
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1083

S
Saeed Mahameed 已提交
1084 1085 1086 1087 1088
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1089
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1090 1091
	u8         log_max_xrq[0x5];

1092 1093 1094 1095 1096
	u8	   affiliate_nic_vport_criteria[0x8];
	u8	   native_port_num[0x8];
	u8	   num_vhca_ports[0x8];
	u8	   reserved_at_618[0x6];
	u8	   sw_owner_id[0x1];
1097
	u8	   reserved_at_61f[0x1e1];
1098 1099
};

1100 1101 1102 1103
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1104

1105
	MLX5_FLOW_DESTINATION_TYPE_PORT         = 0x99,
1106
	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1107
};
1108

1109 1110 1111
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1112

1113
	u8         reserved_at_20[0x20];
1114 1115
};

1116
struct mlx5_ifc_flow_counter_list_bits {
1117
	u8         flow_counter_id[0x20];
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1128 1129 1130 1131 1132 1133
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1134

1135
	u8         reserved_at_600[0xa00];
1136 1137
};

1138 1139 1140 1141 1142 1143 1144
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1145

1146 1147 1148 1149 1150
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1151

1152 1153 1154
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1155 1156
};

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1167
	u8         reserved_at_8[0x18];
1168

1169 1170
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1171
	u8         reserved_at_24[0x7];
1172 1173
	u8         page_offset[0x5];
	u8         lwm[0x10];
1174

1175
	u8         reserved_at_40[0x8];
1176 1177
	u8         pd[0x18];

1178
	u8         reserved_at_60[0x8];
1179 1180 1181 1182 1183 1184 1185 1186
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1187
	u8         reserved_at_100[0xc];
1188
	u8         log_wq_stride[0x4];
1189
	u8         reserved_at_110[0x3];
1190
	u8         log_wq_pg_sz[0x5];
1191
	u8         reserved_at_118[0x3];
1192 1193
	u8         log_wq_sz[0x5];

1194 1195 1196
	u8         reserved_at_120[0x3];
	u8         log_hairpin_num_packets[0x5];
	u8         reserved_at_128[0x3];
1197 1198 1199
	u8         log_hairpin_data_sz[0x5];
	u8         reserved_at_130[0x5];

1200 1201 1202 1203 1204 1205
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1206

1207
	struct mlx5_ifc_cmd_pas_bits pas[0];
1208 1209
};

1210
struct mlx5_ifc_rq_num_bits {
1211
	u8         reserved_at_0[0x8];
1212 1213
	u8         rq_num[0x18];
};
1214

1215
struct mlx5_ifc_mac_address_layout_bits {
1216
	u8         reserved_at_0[0x10];
1217
	u8         mac_addr_47_32[0x10];
1218

1219 1220 1221
	u8         mac_addr_31_0[0x20];
};

1222
struct mlx5_ifc_vlan_layout_bits {
1223
	u8         reserved_at_0[0x14];
1224 1225
	u8         vlan[0x0c];

1226
	u8         reserved_at_20[0x20];
1227 1228
};

1229
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1230
	u8         reserved_at_0[0xa0];
1231 1232 1233

	u8         min_time_between_cnps[0x20];

1234
	u8         reserved_at_c0[0x12];
1235
	u8         cnp_dscp[0x6];
1236 1237
	u8         reserved_at_d8[0x4];
	u8         cnp_prio_mode[0x1];
1238 1239
	u8         cnp_802p_prio[0x3];

1240
	u8         reserved_at_e0[0x720];
1241 1242 1243
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1244
	u8         reserved_at_0[0x60];
1245

1246
	u8         reserved_at_60[0x4];
1247
	u8         clamp_tgt_rate[0x1];
1248
	u8         reserved_at_65[0x3];
1249
	u8         clamp_tgt_rate_after_time_inc[0x1];
1250
	u8         reserved_at_69[0x17];
1251

1252
	u8         reserved_at_80[0x20];
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1272
	u8         reserved_at_1c0[0xe0];
1273 1274 1275 1276 1277 1278 1279 1280 1281

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1282
	u8         reserved_at_320[0x20];
1283 1284 1285

	u8         initial_alpha_value[0x20];

1286
	u8         reserved_at_360[0x4a0];
1287 1288 1289
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1290
	u8         reserved_at_0[0x80];
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1312
	u8         reserved_at_1c0[0x640];
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1462
	u8         reserved_at_640[0x180];
1463 1464
};

1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

1528 1529 1530
	u8	   reserved_at_a0[0x80];

	u8         port_xmit_wait[0x20];
1531 1532
};

1533 1534 1535 1536 1537
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1538
	u8         reserved_at_40[0x780];
1539 1540 1541 1542 1543 1544 1545
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1546
	u8         reserved_at_40[0xc0];
1547 1548 1549 1550 1551 1552 1553 1554 1555

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1556
	u8         reserved_at_180[0xc0];
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1582
	u8         reserved_at_3c0[0x400];
1583 1584 1585 1586 1587 1588 1589
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600
	u8         reserved_at_40[0x100];

	u8         rx_buffer_almost_full_high[0x20];

	u8         rx_buffer_almost_full_low[0x20];

	u8         rx_buffer_full_high[0x20];

	u8         rx_buffer_full_low[0x20];

	u8         reserved_at_1c0[0x600];
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1668
	u8         reserved_at_400[0x3c0];
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1756
	u8         reserved_at_540[0x280];
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1812
	u8         reserved_at_340[0x480];
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1892
	u8         reserved_at_4c0[0x300];
1893 1894
};

1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

1916 1917 1918
	u8         tx_overflow_buffer_pkt_high[0x20];

	u8         tx_overflow_buffer_pkt_low[0x20];
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928

	u8         outbound_stalled_reads[0x20];

	u8         outbound_stalled_writes[0x20];

	u8         outbound_stalled_reads_events[0x20];

	u8         outbound_stalled_writes_events[0x20];

	u8         reserved_at_200[0x5c0];
1929 1930
};

1931 1932 1933
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1934
	u8         reserved_at_20[0xc0];
1935 1936 1937
};

struct mlx5_ifc_stall_vl_event_bits {
1938
	u8         reserved_at_0[0x18];
1939
	u8         port_num[0x1];
1940
	u8         reserved_at_19[0x3];
1941 1942
	u8         vl[0x4];

1943
	u8         reserved_at_20[0xa0];
1944 1945 1946 1947
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1948
	u8         reserved_at_8[0x8];
1949
	u8         congestion_level[0x8];
1950
	u8         reserved_at_18[0x8];
1951

1952
	u8         reserved_at_20[0xa0];
1953 1954 1955
};

struct mlx5_ifc_gpio_event_bits {
1956
	u8         reserved_at_0[0x60];
1957 1958 1959 1960 1961

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1962
	u8         reserved_at_a0[0x40];
1963 1964 1965
};

struct mlx5_ifc_port_state_change_event_bits {
1966
	u8         reserved_at_0[0x40];
1967 1968

	u8         port_num[0x4];
1969
	u8         reserved_at_44[0x1c];
1970

1971
	u8         reserved_at_60[0x80];
1972 1973 1974
};

struct mlx5_ifc_dropped_packet_logged_bits {
1975
	u8         reserved_at_0[0xe0];
1976 1977 1978 1979 1980 1981 1982 1983
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1984
	u8         reserved_at_0[0x8];
1985 1986
	u8         cqn[0x18];

1987
	u8         reserved_at_20[0x20];
1988

1989
	u8         reserved_at_40[0x18];
1990 1991
	u8         syndrome[0x8];

1992
	u8         reserved_at_60[0x80];
1993 1994 1995 1996 1997 1998 1999
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

2000
	u8         reserved_at_40[0x10];
2001 2002 2003 2004 2005 2006
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

2007
	u8         reserved_at_c0[0x5];
2008 2009 2010 2011 2012 2013 2014 2015 2016
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

2017
	u8         reserved_at_20[0x10];
2018 2019
	u8         wqe_index[0x10];

2020
	u8         reserved_at_40[0x10];
2021 2022
	u8         len[0x10];

2023
	u8         reserved_at_60[0x60];
2024

2025
	u8         reserved_at_c0[0x5];
2026 2027 2028 2029 2030 2031 2032
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
2033
	u8         reserved_at_0[0xa0];
2034 2035

	u8         type[0x8];
2036
	u8         reserved_at_a8[0x18];
2037

2038
	u8         reserved_at_c0[0x8];
2039 2040 2041 2042
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
2043
	u8         reserved_at_0[0xc0];
2044

2045
	u8         reserved_at_c0[0x8];
2046 2047 2048 2049
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
2050
	u8         reserved_at_0[0xc0];
2051

2052
	u8         reserved_at_c0[0x8];
2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

2086 2087 2088 2089
enum {
	MLX5_QPC_OFFLOAD_TYPE_RNDV  = 0x1,
};

2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2129
	u8         lag_tx_port_affinity[0x4];
2130
	u8         st[0x8];
2131
	u8         reserved_at_10[0x3];
2132
	u8         pm_state[0x2];
2133 2134
	u8         reserved_at_15[0x3];
	u8         offload_type[0x4];
2135
	u8         end_padding_mode[0x2];
2136
	u8         reserved_at_1e[0x2];
2137 2138 2139 2140 2141

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2142
	u8         reserved_at_24[0x1];
2143
	u8         drain_sigerr[0x1];
2144
	u8         reserved_at_26[0x2];
2145 2146 2147 2148
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2149
	u8         reserved_at_48[0x1];
2150 2151 2152 2153
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2154
	u8         reserved_at_55[0x6];
2155
	u8         rlky[0x1];
2156
	u8         ulp_stateless_offload_mode[0x4];
2157 2158 2159 2160

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2161
	u8         reserved_at_80[0x8];
2162 2163
	u8         user_index[0x18];

2164
	u8         reserved_at_a0[0x3];
2165 2166 2167 2168 2169 2170 2171 2172
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2173
	u8         reserved_at_384[0x4];
2174
	u8         log_sra_max[0x3];
2175
	u8         reserved_at_38b[0x2];
2176 2177
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2178
	u8         reserved_at_393[0x1];
2179 2180 2181
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2182
	u8         reserved_at_39b[0x5];
2183

2184
	u8         reserved_at_3a0[0x20];
2185

2186
	u8         reserved_at_3c0[0x8];
2187 2188
	u8         next_send_psn[0x18];

2189
	u8         reserved_at_3e0[0x8];
2190 2191
	u8         cqn_snd[0x18];

2192 2193 2194 2195
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2196

2197
	u8         reserved_at_440[0x8];
2198 2199
	u8         last_acked_psn[0x18];

2200
	u8         reserved_at_460[0x8];
2201 2202
	u8         ssn[0x18];

2203
	u8         reserved_at_480[0x8];
2204
	u8         log_rra_max[0x3];
2205
	u8         reserved_at_48b[0x1];
2206 2207 2208 2209
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2210
	u8         reserved_at_493[0x1];
2211
	u8         page_offset[0x6];
2212
	u8         reserved_at_49a[0x3];
2213 2214 2215 2216
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2217
	u8         reserved_at_4a0[0x3];
2218 2219 2220
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2221
	u8         reserved_at_4c0[0x8];
2222 2223
	u8         xrcd[0x18];

2224
	u8         reserved_at_4e0[0x8];
2225 2226 2227 2228 2229 2230
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2231
	u8         reserved_at_560[0x5];
2232
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2233
	u8         srqn_rmpn_xrqn[0x18];
2234

2235
	u8         reserved_at_580[0x8];
2236 2237 2238 2239 2240 2241 2242 2243 2244
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2245
	u8         reserved_at_600[0x20];
2246

2247
	u8         reserved_at_620[0xf];
2248 2249 2250 2251 2252 2253
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2254
	u8         reserved_at_680[0xc0];
2255 2256 2257 2258 2259
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2260
	u8         reserved_at_80[0x3];
2261 2262 2263 2264 2265 2266
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2267
	u8         reserved_at_c0[0x14];
2268 2269 2270
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2271
	u8         reserved_at_e0[0x20];
2272 2273 2274 2275 2276 2277 2278 2279 2280
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2281
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2282
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2283
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2284
	struct mlx5_ifc_qos_cap_bits qos_cap;
2285
	struct mlx5_ifc_fpga_cap_bits fpga_cap;
2286
	u8         reserved_at_0[0x8000];
2287 2288 2289 2290 2291 2292
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2293
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2294 2295
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2296
	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
2297 2298 2299
};

struct mlx5_ifc_flow_context_bits {
2300
	u8         reserved_at_0[0x20];
2301 2302 2303

	u8         group_id[0x20];

2304
	u8         reserved_at_40[0x8];
2305 2306
	u8         flow_tag[0x18];

2307
	u8         reserved_at_60[0x10];
2308 2309
	u8         action[0x10];

2310
	u8         reserved_at_80[0x8];
2311 2312
	u8         destination_list_size[0x18];

2313 2314 2315
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2316 2317
	u8         encap_id[0x20];

2318 2319 2320
	u8         modify_header_id[0x20];

	u8         reserved_at_100[0x100];
2321 2322 2323

	struct mlx5_ifc_fte_match_param_bits match_value;

2324
	u8         reserved_at_1200[0x600];
2325

2326
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2337
	u8         reserved_at_8[0x18];
2338 2339 2340

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2341
	u8         reserved_at_22[0x1];
2342 2343 2344 2345 2346 2347
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2348
	u8         reserved_at_46[0x2];
2349 2350
	u8         cqn[0x18];

2351
	u8         reserved_at_60[0x20];
2352 2353

	u8         user_index_equal_xrc_srqn[0x1];
2354
	u8         reserved_at_81[0x1];
2355 2356 2357
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2358
	u8         reserved_at_a0[0x20];
2359

2360
	u8         reserved_at_c0[0x8];
2361 2362 2363 2364 2365
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2366
	u8         reserved_at_100[0x40];
2367 2368 2369 2370

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2371
	u8         reserved_at_17e[0x2];
2372

2373
	u8         reserved_at_180[0x80];
2374 2375 2376 2377 2378 2379 2380 2381 2382
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2383 2384 2385 2386 2387
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2388
	u8         prio[0x4];
2389
	u8         reserved_at_10[0x10];
2390

2391
	u8         reserved_at_20[0x100];
2392

2393
	u8         reserved_at_120[0x8];
2394 2395
	u8         transport_domain[0x18];

2396 2397 2398
	u8         reserved_at_140[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_160[0x3a0];
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2412 2413 2414
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2415 2416 2417 2418 2419 2420 2421 2422
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2423
	u8         reserved_at_0[0x20];
2424 2425

	u8         disp_type[0x4];
2426
	u8         reserved_at_24[0x1c];
2427

2428
	u8         reserved_at_40[0x40];
2429

2430
	u8         reserved_at_80[0x4];
2431 2432 2433 2434
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2435
	u8         reserved_at_a0[0x40];
2436

2437
	u8         reserved_at_e0[0x8];
2438 2439 2440
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2441
	u8         reserved_at_101[0x1];
2442
	u8         tunneled_offload_en[0x1];
2443
	u8         reserved_at_103[0x5];
2444 2445 2446
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2447
	u8         reserved_at_124[0x2];
2448 2449 2450 2451 2452 2453 2454 2455 2456
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2457
	u8         reserved_at_2c0[0x4c0];
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2468
	u8         reserved_at_8[0x18];
2469 2470 2471

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2472
	u8         reserved_at_22[0x1];
2473
	u8         rlky[0x1];
2474
	u8         reserved_at_24[0x1];
2475 2476 2477 2478
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2479
	u8         reserved_at_46[0x2];
2480 2481
	u8         cqn[0x18];

2482
	u8         reserved_at_60[0x20];
2483

2484
	u8         reserved_at_80[0x2];
2485
	u8         log_page_size[0x6];
2486
	u8         reserved_at_88[0x18];
2487

2488
	u8         reserved_at_a0[0x20];
2489

2490
	u8         reserved_at_c0[0x8];
2491 2492 2493 2494 2495
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2496
	u8         reserved_at_100[0x40];
2497

2498
	u8         dbr_addr[0x40];
2499

2500
	u8         reserved_at_180[0x80];
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2514
	u8         allow_multi_pkt_send_wqe[0x1];
2515
	u8	   min_wqe_inline_mode[0x3];
2516
	u8         state[0x4];
2517
	u8         reg_umr[0x1];
2518
	u8         allow_swp[0x1];
2519 2520
	u8         hairpin[0x1];
	u8         reserved_at_f[0x11];
2521

2522
	u8         reserved_at_20[0x8];
2523 2524
	u8         user_index[0x18];

2525
	u8         reserved_at_40[0x8];
2526 2527
	u8         cqn[0x18];

2528 2529 2530 2531 2532 2533 2534
	u8         reserved_at_60[0x8];
	u8         hairpin_peer_rq[0x18];

	u8         reserved_at_80[0x10];
	u8         hairpin_peer_vhca[0x10];

	u8         reserved_at_a0[0x50];
2535

S
Saeed Mahameed 已提交
2536
	u8         packet_pacing_rate_limit_index[0x10];
2537
	u8         tis_lst_sz[0x10];
2538
	u8         reserved_at_110[0x10];
2539

2540
	u8         reserved_at_120[0x40];
2541

2542
	u8         reserved_at_160[0x8];
2543 2544 2545 2546 2547
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2572
struct mlx5_ifc_rqtc_bits {
2573
	u8         reserved_at_0[0xa0];
2574

2575
	u8         reserved_at_a0[0x10];
2576 2577
	u8         rqt_max_size[0x10];

2578
	u8         reserved_at_c0[0x10];
2579 2580
	u8         rqt_actual_size[0x10];

2581
	u8         reserved_at_e0[0x6a0];
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2599
	u8	   delay_drop_en[0x1];
2600
	u8         scatter_fcs[0x1];
2601 2602 2603
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2604
	u8         reserved_at_c[0x1];
2605
	u8         flush_in_error_en[0x1];
2606 2607
	u8         hairpin[0x1];
	u8         reserved_at_f[0x11];
2608

2609
	u8         reserved_at_20[0x8];
2610 2611
	u8         user_index[0x18];

2612
	u8         reserved_at_40[0x8];
2613 2614 2615
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2616
	u8         reserved_at_68[0x18];
2617

2618
	u8         reserved_at_80[0x8];
2619 2620
	u8         rmpn[0x18];

2621 2622 2623 2624 2625 2626 2627
	u8         reserved_at_a0[0x8];
	u8         hairpin_peer_sq[0x18];

	u8         reserved_at_c0[0x10];
	u8         hairpin_peer_vhca[0x10];

	u8         reserved_at_e0[0xa0];
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2638
	u8         reserved_at_0[0x8];
2639
	u8         state[0x4];
2640
	u8         reserved_at_c[0x14];
2641 2642

	u8         basic_cyclic_rcv_wqe[0x1];
2643
	u8         reserved_at_21[0x1f];
2644

2645
	u8         reserved_at_40[0x140];
2646 2647 2648 2649 2650

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2651 2652
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
2653 2654 2655
	u8         reserved_at_8[0x15];
	u8         disable_mc_local_lb[0x1];
	u8         disable_uc_local_lb[0x1];
2656 2657
	u8         roce_en[0x1];

2658
	u8         arm_change_event[0x1];
2659
	u8         reserved_at_21[0x1a];
2660 2661 2662 2663 2664
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2665

2666 2667 2668 2669 2670 2671
	u8         reserved_at_40[0xc];

	u8	   affiliation_criteria[0x4];
	u8	   affiliated_vhca_id[0x10];

	u8	   reserved_at_60[0xd0];
2672 2673 2674

	u8         mtu[0x10];

2675 2676 2677 2678
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2679
	u8         reserved_at_200[0x140];
2680
	u8         qkey_violation_counter[0x10];
2681
	u8         reserved_at_350[0x430];
2682 2683 2684 2685

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2686
	u8         reserved_at_783[0x2];
2687
	u8         allowed_list_type[0x3];
2688
	u8         reserved_at_788[0xc];
2689 2690 2691 2692
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2693
	u8         reserved_at_7e0[0x20];
2694 2695 2696 2697 2698 2699 2700 2701

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2702
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2703 2704 2705
};

struct mlx5_ifc_mkc_bits {
2706
	u8         reserved_at_0[0x1];
2707
	u8         free[0x1];
2708
	u8         reserved_at_2[0xd];
2709 2710 2711 2712 2713 2714 2715 2716
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2717
	u8         reserved_at_18[0x8];
2718 2719 2720 2721

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2722
	u8         reserved_at_40[0x20];
2723 2724 2725 2726

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2727
	u8         reserved_at_63[0x2];
2728
	u8         expected_sigerr_count[0x1];
2729
	u8         reserved_at_66[0x1];
2730 2731 2732 2733 2734 2735 2736 2737 2738
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2739
	u8         reserved_at_120[0x80];
2740 2741 2742

	u8         translations_octword_size[0x20];

2743
	u8         reserved_at_1c0[0x1b];
2744 2745
	u8         log_page_size[0x5];

2746
	u8         reserved_at_1e0[0x20];
2747 2748 2749
};

struct mlx5_ifc_pkey_bits {
2750
	u8         reserved_at_0[0x10];
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2761
	u8         reserved_at_20[0xe0];
2762 2763 2764 2765 2766

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2767
	u8         reserved_at_104[0xc];
2768 2769 2770
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2771 2772
	u8         vport_state[0x4];

2773
	u8         reserved_at_120[0x20];
2774 2775

	u8         system_image_guid[0x40];
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2789
	u8         reserved_at_280[0x80];
2790 2791

	u8         lid[0x10];
2792
	u8         reserved_at_310[0x4];
2793 2794 2795 2796 2797 2798
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2799
	u8         reserved_at_334[0xc];
2800 2801 2802 2803

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2804
	u8         reserved_at_360[0xca0];
2805 2806
};

2807
struct mlx5_ifc_esw_vport_context_bits {
2808
	u8         reserved_at_0[0x3];
2809 2810 2811 2812
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2813
	u8         reserved_at_8[0x18];
2814

2815
	u8         reserved_at_20[0x20];
2816 2817 2818 2819 2820 2821 2822 2823

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2824
	u8         reserved_at_60[0x7a0];
2825 2826
};

2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2839
	u8         reserved_at_4[0x9];
2840 2841
	u8         ec[0x1];
	u8         oi[0x1];
2842
	u8         reserved_at_f[0x5];
2843
	u8         st[0x4];
2844
	u8         reserved_at_18[0x8];
2845

2846
	u8         reserved_at_20[0x20];
2847

2848
	u8         reserved_at_40[0x14];
2849
	u8         page_offset[0x6];
2850
	u8         reserved_at_5a[0x6];
2851

2852
	u8         reserved_at_60[0x3];
2853 2854 2855
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2856
	u8         reserved_at_80[0x20];
2857

2858
	u8         reserved_at_a0[0x18];
2859 2860
	u8         intr[0x8];

2861
	u8         reserved_at_c0[0x3];
2862
	u8         log_page_size[0x5];
2863
	u8         reserved_at_c8[0x18];
2864

2865
	u8         reserved_at_e0[0x60];
2866

2867
	u8         reserved_at_140[0x8];
2868 2869
	u8         consumer_counter[0x18];

2870
	u8         reserved_at_160[0x8];
2871 2872
	u8         producer_counter[0x18];

2873
	u8         reserved_at_180[0x80];
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2897
	u8         reserved_at_0[0x4];
2898
	u8         state[0x4];
2899
	u8         reserved_at_8[0x18];
2900

2901
	u8         reserved_at_20[0x8];
2902 2903
	u8         user_index[0x18];

2904
	u8         reserved_at_40[0x8];
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2916
	u8         reserved_at_73[0xd];
2917

2918
	u8         reserved_at_80[0x8];
2919
	u8         cs_res[0x8];
2920
	u8         reserved_at_90[0x3];
2921
	u8         min_rnr_nak[0x5];
2922
	u8         reserved_at_98[0x8];
2923

2924
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2925
	u8         srqn_xrqn[0x18];
2926

2927
	u8         reserved_at_c0[0x8];
2928 2929 2930
	u8         pd[0x18];

	u8         tclass[0x8];
2931
	u8         reserved_at_e8[0x4];
2932 2933 2934 2935
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2936
	u8         reserved_at_140[0x5];
2937 2938 2939 2940
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2941
	u8         reserved_at_160[0x8];
2942
	u8         my_addr_index[0x8];
2943
	u8         reserved_at_170[0x8];
2944 2945 2946 2947
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2948
	u8         reserved_at_1a0[0x14];
2949 2950 2951 2952 2953
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2954
	u8         reserved_at_1c0[0x40];
2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2974 2975 2976
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2977
	MLX5_CQ_PERIOD_NUM_MODES
2978 2979
};

2980 2981
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2982
	u8         reserved_at_4[0x4];
2983 2984
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2985
	u8         reserved_at_c[0x1];
2986 2987
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2988 2989
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2990 2991
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2992
	u8         reserved_at_18[0x8];
2993

2994
	u8         reserved_at_20[0x20];
2995

2996
	u8         reserved_at_40[0x14];
2997
	u8         page_offset[0x6];
2998
	u8         reserved_at_5a[0x6];
2999

3000
	u8         reserved_at_60[0x3];
3001 3002 3003
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

3004
	u8         reserved_at_80[0x4];
3005 3006 3007
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

3008
	u8         reserved_at_a0[0x18];
3009 3010
	u8         c_eqn[0x8];

3011
	u8         reserved_at_c0[0x3];
3012
	u8         log_page_size[0x5];
3013
	u8         reserved_at_c8[0x18];
3014

3015
	u8         reserved_at_e0[0x20];
3016

3017
	u8         reserved_at_100[0x8];
3018 3019
	u8         last_notified_index[0x18];

3020
	u8         reserved_at_120[0x8];
3021 3022
	u8         last_solicit_index[0x18];

3023
	u8         reserved_at_140[0x8];
3024 3025
	u8         consumer_counter[0x18];

3026
	u8         reserved_at_160[0x8];
3027 3028
	u8         producer_counter[0x18];

3029
	u8         reserved_at_180[0x40];
3030 3031 3032 3033 3034 3035 3036 3037

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
3038
	u8         reserved_at_0[0x800];
3039 3040 3041
};

struct mlx5_ifc_query_adapter_param_block_bits {
3042
	u8         reserved_at_0[0xc0];
3043

3044
	u8         reserved_at_c0[0x8];
3045 3046
	u8         ieee_vendor_id[0x18];

3047
	u8         reserved_at_e0[0x10];
3048 3049 3050 3051 3052 3053 3054
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

3098
	u8         reserved_at_180[0x280];
S
Saeed Mahameed 已提交
3099 3100 3101 3102

	struct mlx5_ifc_wq_bits wq;
};

3103 3104 3105
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
3106
	u8         reserved_at_0[0x20];
3107 3108 3109 3110 3111 3112
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3113
	u8         reserved_at_0[0x20];
3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3124
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3125
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3126
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3127
	u8         reserved_at_0[0x7c0];
3128 3129
};

3130 3131 3132 3133 3134
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3148
	u8         reserved_at_0[0xe0];
3149 3150 3151
};

struct mlx5_ifc_health_buffer_bits {
3152
	u8         reserved_at_0[0x100];
3153 3154 3155 3156 3157

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3158
	u8         reserved_at_140[0x40];
3159 3160 3161 3162 3163

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3164
	u8         reserved_at_1c0[0x20];
3165 3166 3167 3168 3169 3170 3171 3172

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3173
	u8         reserved_at_1[0x7];
3174
	u8         port[0x8];
3175
	u8         reserved_at_10[0x10];
3176

3177
	u8         reserved_at_20[0x60];
3178 3179
};

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3203 3204 3205 3206 3207
enum {
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
};

3208 3209
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3210
	u8         reserved_at_8[0x18];
3211 3212 3213

	u8         syndrome[0x20];

3214 3215 3216
	u8         reserved_at_40[0x3f];

	u8         force_state[0x1];
3217 3218 3219 3220
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
3221
	MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE     = 0x1,
3222 3223 3224 3225
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3226
	u8         reserved_at_10[0x10];
3227

3228
	u8         reserved_at_20[0x10];
3229 3230
	u8         op_mod[0x10];

3231
	u8         reserved_at_40[0x10];
3232 3233
	u8         profile[0x10];

3234
	u8         reserved_at_60[0x20];
3235 3236 3237 3238
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3239
	u8         reserved_at_8[0x18];
3240 3241 3242

	u8         syndrome[0x20];

3243
	u8         reserved_at_40[0x40];
3244 3245 3246 3247
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3248
	u8         reserved_at_10[0x10];
3249

3250
	u8         reserved_at_20[0x10];
3251 3252
	u8         op_mod[0x10];

3253
	u8         reserved_at_40[0x8];
3254 3255
	u8         qpn[0x18];

3256
	u8         reserved_at_60[0x20];
3257 3258 3259

	u8         opt_param_mask[0x20];

3260
	u8         reserved_at_a0[0x20];
3261 3262 3263

	struct mlx5_ifc_qpc_bits qpc;

3264
	u8         reserved_at_800[0x80];
3265 3266 3267 3268
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3269
	u8         reserved_at_8[0x18];
3270 3271 3272

	u8         syndrome[0x20];

3273
	u8         reserved_at_40[0x40];
3274 3275 3276 3277
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3278
	u8         reserved_at_10[0x10];
3279

3280
	u8         reserved_at_20[0x10];
3281 3282
	u8         op_mod[0x10];

3283
	u8         reserved_at_40[0x8];
3284 3285
	u8         qpn[0x18];

3286
	u8         reserved_at_60[0x20];
3287 3288 3289

	u8         opt_param_mask[0x20];

3290
	u8         reserved_at_a0[0x20];
3291 3292 3293

	struct mlx5_ifc_qpc_bits qpc;

3294
	u8         reserved_at_800[0x80];
3295 3296 3297 3298
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3299
	u8         reserved_at_8[0x18];
3300 3301 3302

	u8         syndrome[0x20];

3303
	u8         reserved_at_40[0x40];
3304 3305 3306 3307
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3308
	u8         reserved_at_10[0x10];
3309

3310
	u8         reserved_at_20[0x10];
3311 3312 3313
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3314 3315
	u8         reserved_at_50[0xc];
	u8	   vhca_port_num[0x4];
3316

3317
	u8         reserved_at_60[0x20];
3318 3319 3320 3321 3322 3323

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3324
	u8         reserved_at_8[0x18];
3325 3326 3327

	u8         syndrome[0x20];

3328
	u8         reserved_at_40[0x40];
3329 3330 3331 3332 3333 3334 3335 3336 3337
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3338
	u8         reserved_at_10[0x10];
3339

3340
	u8         reserved_at_20[0x10];
3341 3342
	u8         op_mod[0x10];

3343
	u8         reserved_at_40[0x20];
3344

3345
	u8         reserved_at_60[0x6];
3346
	u8         demux_mode[0x2];
3347
	u8         reserved_at_68[0x18];
3348 3349 3350 3351
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3352
	u8         reserved_at_8[0x18];
3353 3354 3355

	u8         syndrome[0x20];

3356
	u8         reserved_at_40[0x40];
3357 3358 3359 3360
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3361
	u8         reserved_at_10[0x10];
3362

3363
	u8         reserved_at_20[0x10];
3364 3365
	u8         op_mod[0x10];

3366
	u8         reserved_at_40[0x60];
3367

3368
	u8         reserved_at_a0[0x8];
3369 3370
	u8         table_index[0x18];

3371
	u8         reserved_at_c0[0x20];
3372

3373
	u8         reserved_at_e0[0x13];
3374 3375 3376 3377 3378
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3379
	u8         reserved_at_140[0xc0];
3380 3381 3382 3383
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3384
	u8         reserved_at_8[0x18];
3385 3386 3387

	u8         syndrome[0x20];

3388
	u8         reserved_at_40[0x40];
3389 3390 3391 3392
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3393
	u8         reserved_at_10[0x10];
3394

3395
	u8         reserved_at_20[0x10];
3396 3397
	u8         op_mod[0x10];

3398
	u8         reserved_at_40[0x10];
3399 3400
	u8         current_issi[0x10];

3401
	u8         reserved_at_60[0x20];
3402 3403 3404 3405
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3406
	u8         reserved_at_8[0x18];
3407 3408 3409

	u8         syndrome[0x20];

3410
	u8         reserved_at_40[0x40];
3411 3412 3413 3414
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3415
	u8         reserved_at_10[0x10];
3416

3417
	u8         reserved_at_20[0x10];
3418 3419
	u8         op_mod[0x10];

3420
	u8         reserved_at_40[0x40];
3421 3422 3423 3424

	union mlx5_ifc_hca_cap_union_bits capability;
};

3425 3426 3427 3428 3429 3430 3431
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3432 3433
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3434
	u8         reserved_at_8[0x18];
3435 3436 3437

	u8         syndrome[0x20];

3438
	u8         reserved_at_40[0x40];
3439 3440 3441 3442
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3443
	u8         reserved_at_10[0x10];
3444

3445
	u8         reserved_at_20[0x10];
3446 3447
	u8         op_mod[0x10];

3448 3449 3450 3451 3452
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3453 3454

	u8         table_type[0x8];
3455
	u8         reserved_at_88[0x18];
3456

3457
	u8         reserved_at_a0[0x8];
3458 3459
	u8         table_id[0x18];

3460
	u8         reserved_at_c0[0x18];
3461 3462
	u8         modify_enable_mask[0x8];

3463
	u8         reserved_at_e0[0x20];
3464 3465 3466

	u8         flow_index[0x20];

3467
	u8         reserved_at_120[0xe0];
3468 3469 3470 3471 3472 3473

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3474
	u8         reserved_at_8[0x18];
3475 3476 3477

	u8         syndrome[0x20];

3478
	u8         reserved_at_40[0x40];
3479 3480 3481 3482
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3483
	u8         reserved_at_10[0x10];
3484

3485
	u8         reserved_at_20[0x10];
3486 3487
	u8         op_mod[0x10];

3488
	u8         reserved_at_40[0x8];
3489 3490
	u8         qpn[0x18];

3491
	u8         reserved_at_60[0x20];
3492 3493 3494

	u8         opt_param_mask[0x20];

3495
	u8         reserved_at_a0[0x20];
3496 3497 3498

	struct mlx5_ifc_qpc_bits qpc;

3499
	u8         reserved_at_800[0x80];
3500 3501 3502 3503
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3504
	u8         reserved_at_8[0x18];
3505 3506 3507

	u8         syndrome[0x20];

3508
	u8         reserved_at_40[0x40];
3509 3510 3511 3512
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3513
	u8         reserved_at_10[0x10];
3514

3515
	u8         reserved_at_20[0x10];
3516 3517
	u8         op_mod[0x10];

3518
	u8         reserved_at_40[0x8];
3519 3520
	u8         qpn[0x18];

3521
	u8         reserved_at_60[0x20];
3522 3523 3524

	u8         opt_param_mask[0x20];

3525
	u8         reserved_at_a0[0x20];
3526 3527 3528

	struct mlx5_ifc_qpc_bits qpc;

3529
	u8         reserved_at_800[0x80];
3530 3531 3532 3533
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3534
	u8         reserved_at_8[0x18];
3535 3536 3537

	u8         syndrome[0x20];

3538
	u8         reserved_at_40[0x40];
3539 3540 3541 3542
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3543
	u8         reserved_at_10[0x10];
3544

3545
	u8         reserved_at_20[0x10];
3546 3547
	u8         op_mod[0x10];

3548
	u8         reserved_at_40[0x8];
3549 3550
	u8         qpn[0x18];

3551
	u8         reserved_at_60[0x20];
3552 3553 3554

	u8         opt_param_mask[0x20];

3555
	u8         reserved_at_a0[0x20];
3556 3557 3558

	struct mlx5_ifc_qpc_bits qpc;

3559
	u8         reserved_at_800[0x80];
3560 3561
};

S
Saeed Mahameed 已提交
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3586 3587
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3588
	u8         reserved_at_8[0x18];
3589 3590 3591

	u8         syndrome[0x20];

3592
	u8         reserved_at_40[0x40];
3593 3594 3595

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3596
	u8         reserved_at_280[0x600];
3597 3598 3599 3600 3601 3602

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3603
	u8         reserved_at_10[0x10];
3604

3605
	u8         reserved_at_20[0x10];
3606 3607
	u8         op_mod[0x10];

3608
	u8         reserved_at_40[0x8];
3609 3610
	u8         xrc_srqn[0x18];

3611
	u8         reserved_at_60[0x20];
3612 3613 3614 3615 3616 3617 3618 3619 3620
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3621
	u8         reserved_at_8[0x18];
3622 3623 3624

	u8         syndrome[0x20];

3625
	u8         reserved_at_40[0x20];
3626

3627
	u8         reserved_at_60[0x18];
3628 3629 3630 3631 3632 3633
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3634
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3635 3636 3637 3638
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3639
	u8         reserved_at_10[0x10];
3640

3641
	u8         reserved_at_20[0x10];
3642 3643 3644
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3645
	u8         reserved_at_41[0xf];
3646 3647
	u8         vport_number[0x10];

3648
	u8         reserved_at_60[0x20];
3649 3650 3651 3652
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3653
	u8         reserved_at_8[0x18];
3654 3655 3656

	u8         syndrome[0x20];

3657
	u8         reserved_at_40[0x40];
3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3683
	u8         reserved_at_680[0xa00];
3684 3685 3686 3687 3688 3689 3690 3691
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3692
	u8         reserved_at_10[0x10];
3693

3694
	u8         reserved_at_20[0x10];
3695 3696 3697
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3698 3699
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3700 3701
	u8         vport_number[0x10];

3702
	u8         reserved_at_60[0x60];
3703 3704

	u8         clear[0x1];
3705
	u8         reserved_at_c1[0x1f];
3706

3707
	u8         reserved_at_e0[0x20];
3708 3709 3710 3711
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3712
	u8         reserved_at_8[0x18];
3713 3714 3715

	u8         syndrome[0x20];

3716
	u8         reserved_at_40[0x40];
3717 3718 3719 3720 3721 3722

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3723
	u8         reserved_at_10[0x10];
3724

3725
	u8         reserved_at_20[0x10];
3726 3727
	u8         op_mod[0x10];

3728
	u8         reserved_at_40[0x8];
3729 3730
	u8         tisn[0x18];

3731
	u8         reserved_at_60[0x20];
3732 3733 3734 3735
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3736
	u8         reserved_at_8[0x18];
3737 3738 3739

	u8         syndrome[0x20];

3740
	u8         reserved_at_40[0xc0];
3741 3742 3743 3744 3745 3746

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3747
	u8         reserved_at_10[0x10];
3748

3749
	u8         reserved_at_20[0x10];
3750 3751
	u8         op_mod[0x10];

3752
	u8         reserved_at_40[0x8];
3753 3754
	u8         tirn[0x18];

3755
	u8         reserved_at_60[0x20];
3756 3757 3758 3759
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3760
	u8         reserved_at_8[0x18];
3761 3762 3763

	u8         syndrome[0x20];

3764
	u8         reserved_at_40[0x40];
3765 3766 3767

	struct mlx5_ifc_srqc_bits srq_context_entry;

3768
	u8         reserved_at_280[0x600];
3769 3770 3771 3772 3773 3774

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3775
	u8         reserved_at_10[0x10];
3776

3777
	u8         reserved_at_20[0x10];
3778 3779
	u8         op_mod[0x10];

3780
	u8         reserved_at_40[0x8];
3781 3782
	u8         srqn[0x18];

3783
	u8         reserved_at_60[0x20];
3784 3785 3786 3787
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3788
	u8         reserved_at_8[0x18];
3789 3790 3791

	u8         syndrome[0x20];

3792
	u8         reserved_at_40[0xc0];
3793 3794 3795 3796 3797 3798

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3799
	u8         reserved_at_10[0x10];
3800

3801
	u8         reserved_at_20[0x10];
3802 3803
	u8         op_mod[0x10];

3804
	u8         reserved_at_40[0x8];
3805 3806
	u8         sqn[0x18];

3807
	u8         reserved_at_60[0x20];
3808 3809 3810 3811
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3812
	u8         reserved_at_8[0x18];
3813 3814 3815

	u8         syndrome[0x20];

3816
	u8         dump_fill_mkey[0x20];
3817 3818

	u8         resd_lkey[0x20];
3819 3820 3821 3822

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3823 3824 3825 3826
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3827
	u8         reserved_at_10[0x10];
3828

3829
	u8         reserved_at_20[0x10];
3830 3831
	u8         op_mod[0x10];

3832
	u8         reserved_at_40[0x40];
3833 3834
};

3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3868 3869
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3870
	u8         reserved_at_8[0x18];
3871 3872 3873

	u8         syndrome[0x20];

3874
	u8         reserved_at_40[0xc0];
3875 3876 3877 3878 3879 3880

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3881
	u8         reserved_at_10[0x10];
3882

3883
	u8         reserved_at_20[0x10];
3884 3885
	u8         op_mod[0x10];

3886
	u8         reserved_at_40[0x8];
3887 3888
	u8         rqtn[0x18];

3889
	u8         reserved_at_60[0x20];
3890 3891 3892 3893
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3894
	u8         reserved_at_8[0x18];
3895 3896 3897

	u8         syndrome[0x20];

3898
	u8         reserved_at_40[0xc0];
3899 3900 3901 3902 3903 3904

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3905
	u8         reserved_at_10[0x10];
3906

3907
	u8         reserved_at_20[0x10];
3908 3909
	u8         op_mod[0x10];

3910
	u8         reserved_at_40[0x8];
3911 3912
	u8         rqn[0x18];

3913
	u8         reserved_at_60[0x20];
3914 3915 3916 3917
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3918
	u8         reserved_at_8[0x18];
3919 3920 3921

	u8         syndrome[0x20];

3922
	u8         reserved_at_40[0x40];
3923 3924 3925 3926 3927 3928

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3929
	u8         reserved_at_10[0x10];
3930

3931
	u8         reserved_at_20[0x10];
3932 3933 3934
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3935 3936
	u8         reserved_at_50[0xc];
	u8	   vhca_port_num[0x4];
3937

3938
	u8         reserved_at_60[0x20];
3939 3940 3941 3942
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3943
	u8         reserved_at_8[0x18];
3944 3945 3946

	u8         syndrome[0x20];

3947
	u8         reserved_at_40[0xc0];
3948 3949 3950 3951 3952 3953

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3954
	u8         reserved_at_10[0x10];
3955

3956
	u8         reserved_at_20[0x10];
3957 3958
	u8         op_mod[0x10];

3959
	u8         reserved_at_40[0x8];
3960 3961
	u8         rmpn[0x18];

3962
	u8         reserved_at_60[0x20];
3963 3964 3965 3966
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3967
	u8         reserved_at_8[0x18];
3968 3969 3970

	u8         syndrome[0x20];

3971
	u8         reserved_at_40[0x40];
3972 3973 3974

	u8         opt_param_mask[0x20];

3975
	u8         reserved_at_a0[0x20];
3976 3977 3978

	struct mlx5_ifc_qpc_bits qpc;

3979
	u8         reserved_at_800[0x80];
3980 3981 3982 3983 3984 3985

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3986
	u8         reserved_at_10[0x10];
3987

3988
	u8         reserved_at_20[0x10];
3989 3990
	u8         op_mod[0x10];

3991
	u8         reserved_at_40[0x8];
3992 3993
	u8         qpn[0x18];

3994
	u8         reserved_at_60[0x20];
3995 3996 3997 3998
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3999
	u8         reserved_at_8[0x18];
4000 4001 4002

	u8         syndrome[0x20];

4003
	u8         reserved_at_40[0x40];
4004 4005 4006

	u8         rx_write_requests[0x20];

4007
	u8         reserved_at_a0[0x20];
4008 4009 4010

	u8         rx_read_requests[0x20];

4011
	u8         reserved_at_e0[0x20];
4012 4013 4014

	u8         rx_atomic_requests[0x20];

4015
	u8         reserved_at_120[0x20];
4016 4017 4018

	u8         rx_dct_connect[0x20];

4019
	u8         reserved_at_160[0x20];
4020 4021 4022

	u8         out_of_buffer[0x20];

4023
	u8         reserved_at_1a0[0x20];
4024 4025 4026

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087
	u8         reserved_at_320[0xa0];

	u8         resp_local_length_error[0x20];

	u8         req_local_length_error[0x20];

	u8         resp_local_qp_error[0x20];

	u8         local_operation_error[0x20];

	u8         resp_local_protection[0x20];

	u8         req_local_protection[0x20];

	u8         resp_cqe_error[0x20];

	u8         req_cqe_error[0x20];

	u8         req_mw_binding[0x20];

	u8         req_bad_response[0x20];

	u8         req_remote_invalid_request[0x20];

	u8         resp_remote_invalid_request[0x20];

	u8         req_remote_access_errors[0x20];

	u8	   resp_remote_access_errors[0x20];

	u8         req_remote_operation_errors[0x20];

	u8         req_transport_retries_exceeded[0x20];

	u8         cq_overflow[0x20];

	u8         resp_cqe_flush_error[0x20];

	u8         req_cqe_flush_error[0x20];

	u8         reserved_at_620[0x1e0];
4088 4089 4090 4091
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
4092
	u8         reserved_at_10[0x10];
4093

4094
	u8         reserved_at_20[0x10];
4095 4096
	u8         op_mod[0x10];

4097
	u8         reserved_at_40[0x80];
4098 4099

	u8         clear[0x1];
4100
	u8         reserved_at_c1[0x1f];
4101

4102
	u8         reserved_at_e0[0x18];
4103 4104 4105 4106 4107
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
4108
	u8         reserved_at_8[0x18];
4109 4110 4111

	u8         syndrome[0x20];

4112
	u8         reserved_at_40[0x10];
4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
4126
	u8         reserved_at_10[0x10];
4127

4128
	u8         reserved_at_20[0x10];
4129 4130
	u8         op_mod[0x10];

4131
	u8         reserved_at_40[0x10];
4132 4133
	u8         function_id[0x10];

4134
	u8         reserved_at_60[0x20];
4135 4136 4137 4138
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
4139
	u8         reserved_at_8[0x18];
4140 4141 4142

	u8         syndrome[0x20];

4143
	u8         reserved_at_40[0x40];
4144 4145 4146 4147 4148 4149

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
4150
	u8         reserved_at_10[0x10];
4151

4152
	u8         reserved_at_20[0x10];
4153 4154 4155
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4156
	u8         reserved_at_41[0xf];
4157 4158
	u8         vport_number[0x10];

4159
	u8         reserved_at_60[0x5];
4160
	u8         allowed_list_type[0x3];
4161
	u8         reserved_at_68[0x18];
4162 4163 4164 4165
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
4166
	u8         reserved_at_8[0x18];
4167 4168 4169

	u8         syndrome[0x20];

4170
	u8         reserved_at_40[0x40];
4171 4172 4173

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

4174
	u8         reserved_at_280[0x600];
4175 4176 4177 4178 4179 4180 4181 4182

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4183
	u8         reserved_at_10[0x10];
4184

4185
	u8         reserved_at_20[0x10];
4186 4187
	u8         op_mod[0x10];

4188
	u8         reserved_at_40[0x8];
4189 4190 4191
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4192
	u8         reserved_at_61[0x1f];
4193 4194 4195 4196
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4197
	u8         reserved_at_8[0x18];
4198 4199 4200

	u8         syndrome[0x20];

4201
	u8         reserved_at_40[0x40];
4202 4203 4204 4205 4206 4207

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4208
	u8         reserved_at_10[0x10];
4209

4210
	u8         reserved_at_20[0x10];
4211 4212
	u8         op_mod[0x10];

4213
	u8         reserved_at_40[0x40];
4214 4215 4216 4217
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4218
	u8         reserved_at_8[0x18];
4219 4220 4221

	u8         syndrome[0x20];

4222
	u8         reserved_at_40[0xa0];
4223

4224
	u8         reserved_at_e0[0x13];
4225 4226 4227 4228 4229
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4230
	u8         reserved_at_140[0xc0];
4231 4232 4233 4234
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4235
	u8         reserved_at_10[0x10];
4236

4237
	u8         reserved_at_20[0x10];
4238 4239
	u8         op_mod[0x10];

4240
	u8         reserved_at_40[0x60];
4241

4242
	u8         reserved_at_a0[0x8];
4243 4244
	u8         table_index[0x18];

4245
	u8         reserved_at_c0[0x140];
4246 4247 4248 4249
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4250
	u8         reserved_at_8[0x18];
4251 4252 4253

	u8         syndrome[0x20];

4254
	u8         reserved_at_40[0x10];
4255 4256
	u8         current_issi[0x10];

4257
	u8         reserved_at_60[0xa0];
4258

4259
	u8         reserved_at_100[76][0x8];
4260 4261 4262 4263 4264
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4265
	u8         reserved_at_10[0x10];
4266

4267
	u8         reserved_at_20[0x10];
4268 4269
	u8         op_mod[0x10];

4270
	u8         reserved_at_40[0x40];
4271 4272
};

4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4292 4293
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4294
	u8         reserved_at_8[0x18];
4295 4296 4297

	u8         syndrome[0x20];

4298
	u8         reserved_at_40[0x40];
4299 4300 4301 4302 4303 4304

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4305
	u8         reserved_at_10[0x10];
4306

4307
	u8         reserved_at_20[0x10];
4308 4309 4310
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4311
	u8         reserved_at_41[0xb];
4312
	u8         port_num[0x4];
4313 4314
	u8         vport_number[0x10];

4315
	u8         reserved_at_60[0x10];
4316 4317 4318
	u8         pkey_index[0x10];
};

4319 4320 4321 4322 4323 4324
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4325 4326
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4327
	u8         reserved_at_8[0x18];
4328 4329 4330

	u8         syndrome[0x20];

4331
	u8         reserved_at_40[0x20];
4332 4333

	u8         gids_num[0x10];
4334
	u8         reserved_at_70[0x10];
4335 4336 4337 4338 4339 4340

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4341
	u8         reserved_at_10[0x10];
4342

4343
	u8         reserved_at_20[0x10];
4344 4345 4346
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4347
	u8         reserved_at_41[0xb];
4348
	u8         port_num[0x4];
4349 4350
	u8         vport_number[0x10];

4351
	u8         reserved_at_60[0x10];
4352 4353 4354 4355 4356
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4357
	u8         reserved_at_8[0x18];
4358 4359 4360

	u8         syndrome[0x20];

4361
	u8         reserved_at_40[0x40];
4362 4363 4364 4365 4366 4367

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4368
	u8         reserved_at_10[0x10];
4369

4370
	u8         reserved_at_20[0x10];
4371 4372 4373
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4374
	u8         reserved_at_41[0xb];
4375
	u8         port_num[0x4];
4376 4377
	u8         vport_number[0x10];

4378
	u8         reserved_at_60[0x20];
4379 4380 4381 4382
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4383
	u8         reserved_at_8[0x18];
4384 4385 4386

	u8         syndrome[0x20];

4387
	u8         reserved_at_40[0x40];
4388 4389 4390 4391 4392 4393

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4394
	u8         reserved_at_10[0x10];
4395

4396
	u8         reserved_at_20[0x10];
4397 4398
	u8         op_mod[0x10];

4399
	u8         reserved_at_40[0x40];
4400 4401 4402 4403
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4404
	u8         reserved_at_8[0x18];
4405 4406 4407

	u8         syndrome[0x20];

4408
	u8         reserved_at_40[0x80];
4409

4410
	u8         reserved_at_c0[0x8];
4411
	u8         level[0x8];
4412
	u8         reserved_at_d0[0x8];
4413 4414
	u8         log_size[0x8];

4415
	u8         reserved_at_e0[0x120];
4416 4417 4418 4419
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4420
	u8         reserved_at_10[0x10];
4421

4422
	u8         reserved_at_20[0x10];
4423 4424
	u8         op_mod[0x10];

4425
	u8         reserved_at_40[0x40];
4426 4427

	u8         table_type[0x8];
4428
	u8         reserved_at_88[0x18];
4429

4430
	u8         reserved_at_a0[0x8];
4431 4432
	u8         table_id[0x18];

4433
	u8         reserved_at_c0[0x140];
4434 4435 4436 4437
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4438
	u8         reserved_at_8[0x18];
4439 4440 4441

	u8         syndrome[0x20];

4442
	u8         reserved_at_40[0x1c0];
4443 4444 4445 4446 4447 4448

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4449
	u8         reserved_at_10[0x10];
4450

4451
	u8         reserved_at_20[0x10];
4452 4453
	u8         op_mod[0x10];

4454
	u8         reserved_at_40[0x40];
4455 4456

	u8         table_type[0x8];
4457
	u8         reserved_at_88[0x18];
4458

4459
	u8         reserved_at_a0[0x8];
4460 4461
	u8         table_id[0x18];

4462
	u8         reserved_at_c0[0x40];
4463 4464 4465

	u8         flow_index[0x20];

4466
	u8         reserved_at_120[0xe0];
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4477
	u8         reserved_at_8[0x18];
4478 4479 4480

	u8         syndrome[0x20];

4481
	u8         reserved_at_40[0xa0];
4482 4483 4484

	u8         start_flow_index[0x20];

4485
	u8         reserved_at_100[0x20];
4486 4487 4488

	u8         end_flow_index[0x20];

4489
	u8         reserved_at_140[0xa0];
4490

4491
	u8         reserved_at_1e0[0x18];
4492 4493 4494 4495
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4496
	u8         reserved_at_1200[0xe00];
4497 4498 4499 4500
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4501
	u8         reserved_at_10[0x10];
4502

4503
	u8         reserved_at_20[0x10];
4504 4505
	u8         op_mod[0x10];

4506
	u8         reserved_at_40[0x40];
4507 4508

	u8         table_type[0x8];
4509
	u8         reserved_at_88[0x18];
4510

4511
	u8         reserved_at_a0[0x8];
4512 4513 4514 4515
	u8         table_id[0x18];

	u8         group_id[0x20];

4516
	u8         reserved_at_e0[0x120];
4517 4518
};

4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

4543
	u8         flow_counter_id[0x20];
4544 4545
};

4546 4547
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4548
	u8         reserved_at_8[0x18];
4549 4550 4551

	u8         syndrome[0x20];

4552
	u8         reserved_at_40[0x40];
4553 4554 4555 4556 4557 4558

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4559
	u8         reserved_at_10[0x10];
4560

4561
	u8         reserved_at_20[0x10];
4562 4563 4564
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4565
	u8         reserved_at_41[0xf];
4566 4567
	u8         vport_number[0x10];

4568
	u8         reserved_at_60[0x20];
4569 4570 4571 4572
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4573
	u8         reserved_at_8[0x18];
4574 4575 4576

	u8         syndrome[0x20];

4577
	u8         reserved_at_40[0x40];
4578 4579 4580
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4581
	u8         reserved_at_0[0x1c];
4582 4583 4584 4585 4586 4587 4588 4589
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4590
	u8         reserved_at_10[0x10];
4591

4592
	u8         reserved_at_20[0x10];
4593 4594 4595
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4596
	u8         reserved_at_41[0xf];
4597 4598 4599 4600 4601 4602 4603
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4604 4605
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4606
	u8         reserved_at_8[0x18];
4607 4608 4609

	u8         syndrome[0x20];

4610
	u8         reserved_at_40[0x40];
4611 4612 4613

	struct mlx5_ifc_eqc_bits eq_context_entry;

4614
	u8         reserved_at_280[0x40];
4615 4616 4617

	u8         event_bitmask[0x40];

4618
	u8         reserved_at_300[0x580];
4619 4620 4621 4622 4623 4624

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4625
	u8         reserved_at_10[0x10];
4626

4627
	u8         reserved_at_20[0x10];
4628 4629
	u8         op_mod[0x10];

4630
	u8         reserved_at_40[0x18];
4631 4632
	u8         eq_number[0x8];

4633
	u8         reserved_at_60[0x20];
4634 4635
};

4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
struct mlx5_ifc_set_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x3];
	u8         offset[0x5];
	u8         reserved_at_18[0x3];
	u8         length[0x5];

	u8         data[0x20];
};

struct mlx5_ifc_add_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x10];

	u8         data[0x20];
};

union mlx5_ifc_set_action_in_add_action_in_auto_bits {
	struct mlx5_ifc_set_action_in_bits set_action_in;
	struct mlx5_ifc_add_action_in_bits add_action_in;
	u8         reserved_at_0[0x40];
};

enum {
	MLX5_ACTION_TYPE_SET   = 0x1,
	MLX5_ACTION_TYPE_ADD   = 0x2,
};

enum {
	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
4768
	MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818
};

struct mlx5_ifc_alloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         table_type[0x8];
	u8         reserved_at_68[0x10];
	u8         num_of_actions[0x8];

	union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
};

struct mlx5_ifc_dealloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

4819 4820
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4821
	u8         reserved_at_8[0x18];
4822 4823 4824

	u8         syndrome[0x20];

4825
	u8         reserved_at_40[0x40];
4826 4827 4828

	struct mlx5_ifc_dctc_bits dct_context_entry;

4829
	u8         reserved_at_280[0x180];
4830 4831 4832 4833
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4834
	u8         reserved_at_10[0x10];
4835

4836
	u8         reserved_at_20[0x10];
4837 4838
	u8         op_mod[0x10];

4839
	u8         reserved_at_40[0x8];
4840 4841
	u8         dctn[0x18];

4842
	u8         reserved_at_60[0x20];
4843 4844 4845 4846
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4847
	u8         reserved_at_8[0x18];
4848 4849 4850

	u8         syndrome[0x20];

4851
	u8         reserved_at_40[0x40];
4852 4853 4854

	struct mlx5_ifc_cqc_bits cq_context;

4855
	u8         reserved_at_280[0x600];
4856 4857 4858 4859 4860 4861

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4862
	u8         reserved_at_10[0x10];
4863

4864
	u8         reserved_at_20[0x10];
4865 4866
	u8         op_mod[0x10];

4867
	u8         reserved_at_40[0x8];
4868 4869
	u8         cqn[0x18];

4870
	u8         reserved_at_60[0x20];
4871 4872 4873 4874
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4875
	u8         reserved_at_8[0x18];
4876 4877 4878

	u8         syndrome[0x20];

4879
	u8         reserved_at_40[0x20];
4880 4881 4882

	u8         enable[0x1];
	u8         tag_enable[0x1];
4883
	u8         reserved_at_62[0x1e];
4884 4885 4886 4887
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4888
	u8         reserved_at_10[0x10];
4889

4890
	u8         reserved_at_20[0x10];
4891 4892
	u8         op_mod[0x10];

4893
	u8         reserved_at_40[0x18];
4894 4895 4896
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4897
	u8         reserved_at_60[0x20];
4898 4899 4900 4901
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4902
	u8         reserved_at_8[0x18];
4903 4904 4905

	u8         syndrome[0x20];

4906
	u8         reserved_at_40[0x40];
4907

4908
	u8         rp_cur_flows[0x20];
4909 4910 4911

	u8         sum_flows[0x20];

4912
	u8         rp_cnp_ignored_high[0x20];
4913

4914
	u8         rp_cnp_ignored_low[0x20];
4915

4916
	u8         rp_cnp_handled_high[0x20];
4917

4918
	u8         rp_cnp_handled_low[0x20];
4919

4920
	u8         reserved_at_140[0x100];
4921 4922 4923 4924 4925 4926 4927

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

4928
	u8         np_ecn_marked_roce_packets_high[0x20];
4929

4930
	u8         np_ecn_marked_roce_packets_low[0x20];
4931

4932
	u8         np_cnp_sent_high[0x20];
4933

4934
	u8         np_cnp_sent_low[0x20];
4935

4936
	u8         reserved_at_320[0x560];
4937 4938 4939 4940
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4941
	u8         reserved_at_10[0x10];
4942

4943
	u8         reserved_at_20[0x10];
4944 4945 4946
	u8         op_mod[0x10];

	u8         clear[0x1];
4947
	u8         reserved_at_41[0x1f];
4948

4949
	u8         reserved_at_60[0x20];
4950 4951 4952 4953
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4954
	u8         reserved_at_8[0x18];
4955 4956 4957

	u8         syndrome[0x20];

4958
	u8         reserved_at_40[0x40];
4959 4960 4961 4962 4963 4964

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4965
	u8         reserved_at_10[0x10];
4966

4967
	u8         reserved_at_20[0x10];
4968 4969
	u8         op_mod[0x10];

4970
	u8         reserved_at_40[0x1c];
4971 4972
	u8         cong_protocol[0x4];

4973
	u8         reserved_at_60[0x20];
4974 4975 4976 4977
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4978
	u8         reserved_at_8[0x18];
4979 4980 4981

	u8         syndrome[0x20];

4982
	u8         reserved_at_40[0x40];
4983 4984 4985 4986 4987 4988

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4989
	u8         reserved_at_10[0x10];
4990

4991
	u8         reserved_at_20[0x10];
4992 4993
	u8         op_mod[0x10];

4994
	u8         reserved_at_40[0x40];
4995 4996 4997 4998
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4999
	u8         reserved_at_8[0x18];
5000 5001 5002

	u8         syndrome[0x20];

5003
	u8         reserved_at_40[0x40];
5004 5005 5006 5007
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
5008
	u8         reserved_at_10[0x10];
5009

5010
	u8         reserved_at_20[0x10];
5011 5012
	u8         op_mod[0x10];

5013
	u8         reserved_at_40[0x8];
5014 5015
	u8         qpn[0x18];

5016
	u8         reserved_at_60[0x20];
5017 5018 5019 5020
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
5021
	u8         reserved_at_8[0x18];
5022 5023 5024

	u8         syndrome[0x20];

5025
	u8         reserved_at_40[0x40];
5026 5027 5028 5029
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
5030
	u8         reserved_at_10[0x10];
5031

5032
	u8         reserved_at_20[0x10];
5033 5034
	u8         op_mod[0x10];

5035
	u8         reserved_at_40[0x8];
5036 5037
	u8         qpn[0x18];

5038
	u8         reserved_at_60[0x20];
5039 5040 5041 5042
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
5043
	u8         reserved_at_8[0x18];
5044 5045 5046

	u8         syndrome[0x20];

5047
	u8         reserved_at_40[0x40];
5048 5049 5050 5051
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
5052
	u8         reserved_at_10[0x10];
5053

5054
	u8         reserved_at_20[0x10];
5055 5056 5057
	u8         op_mod[0x10];

	u8         error[0x1];
5058
	u8         reserved_at_41[0x4];
5059 5060
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
5061

5062 5063
	u8         reserved_at_60[0x8];
	u8         token[0x18];
5064 5065 5066 5067
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
5068
	u8         reserved_at_8[0x18];
5069 5070 5071

	u8         syndrome[0x20];

5072
	u8         reserved_at_40[0x40];
5073 5074 5075 5076
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
5077
	u8         reserved_at_10[0x10];
5078

5079
	u8         reserved_at_20[0x10];
5080 5081
	u8         op_mod[0x10];

5082
	u8         reserved_at_40[0x40];
5083 5084 5085 5086
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
5087
	u8         reserved_at_8[0x18];
5088 5089 5090

	u8         syndrome[0x20];

5091
	u8         reserved_at_40[0x40];
5092 5093 5094 5095
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
5096
	u8         reserved_at_10[0x10];
5097

5098
	u8         reserved_at_20[0x10];
5099 5100 5101
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5102
	u8         reserved_at_41[0xf];
5103 5104
	u8         vport_number[0x10];

5105
	u8         reserved_at_60[0x18];
5106
	u8         admin_state[0x4];
5107
	u8         reserved_at_7c[0x4];
5108 5109 5110 5111
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
5112
	u8         reserved_at_8[0x18];
5113 5114 5115

	u8         syndrome[0x20];

5116
	u8         reserved_at_40[0x40];
5117 5118
};

5119
struct mlx5_ifc_modify_tis_bitmask_bits {
5120
	u8         reserved_at_0[0x20];
5121

5122 5123 5124
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
5125 5126 5127
	u8         prio[0x1];
};

5128 5129
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
5130
	u8         reserved_at_10[0x10];
5131

5132
	u8         reserved_at_20[0x10];
5133 5134
	u8         op_mod[0x10];

5135
	u8         reserved_at_40[0x8];
5136 5137
	u8         tisn[0x18];

5138
	u8         reserved_at_60[0x20];
5139

5140
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
5141

5142
	u8         reserved_at_c0[0x40];
5143 5144 5145 5146

	struct mlx5_ifc_tisc_bits ctx;
};

5147
struct mlx5_ifc_modify_tir_bitmask_bits {
5148
	u8	   reserved_at_0[0x20];
5149

5150
	u8         reserved_at_20[0x1b];
5151
	u8         self_lb_en[0x1];
5152 5153 5154
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
5155 5156 5157
	u8         lro[0x1];
};

5158 5159
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
5160
	u8         reserved_at_8[0x18];
5161 5162 5163

	u8         syndrome[0x20];

5164
	u8         reserved_at_40[0x40];
5165 5166 5167 5168
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
5169
	u8         reserved_at_10[0x10];
5170

5171
	u8         reserved_at_20[0x10];
5172 5173
	u8         op_mod[0x10];

5174
	u8         reserved_at_40[0x8];
5175 5176
	u8         tirn[0x18];

5177
	u8         reserved_at_60[0x20];
5178

5179
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5180

5181
	u8         reserved_at_c0[0x40];
5182 5183 5184 5185 5186 5187

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
5188
	u8         reserved_at_8[0x18];
5189 5190 5191

	u8         syndrome[0x20];

5192
	u8         reserved_at_40[0x40];
5193 5194 5195 5196
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
5197
	u8         reserved_at_10[0x10];
5198

5199
	u8         reserved_at_20[0x10];
5200 5201 5202
	u8         op_mod[0x10];

	u8         sq_state[0x4];
5203
	u8         reserved_at_44[0x4];
5204 5205
	u8         sqn[0x18];

5206
	u8         reserved_at_60[0x20];
5207 5208 5209

	u8         modify_bitmask[0x40];

5210
	u8         reserved_at_c0[0x40];
5211 5212 5213 5214

	struct mlx5_ifc_sqc_bits ctx;
};

5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

5252 5253
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
5254
	u8         reserved_at_8[0x18];
5255 5256 5257

	u8         syndrome[0x20];

5258
	u8         reserved_at_40[0x40];
5259 5260
};

5261
struct mlx5_ifc_rqt_bitmask_bits {
5262
	u8	   reserved_at_0[0x20];
5263

5264
	u8         reserved_at_20[0x1f];
5265 5266 5267
	u8         rqn_list[0x1];
};

5268 5269
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
5270
	u8         reserved_at_10[0x10];
5271

5272
	u8         reserved_at_20[0x10];
5273 5274
	u8         op_mod[0x10];

5275
	u8         reserved_at_40[0x8];
5276 5277
	u8         rqtn[0x18];

5278
	u8         reserved_at_60[0x20];
5279

5280
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
5281

5282
	u8         reserved_at_c0[0x40];
5283 5284 5285 5286 5287 5288

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5289
	u8         reserved_at_8[0x18];
5290 5291 5292

	u8         syndrome[0x20];

5293
	u8         reserved_at_40[0x40];
5294 5295
};

5296 5297
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5298
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5299
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5300 5301
};

5302 5303
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5304
	u8         reserved_at_10[0x10];
5305

5306
	u8         reserved_at_20[0x10];
5307 5308 5309
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5310
	u8         reserved_at_44[0x4];
5311 5312
	u8         rqn[0x18];

5313
	u8         reserved_at_60[0x20];
5314 5315 5316

	u8         modify_bitmask[0x40];

5317
	u8         reserved_at_c0[0x40];
5318 5319 5320 5321 5322 5323

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5324
	u8         reserved_at_8[0x18];
5325 5326 5327

	u8         syndrome[0x20];

5328
	u8         reserved_at_40[0x40];
5329 5330
};

5331
struct mlx5_ifc_rmp_bitmask_bits {
5332
	u8	   reserved_at_0[0x20];
5333

5334
	u8         reserved_at_20[0x1f];
5335 5336 5337
	u8         lwm[0x1];
};

5338 5339
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5340
	u8         reserved_at_10[0x10];
5341

5342
	u8         reserved_at_20[0x10];
5343 5344 5345
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5346
	u8         reserved_at_44[0x4];
5347 5348
	u8         rmpn[0x18];

5349
	u8         reserved_at_60[0x20];
5350

5351
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5352

5353
	u8         reserved_at_c0[0x40];
5354 5355 5356 5357 5358 5359

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5360
	u8         reserved_at_8[0x18];
5361 5362 5363

	u8         syndrome[0x20];

5364
	u8         reserved_at_40[0x40];
5365 5366 5367
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5368 5369 5370
	u8         reserved_at_0[0x12];
	u8	   affiliation[0x1];
	u8	   reserved_at_e[0x1];
5371 5372
	u8         disable_uc_local_lb[0x1];
	u8         disable_mc_local_lb[0x1];
5373 5374
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5375
	u8         min_inline[0x1];
5376 5377 5378
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5379 5380 5381
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5382
	u8         reserved_at_1f[0x1];
5383 5384 5385 5386
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5387
	u8         reserved_at_10[0x10];
5388

5389
	u8         reserved_at_20[0x10];
5390 5391 5392
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5393
	u8         reserved_at_41[0xf];
5394 5395 5396 5397
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5398
	u8         reserved_at_80[0x780];
5399 5400 5401 5402 5403 5404

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5405
	u8         reserved_at_8[0x18];
5406 5407 5408

	u8         syndrome[0x20];

5409
	u8         reserved_at_40[0x40];
5410 5411 5412 5413
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5414
	u8         reserved_at_10[0x10];
5415

5416
	u8         reserved_at_20[0x10];
5417 5418 5419
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5420
	u8         reserved_at_41[0xb];
5421
	u8         port_num[0x4];
5422 5423
	u8         vport_number[0x10];

5424
	u8         reserved_at_60[0x20];
5425 5426 5427 5428 5429 5430

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5431
	u8         reserved_at_8[0x18];
5432 5433 5434

	u8         syndrome[0x20];

5435
	u8         reserved_at_40[0x40];
5436 5437 5438 5439 5440 5441 5442 5443 5444
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5445
	u8         reserved_at_10[0x10];
5446

5447
	u8         reserved_at_20[0x10];
5448 5449
	u8         op_mod[0x10];

5450
	u8         reserved_at_40[0x8];
5451 5452 5453 5454 5455 5456
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5457
	u8         reserved_at_280[0x600];
5458 5459 5460 5461 5462 5463

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5464
	u8         reserved_at_8[0x18];
5465 5466 5467

	u8         syndrome[0x20];

5468
	u8         reserved_at_40[0x40];
5469 5470 5471 5472
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5473
	u8         reserved_at_10[0x10];
5474

5475
	u8         reserved_at_20[0x10];
5476 5477
	u8         op_mod[0x10];

5478
	u8         reserved_at_40[0x18];
5479 5480 5481 5482 5483
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5484
	u8         reserved_at_62[0x1e];
5485 5486 5487 5488
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5489
	u8         reserved_at_8[0x18];
5490 5491 5492

	u8         syndrome[0x20];

5493
	u8         reserved_at_40[0x40];
5494 5495 5496 5497
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5498
	u8         reserved_at_10[0x10];
5499

5500
	u8         reserved_at_20[0x10];
5501 5502
	u8         op_mod[0x10];

5503
	u8         reserved_at_40[0x1c];
5504 5505 5506 5507
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5508
	u8         reserved_at_80[0x80];
5509 5510 5511 5512 5513 5514

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5515
	u8         reserved_at_8[0x18];
5516 5517 5518 5519 5520

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5521
	u8         reserved_at_60[0x20];
5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5534
	u8         reserved_at_10[0x10];
5535

5536
	u8         reserved_at_20[0x10];
5537 5538
	u8         op_mod[0x10];

5539
	u8         reserved_at_40[0x10];
5540 5541 5542 5543 5544 5545 5546 5547 5548
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5549
	u8         reserved_at_8[0x18];
5550 5551 5552

	u8         syndrome[0x20];

5553
	u8         reserved_at_40[0x40];
5554 5555 5556 5557 5558 5559

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5560
	u8         reserved_at_10[0x10];
5561

5562
	u8         reserved_at_20[0x10];
5563 5564 5565
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5566
	u8         reserved_at_50[0x8];
5567 5568
	u8         port[0x8];

5569
	u8         reserved_at_60[0x20];
5570 5571 5572 5573 5574 5575

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5576
	u8         reserved_at_8[0x18];
5577 5578 5579

	u8         syndrome[0x20];

5580
	u8         reserved_at_40[0x40];
5581 5582 5583 5584
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5585
	u8         reserved_at_10[0x10];
5586

5587
	u8         reserved_at_20[0x10];
5588 5589
	u8         op_mod[0x10];

5590
	u8         reserved_at_40[0x40];
5591
	u8	   sw_owner_id[4][0x20];
5592 5593 5594 5595
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5596
	u8         reserved_at_8[0x18];
5597 5598 5599

	u8         syndrome[0x20];

5600
	u8         reserved_at_40[0x40];
5601 5602 5603 5604
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5605
	u8         reserved_at_10[0x10];
5606

5607
	u8         reserved_at_20[0x10];
5608 5609
	u8         op_mod[0x10];

5610
	u8         reserved_at_40[0x8];
5611 5612
	u8         qpn[0x18];

5613
	u8         reserved_at_60[0x20];
5614 5615 5616

	u8         opt_param_mask[0x20];

5617
	u8         reserved_at_a0[0x20];
5618 5619 5620

	struct mlx5_ifc_qpc_bits qpc;

5621
	u8         reserved_at_800[0x80];
5622 5623 5624 5625
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5626
	u8         reserved_at_8[0x18];
5627 5628 5629

	u8         syndrome[0x20];

5630
	u8         reserved_at_40[0x40];
5631 5632 5633 5634
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5635
	u8         reserved_at_10[0x10];
5636

5637
	u8         reserved_at_20[0x10];
5638 5639
	u8         op_mod[0x10];

5640
	u8         reserved_at_40[0x8];
5641 5642
	u8         qpn[0x18];

5643
	u8         reserved_at_60[0x20];
5644 5645 5646

	u8         opt_param_mask[0x20];

5647
	u8         reserved_at_a0[0x20];
5648 5649 5650

	struct mlx5_ifc_qpc_bits qpc;

5651
	u8         reserved_at_800[0x80];
5652 5653 5654 5655
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5656
	u8         reserved_at_8[0x18];
5657 5658 5659

	u8         syndrome[0x20];

5660
	u8         reserved_at_40[0x40];
5661 5662 5663 5664 5665 5666 5667 5668

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5669
	u8         reserved_at_10[0x10];
5670

5671
	u8         reserved_at_20[0x10];
5672 5673
	u8         op_mod[0x10];

5674
	u8         reserved_at_40[0x40];
5675 5676 5677 5678
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5679
	u8         reserved_at_10[0x10];
5680

5681
	u8         reserved_at_20[0x10];
5682 5683
	u8         op_mod[0x10];

5684
	u8         reserved_at_40[0x18];
5685 5686
	u8         eq_number[0x8];

5687
	u8         reserved_at_60[0x20];
5688 5689 5690 5691 5692 5693

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5694
	u8         reserved_at_8[0x18];
5695 5696 5697

	u8         syndrome[0x20];

5698
	u8         reserved_at_40[0x40];
5699 5700 5701 5702
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5703
	u8         reserved_at_8[0x18];
5704 5705 5706

	u8         syndrome[0x20];

5707
	u8         reserved_at_40[0x20];
5708 5709 5710 5711
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5712
	u8         reserved_at_10[0x10];
5713

5714
	u8         reserved_at_20[0x10];
5715 5716
	u8         op_mod[0x10];

5717
	u8         reserved_at_40[0x10];
5718 5719
	u8         function_id[0x10];

5720
	u8         reserved_at_60[0x20];
5721 5722 5723 5724
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5725
	u8         reserved_at_8[0x18];
5726 5727 5728

	u8         syndrome[0x20];

5729
	u8         reserved_at_40[0x40];
5730 5731 5732 5733
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5734
	u8         reserved_at_10[0x10];
5735

5736
	u8         reserved_at_20[0x10];
5737 5738
	u8         op_mod[0x10];

5739
	u8         reserved_at_40[0x8];
5740 5741
	u8         dctn[0x18];

5742
	u8         reserved_at_60[0x20];
5743 5744 5745 5746
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5747
	u8         reserved_at_8[0x18];
5748 5749 5750

	u8         syndrome[0x20];

5751
	u8         reserved_at_40[0x20];
5752 5753 5754 5755
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5756
	u8         reserved_at_10[0x10];
5757

5758
	u8         reserved_at_20[0x10];
5759 5760
	u8         op_mod[0x10];

5761
	u8         reserved_at_40[0x10];
5762 5763
	u8         function_id[0x10];

5764
	u8         reserved_at_60[0x20];
5765 5766 5767 5768
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5769
	u8         reserved_at_8[0x18];
5770 5771 5772

	u8         syndrome[0x20];

5773
	u8         reserved_at_40[0x40];
5774 5775 5776 5777
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5778
	u8         reserved_at_10[0x10];
5779

5780
	u8         reserved_at_20[0x10];
5781 5782
	u8         op_mod[0x10];

5783
	u8         reserved_at_40[0x8];
5784 5785
	u8         qpn[0x18];

5786
	u8         reserved_at_60[0x20];
5787 5788 5789 5790

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805 5806 5807 5808 5809 5810 5811 5812
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5813 5814
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5815
	u8         reserved_at_8[0x18];
5816 5817 5818

	u8         syndrome[0x20];

5819
	u8         reserved_at_40[0x40];
5820 5821 5822 5823
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5824
	u8         reserved_at_10[0x10];
5825

5826
	u8         reserved_at_20[0x10];
5827 5828
	u8         op_mod[0x10];

5829
	u8         reserved_at_40[0x8];
5830 5831
	u8         xrc_srqn[0x18];

5832
	u8         reserved_at_60[0x20];
5833 5834 5835 5836
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5837
	u8         reserved_at_8[0x18];
5838 5839 5840

	u8         syndrome[0x20];

5841
	u8         reserved_at_40[0x40];
5842 5843 5844 5845
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5846
	u8         reserved_at_10[0x10];
5847

5848
	u8         reserved_at_20[0x10];
5849 5850
	u8         op_mod[0x10];

5851
	u8         reserved_at_40[0x8];
5852 5853
	u8         tisn[0x18];

5854
	u8         reserved_at_60[0x20];
5855 5856 5857 5858
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5859
	u8         reserved_at_8[0x18];
5860 5861 5862

	u8         syndrome[0x20];

5863
	u8         reserved_at_40[0x40];
5864 5865 5866 5867
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5868
	u8         reserved_at_10[0x10];
5869

5870
	u8         reserved_at_20[0x10];
5871 5872
	u8         op_mod[0x10];

5873
	u8         reserved_at_40[0x8];
5874 5875
	u8         tirn[0x18];

5876
	u8         reserved_at_60[0x20];
5877 5878 5879 5880
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5881
	u8         reserved_at_8[0x18];
5882 5883 5884

	u8         syndrome[0x20];

5885
	u8         reserved_at_40[0x40];
5886 5887 5888 5889
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5890
	u8         reserved_at_10[0x10];
5891

5892
	u8         reserved_at_20[0x10];
5893 5894
	u8         op_mod[0x10];

5895
	u8         reserved_at_40[0x8];
5896 5897
	u8         srqn[0x18];

5898
	u8         reserved_at_60[0x20];
5899 5900 5901 5902
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5903
	u8         reserved_at_8[0x18];
5904 5905 5906

	u8         syndrome[0x20];

5907
	u8         reserved_at_40[0x40];
5908 5909 5910 5911
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5912
	u8         reserved_at_10[0x10];
5913

5914
	u8         reserved_at_20[0x10];
5915 5916
	u8         op_mod[0x10];

5917
	u8         reserved_at_40[0x8];
5918 5919
	u8         sqn[0x18];

5920
	u8         reserved_at_60[0x20];
5921 5922
};

5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944 5945 5946
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

5947 5948
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5949
	u8         reserved_at_8[0x18];
5950 5951 5952

	u8         syndrome[0x20];

5953
	u8         reserved_at_40[0x40];
5954 5955 5956 5957
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5958
	u8         reserved_at_10[0x10];
5959

5960
	u8         reserved_at_20[0x10];
5961 5962
	u8         op_mod[0x10];

5963
	u8         reserved_at_40[0x8];
5964 5965
	u8         rqtn[0x18];

5966
	u8         reserved_at_60[0x20];
5967 5968 5969 5970
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5971
	u8         reserved_at_8[0x18];
5972 5973 5974

	u8         syndrome[0x20];

5975
	u8         reserved_at_40[0x40];
5976 5977 5978 5979
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5980
	u8         reserved_at_10[0x10];
5981

5982
	u8         reserved_at_20[0x10];
5983 5984
	u8         op_mod[0x10];

5985
	u8         reserved_at_40[0x8];
5986 5987
	u8         rqn[0x18];

5988
	u8         reserved_at_60[0x20];
5989 5990
};

5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012
struct mlx5_ifc_set_delay_drop_params_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         reserved_at_60[0x10];
	u8         delay_drop_timeout[0x10];
};

struct mlx5_ifc_set_delay_drop_params_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

6013 6014
struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
6015
	u8         reserved_at_8[0x18];
6016 6017 6018

	u8         syndrome[0x20];

6019
	u8         reserved_at_40[0x40];
6020 6021 6022 6023
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
6024
	u8         reserved_at_10[0x10];
6025

6026
	u8         reserved_at_20[0x10];
6027 6028
	u8         op_mod[0x10];

6029
	u8         reserved_at_40[0x8];
6030 6031
	u8         rmpn[0x18];

6032
	u8         reserved_at_60[0x20];
6033 6034 6035 6036
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
6037
	u8         reserved_at_8[0x18];
6038 6039 6040

	u8         syndrome[0x20];

6041
	u8         reserved_at_40[0x40];
6042 6043 6044 6045
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
6046
	u8         reserved_at_10[0x10];
6047

6048
	u8         reserved_at_20[0x10];
6049 6050
	u8         op_mod[0x10];

6051
	u8         reserved_at_40[0x8];
6052 6053
	u8         qpn[0x18];

6054
	u8         reserved_at_60[0x20];
6055 6056 6057 6058
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
6059
	u8         reserved_at_8[0x18];
6060 6061 6062

	u8         syndrome[0x20];

6063
	u8         reserved_at_40[0x40];
6064 6065 6066 6067
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
6068
	u8         reserved_at_10[0x10];
6069

6070
	u8         reserved_at_20[0x10];
6071 6072
	u8         op_mod[0x10];

6073
	u8         reserved_at_40[0x8];
6074 6075
	u8         psvn[0x18];

6076
	u8         reserved_at_60[0x20];
6077 6078 6079 6080
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
6081
	u8         reserved_at_8[0x18];
6082 6083 6084

	u8         syndrome[0x20];

6085
	u8         reserved_at_40[0x40];
6086 6087 6088 6089
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
6090
	u8         reserved_at_10[0x10];
6091

6092
	u8         reserved_at_20[0x10];
6093 6094
	u8         op_mod[0x10];

6095
	u8         reserved_at_40[0x8];
6096 6097
	u8         mkey_index[0x18];

6098
	u8         reserved_at_60[0x20];
6099 6100 6101 6102
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
6103
	u8         reserved_at_8[0x18];
6104 6105 6106

	u8         syndrome[0x20];

6107
	u8         reserved_at_40[0x40];
6108 6109 6110 6111
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
6112
	u8         reserved_at_10[0x10];
6113

6114
	u8         reserved_at_20[0x10];
6115 6116
	u8         op_mod[0x10];

6117 6118 6119 6120 6121
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6122 6123

	u8         table_type[0x8];
6124
	u8         reserved_at_88[0x18];
6125

6126
	u8         reserved_at_a0[0x8];
6127 6128
	u8         table_id[0x18];

6129
	u8         reserved_at_c0[0x140];
6130 6131 6132 6133
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
6134
	u8         reserved_at_8[0x18];
6135 6136 6137

	u8         syndrome[0x20];

6138
	u8         reserved_at_40[0x40];
6139 6140 6141 6142
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
6143
	u8         reserved_at_10[0x10];
6144

6145
	u8         reserved_at_20[0x10];
6146 6147
	u8         op_mod[0x10];

6148 6149 6150 6151 6152
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6153 6154

	u8         table_type[0x8];
6155
	u8         reserved_at_88[0x18];
6156

6157
	u8         reserved_at_a0[0x8];
6158 6159 6160 6161
	u8         table_id[0x18];

	u8         group_id[0x20];

6162
	u8         reserved_at_e0[0x120];
6163 6164 6165 6166
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
6167
	u8         reserved_at_8[0x18];
6168 6169 6170

	u8         syndrome[0x20];

6171
	u8         reserved_at_40[0x40];
6172 6173 6174 6175
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
6176
	u8         reserved_at_10[0x10];
6177

6178
	u8         reserved_at_20[0x10];
6179 6180
	u8         op_mod[0x10];

6181
	u8         reserved_at_40[0x18];
6182 6183
	u8         eq_number[0x8];

6184
	u8         reserved_at_60[0x20];
6185 6186 6187 6188
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
6189
	u8         reserved_at_8[0x18];
6190 6191 6192

	u8         syndrome[0x20];

6193
	u8         reserved_at_40[0x40];
6194 6195 6196 6197
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
6198
	u8         reserved_at_10[0x10];
6199

6200
	u8         reserved_at_20[0x10];
6201 6202
	u8         op_mod[0x10];

6203
	u8         reserved_at_40[0x8];
6204 6205
	u8         dctn[0x18];

6206
	u8         reserved_at_60[0x20];
6207 6208 6209 6210
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
6211
	u8         reserved_at_8[0x18];
6212 6213 6214

	u8         syndrome[0x20];

6215
	u8         reserved_at_40[0x40];
6216 6217 6218 6219
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
6220
	u8         reserved_at_10[0x10];
6221

6222
	u8         reserved_at_20[0x10];
6223 6224
	u8         op_mod[0x10];

6225
	u8         reserved_at_40[0x8];
6226 6227
	u8         cqn[0x18];

6228
	u8         reserved_at_60[0x20];
6229 6230 6231 6232
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6233
	u8         reserved_at_8[0x18];
6234 6235 6236

	u8         syndrome[0x20];

6237
	u8         reserved_at_40[0x40];
6238 6239 6240 6241
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6242
	u8         reserved_at_10[0x10];
6243

6244
	u8         reserved_at_20[0x10];
6245 6246
	u8         op_mod[0x10];

6247
	u8         reserved_at_40[0x20];
6248

6249
	u8         reserved_at_60[0x10];
6250 6251 6252 6253 6254
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
6255
	u8         reserved_at_8[0x18];
6256 6257 6258

	u8         syndrome[0x20];

6259
	u8         reserved_at_40[0x40];
6260 6261 6262 6263
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
6264
	u8         reserved_at_10[0x10];
6265

6266
	u8         reserved_at_20[0x10];
6267 6268
	u8         op_mod[0x10];

6269
	u8         reserved_at_40[0x60];
6270

6271
	u8         reserved_at_a0[0x8];
6272 6273
	u8         table_index[0x18];

6274
	u8         reserved_at_c0[0x140];
6275 6276 6277 6278
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
6279
	u8         reserved_at_8[0x18];
6280 6281 6282

	u8         syndrome[0x20];

6283
	u8         reserved_at_40[0x40];
6284 6285 6286 6287
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
6288
	u8         reserved_at_10[0x10];
6289

6290
	u8         reserved_at_20[0x10];
6291 6292
	u8         op_mod[0x10];

6293 6294 6295 6296 6297
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6298 6299

	u8         table_type[0x8];
6300
	u8         reserved_at_88[0x18];
6301

6302
	u8         reserved_at_a0[0x8];
6303 6304
	u8         table_id[0x18];

6305
	u8         reserved_at_c0[0x40];
6306 6307 6308

	u8         flow_index[0x20];

6309
	u8         reserved_at_120[0xe0];
6310 6311 6312 6313
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6314
	u8         reserved_at_8[0x18];
6315 6316 6317

	u8         syndrome[0x20];

6318
	u8         reserved_at_40[0x40];
6319 6320 6321 6322
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6323
	u8         reserved_at_10[0x10];
6324

6325
	u8         reserved_at_20[0x10];
6326 6327
	u8         op_mod[0x10];

6328
	u8         reserved_at_40[0x8];
6329 6330
	u8         xrcd[0x18];

6331
	u8         reserved_at_60[0x20];
6332 6333 6334 6335
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6336
	u8         reserved_at_8[0x18];
6337 6338 6339

	u8         syndrome[0x20];

6340
	u8         reserved_at_40[0x40];
6341 6342 6343 6344
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6345
	u8         reserved_at_10[0x10];
6346

6347
	u8         reserved_at_20[0x10];
6348 6349
	u8         op_mod[0x10];

6350
	u8         reserved_at_40[0x8];
6351 6352
	u8         uar[0x18];

6353
	u8         reserved_at_60[0x20];
6354 6355 6356 6357
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6358
	u8         reserved_at_8[0x18];
6359 6360 6361

	u8         syndrome[0x20];

6362
	u8         reserved_at_40[0x40];
6363 6364 6365 6366
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6367
	u8         reserved_at_10[0x10];
6368

6369
	u8         reserved_at_20[0x10];
6370 6371
	u8         op_mod[0x10];

6372
	u8         reserved_at_40[0x8];
6373 6374
	u8         transport_domain[0x18];

6375
	u8         reserved_at_60[0x20];
6376 6377 6378 6379
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6380
	u8         reserved_at_8[0x18];
6381 6382 6383

	u8         syndrome[0x20];

6384
	u8         reserved_at_40[0x40];
6385 6386 6387 6388
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6389
	u8         reserved_at_10[0x10];
6390

6391
	u8         reserved_at_20[0x10];
6392 6393
	u8         op_mod[0x10];

6394
	u8         reserved_at_40[0x18];
6395 6396
	u8         counter_set_id[0x8];

6397
	u8         reserved_at_60[0x20];
6398 6399 6400 6401
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6402
	u8         reserved_at_8[0x18];
6403 6404 6405

	u8         syndrome[0x20];

6406
	u8         reserved_at_40[0x40];
6407 6408 6409 6410
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6411
	u8         reserved_at_10[0x10];
6412

6413
	u8         reserved_at_20[0x10];
6414 6415
	u8         op_mod[0x10];

6416
	u8         reserved_at_40[0x8];
6417 6418
	u8         pd[0x18];

6419
	u8         reserved_at_60[0x20];
6420 6421
};

6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436 6437
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

6438
	u8         flow_counter_id[0x20];
6439 6440 6441 6442

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6467 6468
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6469
	u8         reserved_at_8[0x18];
6470 6471 6472

	u8         syndrome[0x20];

6473
	u8         reserved_at_40[0x8];
6474 6475
	u8         xrc_srqn[0x18];

6476
	u8         reserved_at_60[0x20];
6477 6478 6479 6480
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6481
	u8         reserved_at_10[0x10];
6482

6483
	u8         reserved_at_20[0x10];
6484 6485
	u8         op_mod[0x10];

6486
	u8         reserved_at_40[0x40];
6487 6488 6489

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6490
	u8         reserved_at_280[0x600];
6491 6492 6493 6494 6495 6496

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6497
	u8         reserved_at_8[0x18];
6498 6499 6500

	u8         syndrome[0x20];

6501
	u8         reserved_at_40[0x8];
6502 6503
	u8         tisn[0x18];

6504
	u8         reserved_at_60[0x20];
6505 6506 6507 6508
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6509
	u8         reserved_at_10[0x10];
6510

6511
	u8         reserved_at_20[0x10];
6512 6513
	u8         op_mod[0x10];

6514
	u8         reserved_at_40[0xc0];
6515 6516 6517 6518 6519 6520

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6521
	u8         reserved_at_8[0x18];
6522 6523 6524

	u8         syndrome[0x20];

6525
	u8         reserved_at_40[0x8];
6526 6527
	u8         tirn[0x18];

6528
	u8         reserved_at_60[0x20];
6529 6530 6531 6532
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6533
	u8         reserved_at_10[0x10];
6534

6535
	u8         reserved_at_20[0x10];
6536 6537
	u8         op_mod[0x10];

6538
	u8         reserved_at_40[0xc0];
6539 6540 6541 6542 6543 6544

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6545
	u8         reserved_at_8[0x18];
6546 6547 6548

	u8         syndrome[0x20];

6549
	u8         reserved_at_40[0x8];
6550 6551
	u8         srqn[0x18];

6552
	u8         reserved_at_60[0x20];
6553 6554 6555 6556
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6557
	u8         reserved_at_10[0x10];
6558

6559
	u8         reserved_at_20[0x10];
6560 6561
	u8         op_mod[0x10];

6562
	u8         reserved_at_40[0x40];
6563 6564 6565

	struct mlx5_ifc_srqc_bits srq_context_entry;

6566
	u8         reserved_at_280[0x600];
6567 6568 6569 6570 6571 6572

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6573
	u8         reserved_at_8[0x18];
6574 6575 6576

	u8         syndrome[0x20];

6577
	u8         reserved_at_40[0x8];
6578 6579
	u8         sqn[0x18];

6580
	u8         reserved_at_60[0x20];
6581 6582 6583 6584
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6585
	u8         reserved_at_10[0x10];
6586

6587
	u8         reserved_at_20[0x10];
6588 6589
	u8         op_mod[0x10];

6590
	u8         reserved_at_40[0xc0];
6591 6592 6593 6594

	struct mlx5_ifc_sqc_bits ctx;
};

6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6625 6626
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6627
	u8         reserved_at_8[0x18];
6628 6629 6630

	u8         syndrome[0x20];

6631
	u8         reserved_at_40[0x8];
6632 6633
	u8         rqtn[0x18];

6634
	u8         reserved_at_60[0x20];
6635 6636 6637 6638
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6639
	u8         reserved_at_10[0x10];
6640

6641
	u8         reserved_at_20[0x10];
6642 6643
	u8         op_mod[0x10];

6644
	u8         reserved_at_40[0xc0];
6645 6646 6647 6648 6649 6650

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6651
	u8         reserved_at_8[0x18];
6652 6653 6654

	u8         syndrome[0x20];

6655
	u8         reserved_at_40[0x8];
6656 6657
	u8         rqn[0x18];

6658
	u8         reserved_at_60[0x20];
6659 6660 6661 6662
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6663
	u8         reserved_at_10[0x10];
6664

6665
	u8         reserved_at_20[0x10];
6666 6667
	u8         op_mod[0x10];

6668
	u8         reserved_at_40[0xc0];
6669 6670 6671 6672 6673 6674

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6675
	u8         reserved_at_8[0x18];
6676 6677 6678

	u8         syndrome[0x20];

6679
	u8         reserved_at_40[0x8];
6680 6681
	u8         rmpn[0x18];

6682
	u8         reserved_at_60[0x20];
6683 6684 6685 6686
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6687
	u8         reserved_at_10[0x10];
6688

6689
	u8         reserved_at_20[0x10];
6690 6691
	u8         op_mod[0x10];

6692
	u8         reserved_at_40[0xc0];
6693 6694 6695 6696 6697 6698

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6699
	u8         reserved_at_8[0x18];
6700 6701 6702

	u8         syndrome[0x20];

6703
	u8         reserved_at_40[0x8];
6704 6705
	u8         qpn[0x18];

6706
	u8         reserved_at_60[0x20];
6707 6708 6709 6710
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6711
	u8         reserved_at_10[0x10];
6712

6713
	u8         reserved_at_20[0x10];
6714 6715
	u8         op_mod[0x10];

6716
	u8         reserved_at_40[0x40];
6717 6718 6719

	u8         opt_param_mask[0x20];

6720
	u8         reserved_at_a0[0x20];
6721 6722 6723

	struct mlx5_ifc_qpc_bits qpc;

6724
	u8         reserved_at_800[0x80];
6725 6726 6727 6728 6729 6730

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6731
	u8         reserved_at_8[0x18];
6732 6733 6734

	u8         syndrome[0x20];

6735
	u8         reserved_at_40[0x40];
6736

6737
	u8         reserved_at_80[0x8];
6738 6739
	u8         psv0_index[0x18];

6740
	u8         reserved_at_a0[0x8];
6741 6742
	u8         psv1_index[0x18];

6743
	u8         reserved_at_c0[0x8];
6744 6745
	u8         psv2_index[0x18];

6746
	u8         reserved_at_e0[0x8];
6747 6748 6749 6750 6751
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6752
	u8         reserved_at_10[0x10];
6753

6754
	u8         reserved_at_20[0x10];
6755 6756 6757
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6758
	u8         reserved_at_44[0x4];
6759 6760
	u8         pd[0x18];

6761
	u8         reserved_at_60[0x20];
6762 6763 6764 6765
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6766
	u8         reserved_at_8[0x18];
6767 6768 6769

	u8         syndrome[0x20];

6770
	u8         reserved_at_40[0x8];
6771 6772
	u8         mkey_index[0x18];

6773
	u8         reserved_at_60[0x20];
6774 6775 6776 6777
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6778
	u8         reserved_at_10[0x10];
6779

6780
	u8         reserved_at_20[0x10];
6781 6782
	u8         op_mod[0x10];

6783
	u8         reserved_at_40[0x20];
6784 6785

	u8         pg_access[0x1];
6786
	u8         reserved_at_61[0x1f];
6787 6788 6789

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6790
	u8         reserved_at_280[0x80];
6791 6792 6793

	u8         translations_octword_actual_size[0x20];

6794
	u8         reserved_at_320[0x560];
6795 6796 6797 6798 6799 6800

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6801
	u8         reserved_at_8[0x18];
6802 6803 6804

	u8         syndrome[0x20];

6805
	u8         reserved_at_40[0x8];
6806 6807
	u8         table_id[0x18];

6808
	u8         reserved_at_60[0x20];
6809 6810
};

6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828
struct mlx5_ifc_flow_table_context_bits {
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_2[0x2];
	u8         table_miss_action[0x4];
	u8         level[0x8];
	u8         reserved_at_10[0x8];
	u8         log_size[0x8];

	u8         reserved_at_20[0x8];
	u8         table_miss_id[0x18];

	u8         reserved_at_40[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_60[0xe0];
};

6829 6830
struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6831
	u8         reserved_at_10[0x10];
6832

6833
	u8         reserved_at_20[0x10];
6834 6835
	u8         op_mod[0x10];

6836 6837 6838 6839 6840
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6841 6842

	u8         table_type[0x8];
6843
	u8         reserved_at_88[0x18];
6844

6845
	u8         reserved_at_a0[0x20];
6846

6847
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
6848 6849 6850 6851
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6852
	u8         reserved_at_8[0x18];
6853 6854 6855

	u8         syndrome[0x20];

6856
	u8         reserved_at_40[0x8];
6857 6858
	u8         group_id[0x18];

6859
	u8         reserved_at_60[0x20];
6860 6861 6862 6863 6864 6865 6866 6867 6868 6869
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6870
	u8         reserved_at_10[0x10];
6871

6872
	u8         reserved_at_20[0x10];
6873 6874
	u8         op_mod[0x10];

6875 6876 6877 6878 6879
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6880 6881

	u8         table_type[0x8];
6882
	u8         reserved_at_88[0x18];
6883

6884
	u8         reserved_at_a0[0x8];
6885 6886
	u8         table_id[0x18];

6887
	u8         reserved_at_c0[0x20];
6888 6889 6890

	u8         start_flow_index[0x20];

6891
	u8         reserved_at_100[0x20];
6892 6893 6894

	u8         end_flow_index[0x20];

6895
	u8         reserved_at_140[0xa0];
6896

6897
	u8         reserved_at_1e0[0x18];
6898 6899 6900 6901
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6902
	u8         reserved_at_1200[0xe00];
6903 6904 6905 6906
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6907
	u8         reserved_at_8[0x18];
6908 6909 6910

	u8         syndrome[0x20];

6911
	u8         reserved_at_40[0x18];
6912 6913
	u8         eq_number[0x8];

6914
	u8         reserved_at_60[0x20];
6915 6916 6917 6918
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6919
	u8         reserved_at_10[0x10];
6920

6921
	u8         reserved_at_20[0x10];
6922 6923
	u8         op_mod[0x10];

6924
	u8         reserved_at_40[0x40];
6925 6926 6927

	struct mlx5_ifc_eqc_bits eq_context_entry;

6928
	u8         reserved_at_280[0x40];
6929 6930 6931

	u8         event_bitmask[0x40];

6932
	u8         reserved_at_300[0x580];
6933 6934 6935 6936 6937 6938

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6939
	u8         reserved_at_8[0x18];
6940 6941 6942

	u8         syndrome[0x20];

6943
	u8         reserved_at_40[0x8];
6944 6945
	u8         dctn[0x18];

6946
	u8         reserved_at_60[0x20];
6947 6948 6949 6950
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6951
	u8         reserved_at_10[0x10];
6952

6953
	u8         reserved_at_20[0x10];
6954 6955
	u8         op_mod[0x10];

6956
	u8         reserved_at_40[0x40];
6957 6958 6959

	struct mlx5_ifc_dctc_bits dct_context_entry;

6960
	u8         reserved_at_280[0x180];
6961 6962 6963 6964
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6965
	u8         reserved_at_8[0x18];
6966 6967 6968

	u8         syndrome[0x20];

6969
	u8         reserved_at_40[0x8];
6970 6971
	u8         cqn[0x18];

6972
	u8         reserved_at_60[0x20];
6973 6974 6975 6976
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6977
	u8         reserved_at_10[0x10];
6978

6979
	u8         reserved_at_20[0x10];
6980 6981
	u8         op_mod[0x10];

6982
	u8         reserved_at_40[0x40];
6983 6984 6985

	struct mlx5_ifc_cqc_bits cq_context;

6986
	u8         reserved_at_280[0x600];
6987 6988 6989 6990 6991 6992

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6993
	u8         reserved_at_8[0x18];
6994 6995 6996

	u8         syndrome[0x20];

6997
	u8         reserved_at_40[0x4];
6998 6999 7000
	u8         min_delay[0xc];
	u8         int_vector[0x10];

7001
	u8         reserved_at_60[0x20];
7002 7003 7004 7005 7006 7007 7008 7009 7010
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
7011
	u8         reserved_at_10[0x10];
7012

7013
	u8         reserved_at_20[0x10];
7014 7015
	u8         op_mod[0x10];

7016
	u8         reserved_at_40[0x4];
7017 7018 7019
	u8         min_delay[0xc];
	u8         int_vector[0x10];

7020
	u8         reserved_at_60[0x20];
7021 7022 7023 7024
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
7025
	u8         reserved_at_8[0x18];
7026 7027 7028

	u8         syndrome[0x20];

7029
	u8         reserved_at_40[0x40];
7030 7031 7032 7033
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
7034
	u8         reserved_at_10[0x10];
7035

7036
	u8         reserved_at_20[0x10];
7037 7038
	u8         op_mod[0x10];

7039
	u8         reserved_at_40[0x8];
7040 7041
	u8         qpn[0x18];

7042
	u8         reserved_at_60[0x20];
7043 7044 7045 7046

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

7070 7071
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
7072
	u8         reserved_at_8[0x18];
7073 7074 7075

	u8         syndrome[0x20];

7076
	u8         reserved_at_40[0x40];
7077 7078 7079 7080 7081 7082 7083 7084
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
7085
	u8         reserved_at_10[0x10];
7086

7087
	u8         reserved_at_20[0x10];
7088 7089
	u8         op_mod[0x10];

7090
	u8         reserved_at_40[0x8];
7091 7092
	u8         xrc_srqn[0x18];

7093
	u8         reserved_at_60[0x10];
7094 7095 7096 7097 7098
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
7099
	u8         reserved_at_8[0x18];
7100 7101 7102

	u8         syndrome[0x20];

7103
	u8         reserved_at_40[0x40];
7104 7105 7106
};

enum {
S
Saeed Mahameed 已提交
7107 7108
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
7109 7110 7111 7112
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
7113
	u8         reserved_at_10[0x10];
7114

7115
	u8         reserved_at_20[0x10];
7116 7117
	u8         op_mod[0x10];

7118
	u8         reserved_at_40[0x8];
7119 7120
	u8         srq_number[0x18];

7121
	u8         reserved_at_60[0x10];
7122 7123 7124 7125 7126
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
7127
	u8         reserved_at_8[0x18];
7128 7129 7130

	u8         syndrome[0x20];

7131
	u8         reserved_at_40[0x40];
7132 7133 7134 7135
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
7136
	u8         reserved_at_10[0x10];
7137

7138
	u8         reserved_at_20[0x10];
7139 7140
	u8         op_mod[0x10];

7141
	u8         reserved_at_40[0x8];
7142 7143
	u8         dct_number[0x18];

7144
	u8         reserved_at_60[0x20];
7145 7146 7147 7148
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
7149
	u8         reserved_at_8[0x18];
7150 7151 7152

	u8         syndrome[0x20];

7153
	u8         reserved_at_40[0x8];
7154 7155
	u8         xrcd[0x18];

7156
	u8         reserved_at_60[0x20];
7157 7158 7159 7160
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
7161
	u8         reserved_at_10[0x10];
7162

7163
	u8         reserved_at_20[0x10];
7164 7165
	u8         op_mod[0x10];

7166
	u8         reserved_at_40[0x40];
7167 7168 7169 7170
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
7171
	u8         reserved_at_8[0x18];
7172 7173 7174

	u8         syndrome[0x20];

7175
	u8         reserved_at_40[0x8];
7176 7177
	u8         uar[0x18];

7178
	u8         reserved_at_60[0x20];
7179 7180 7181 7182
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
7183
	u8         reserved_at_10[0x10];
7184

7185
	u8         reserved_at_20[0x10];
7186 7187
	u8         op_mod[0x10];

7188
	u8         reserved_at_40[0x40];
7189 7190 7191 7192
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
7193
	u8         reserved_at_8[0x18];
7194 7195 7196

	u8         syndrome[0x20];

7197
	u8         reserved_at_40[0x8];
7198 7199
	u8         transport_domain[0x18];

7200
	u8         reserved_at_60[0x20];
7201 7202 7203 7204
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
7205
	u8         reserved_at_10[0x10];
7206

7207
	u8         reserved_at_20[0x10];
7208 7209
	u8         op_mod[0x10];

7210
	u8         reserved_at_40[0x40];
7211 7212 7213 7214
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
7215
	u8         reserved_at_8[0x18];
7216 7217 7218

	u8         syndrome[0x20];

7219
	u8         reserved_at_40[0x18];
7220 7221
	u8         counter_set_id[0x8];

7222
	u8         reserved_at_60[0x20];
7223 7224 7225 7226
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
7227
	u8         reserved_at_10[0x10];
7228

7229
	u8         reserved_at_20[0x10];
7230 7231
	u8         op_mod[0x10];

7232
	u8         reserved_at_40[0x40];
7233 7234 7235 7236
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
7237
	u8         reserved_at_8[0x18];
7238 7239 7240

	u8         syndrome[0x20];

7241
	u8         reserved_at_40[0x8];
7242 7243
	u8         pd[0x18];

7244
	u8         reserved_at_60[0x20];
7245 7246 7247
};

struct mlx5_ifc_alloc_pd_in_bits {
7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

7263
	u8         flow_counter_id[0x20];
7264 7265 7266 7267 7268

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
7269
	u8         opcode[0x10];
7270
	u8         reserved_at_10[0x10];
7271

7272
	u8         reserved_at_20[0x10];
7273 7274
	u8         op_mod[0x10];

7275
	u8         reserved_at_40[0x40];
7276 7277 7278 7279
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
7280
	u8         reserved_at_8[0x18];
7281 7282 7283

	u8         syndrome[0x20];

7284
	u8         reserved_at_40[0x40];
7285 7286 7287 7288
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
7289
	u8         reserved_at_10[0x10];
7290

7291
	u8         reserved_at_20[0x10];
7292 7293
	u8         op_mod[0x10];

7294
	u8         reserved_at_40[0x20];
7295

7296
	u8         reserved_at_60[0x10];
7297 7298 7299
	u8         vxlan_udp_port[0x10];
};

7300
struct mlx5_ifc_set_pp_rate_limit_out_bits {
S
Saeed Mahameed 已提交
7301 7302 7303 7304 7305 7306 7307 7308
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

7309
struct mlx5_ifc_set_pp_rate_limit_in_bits {
S
Saeed Mahameed 已提交
7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
7322

7323 7324 7325 7326 7327 7328
	u8	   burst_upper_bound[0x20];

	u8         reserved_at_c0[0x10];
	u8	   typical_packet_size[0x10];

	u8         reserved_at_e0[0x120];
S
Saeed Mahameed 已提交
7329 7330
};

7331 7332
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7333
	u8         reserved_at_8[0x18];
7334 7335 7336

	u8         syndrome[0x20];

7337
	u8         reserved_at_40[0x40];
7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7349
	u8         reserved_at_10[0x10];
7350

7351
	u8         reserved_at_20[0x10];
7352 7353
	u8         op_mod[0x10];

7354
	u8         reserved_at_40[0x10];
7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7367
	u8         reserved_at_12[0x2];
7368
	u8         lane[0x4];
7369
	u8         reserved_at_18[0x8];
7370

7371
	u8         reserved_at_20[0x20];
7372

7373
	u8         reserved_at_40[0x7];
7374 7375 7376 7377 7378
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7379
	u8         reserved_at_60[0xc];
7380 7381 7382 7383
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7384
	u8         reserved_at_80[0x20];
7385 7386 7387 7388 7389 7390 7391
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7392
	u8         reserved_at_12[0x2];
7393
	u8         lane[0x4];
7394
	u8         reserved_at_18[0x8];
7395 7396

	u8         time_to_link_up[0x10];
7397
	u8         reserved_at_30[0xc];
7398 7399 7400 7401 7402
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7403
	u8         reserved_at_60[0x4];
7404 7405 7406 7407 7408 7409
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7410
	u8         reserved_at_a0[0x10];
7411 7412
	u8         height_sigma[0x10];

7413
	u8         reserved_at_c0[0x20];
7414

7415
	u8         reserved_at_e0[0x4];
7416 7417 7418
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7419
	u8         reserved_at_100[0x8];
7420
	u8         phase_eo_pos[0x8];
7421
	u8         reserved_at_110[0x8];
7422 7423 7424 7425 7426 7427 7428
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7429
	u8         reserved_at_0[0x8];
7430
	u8         local_port[0x8];
7431
	u8         reserved_at_10[0x10];
7432

7433
	u8         reserved_at_20[0x1c];
7434 7435
	u8         vl_hw_cap[0x4];

7436
	u8         reserved_at_40[0x1c];
7437 7438
	u8         vl_admin[0x4];

7439
	u8         reserved_at_60[0x1c];
7440 7441 7442 7443 7444 7445
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7446
	u8         reserved_at_10[0x4];
7447
	u8         admin_status[0x4];
7448
	u8         reserved_at_18[0x4];
7449 7450
	u8         oper_status[0x4];

7451
	u8         reserved_at_20[0x60];
7452 7453 7454
};

struct mlx5_ifc_ptys_reg_bits {
7455
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7456
	u8         an_disable_admin[0x1];
7457 7458
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7459
	u8         local_port[0x8];
7460
	u8         reserved_at_10[0xd];
7461 7462
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7463 7464
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7465 7466 7467 7468 7469 7470

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7471
	u8         reserved_at_a0[0x20];
7472 7473 7474 7475 7476 7477

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7478
	u8         reserved_at_100[0x20];
7479 7480 7481 7482 7483 7484

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7485 7486
	u8         reserved_at_160[0x1c];
	u8         connector_type[0x4];
7487 7488 7489

	u8         eth_proto_lp_advertise[0x20];

7490
	u8         reserved_at_1a0[0x60];
7491 7492
};

7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7504
struct mlx5_ifc_ptas_reg_bits {
7505
	u8         reserved_at_0[0x20];
7506 7507

	u8         algorithm_options[0x10];
7508
	u8         reserved_at_30[0x4];
7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7534
	u8         reserved_at_110[0x8];
7535 7536 7537 7538 7539
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7540
	u8         reserved_at_140[0x15];
7541 7542 7543 7544 7545 7546 7547
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7548
	u8         reserved_at_18[0x8];
7549

7550
	u8         reserved_at_20[0x20];
7551 7552 7553
};

struct mlx5_ifc_pqdr_reg_bits {
7554
	u8         reserved_at_0[0x8];
7555
	u8         local_port[0x8];
7556
	u8         reserved_at_10[0x5];
7557
	u8         prio[0x3];
7558
	u8         reserved_at_18[0x6];
7559 7560
	u8         mode[0x2];

7561
	u8         reserved_at_20[0x20];
7562

7563
	u8         reserved_at_40[0x10];
7564 7565
	u8         min_threshold[0x10];

7566
	u8         reserved_at_60[0x10];
7567 7568
	u8         max_threshold[0x10];

7569
	u8         reserved_at_80[0x10];
7570 7571
	u8         mark_probability_denominator[0x10];

7572
	u8         reserved_at_a0[0x60];
7573 7574 7575
};

struct mlx5_ifc_ppsc_reg_bits {
7576
	u8         reserved_at_0[0x8];
7577
	u8         local_port[0x8];
7578
	u8         reserved_at_10[0x10];
7579

7580
	u8         reserved_at_20[0x60];
7581

7582
	u8         reserved_at_80[0x1c];
7583 7584
	u8         wrps_admin[0x4];

7585
	u8         reserved_at_a0[0x1c];
7586 7587
	u8         wrps_status[0x4];

7588
	u8         reserved_at_c0[0x8];
7589
	u8         up_threshold[0x8];
7590
	u8         reserved_at_d0[0x8];
7591 7592
	u8         down_threshold[0x8];

7593
	u8         reserved_at_e0[0x20];
7594

7595
	u8         reserved_at_100[0x1c];
7596 7597
	u8         srps_admin[0x4];

7598
	u8         reserved_at_120[0x1c];
7599 7600
	u8         srps_status[0x4];

7601
	u8         reserved_at_140[0x40];
7602 7603 7604
};

struct mlx5_ifc_pplr_reg_bits {
7605
	u8         reserved_at_0[0x8];
7606
	u8         local_port[0x8];
7607
	u8         reserved_at_10[0x10];
7608

7609
	u8         reserved_at_20[0x8];
7610
	u8         lb_cap[0x8];
7611
	u8         reserved_at_30[0x8];
7612 7613 7614 7615
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7616
	u8         reserved_at_0[0x8];
7617
	u8         local_port[0x8];
7618
	u8         reserved_at_10[0x10];
7619

7620
	u8         reserved_at_20[0x20];
7621 7622 7623 7624

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7625
	u8         reserved_at_58[0x8];
7626 7627 7628 7629

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7630
	u8         reserved_at_80[0x20];
7631 7632 7633 7634 7635 7636
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7637
	u8         reserved_at_12[0x8];
7638 7639 7640
	u8         grp[0x6];

	u8         clr[0x1];
7641
	u8         reserved_at_21[0x1c];
7642 7643 7644 7645 7646
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7659
struct mlx5_ifc_ppad_reg_bits {
7660
	u8         reserved_at_0[0x3];
7661
	u8         single_mac[0x1];
7662
	u8         reserved_at_4[0x4];
7663 7664 7665 7666 7667
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7668
	u8         reserved_at_40[0x40];
7669 7670 7671
};

struct mlx5_ifc_pmtu_reg_bits {
7672
	u8         reserved_at_0[0x8];
7673
	u8         local_port[0x8];
7674
	u8         reserved_at_10[0x10];
7675 7676

	u8         max_mtu[0x10];
7677
	u8         reserved_at_30[0x10];
7678 7679

	u8         admin_mtu[0x10];
7680
	u8         reserved_at_50[0x10];
7681 7682

	u8         oper_mtu[0x10];
7683
	u8         reserved_at_70[0x10];
7684 7685 7686
};

struct mlx5_ifc_pmpr_reg_bits {
7687
	u8         reserved_at_0[0x8];
7688
	u8         module[0x8];
7689
	u8         reserved_at_10[0x10];
7690

7691
	u8         reserved_at_20[0x18];
7692 7693
	u8         attenuation_5g[0x8];

7694
	u8         reserved_at_40[0x18];
7695 7696
	u8         attenuation_7g[0x8];

7697
	u8         reserved_at_60[0x18];
7698 7699 7700 7701
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7702
	u8         reserved_at_0[0x8];
7703
	u8         module[0x8];
7704
	u8         reserved_at_10[0xc];
7705 7706
	u8         module_status[0x4];

7707
	u8         reserved_at_20[0x60];
7708 7709 7710 7711 7712 7713 7714
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7715
	u8         reserved_at_0[0x4];
7716 7717
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7718
	u8         reserved_at_10[0x10];
7719 7720

	u8         e[0x1];
7721
	u8         reserved_at_21[0x1f];
7722 7723 7724 7725
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7726
	u8         reserved_at_1[0x7];
7727
	u8         local_port[0x8];
7728
	u8         reserved_at_10[0x8];
7729 7730 7731 7732 7733 7734 7735 7736 7737 7738
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7739
	u8         reserved_at_a0[0x160];
7740 7741 7742
};

struct mlx5_ifc_pmaos_reg_bits {
7743
	u8         reserved_at_0[0x8];
7744
	u8         module[0x8];
7745
	u8         reserved_at_10[0x4];
7746
	u8         admin_status[0x4];
7747
	u8         reserved_at_18[0x4];
7748 7749 7750 7751
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7752
	u8         reserved_at_22[0x1c];
7753 7754
	u8         e[0x2];

7755
	u8         reserved_at_40[0x40];
7756 7757 7758
};

struct mlx5_ifc_plpc_reg_bits {
7759
	u8         reserved_at_0[0x4];
7760
	u8         profile_id[0xc];
7761
	u8         reserved_at_10[0x4];
7762
	u8         proto_mask[0x4];
7763
	u8         reserved_at_18[0x8];
7764

7765
	u8         reserved_at_20[0x10];
7766 7767
	u8         lane_speed[0x10];

7768
	u8         reserved_at_40[0x17];
7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7781
	u8         reserved_at_c0[0x80];
7782 7783 7784
};

struct mlx5_ifc_plib_reg_bits {
7785
	u8         reserved_at_0[0x8];
7786
	u8         local_port[0x8];
7787
	u8         reserved_at_10[0x8];
7788 7789
	u8         ib_port[0x8];

7790
	u8         reserved_at_20[0x60];
7791 7792 7793
};

struct mlx5_ifc_plbf_reg_bits {
7794
	u8         reserved_at_0[0x8];
7795
	u8         local_port[0x8];
7796
	u8         reserved_at_10[0xd];
7797 7798
	u8         lbf_mode[0x3];

7799
	u8         reserved_at_20[0x20];
7800 7801 7802
};

struct mlx5_ifc_pipg_reg_bits {
7803
	u8         reserved_at_0[0x8];
7804
	u8         local_port[0x8];
7805
	u8         reserved_at_10[0x10];
7806 7807

	u8         dic[0x1];
7808
	u8         reserved_at_21[0x19];
7809
	u8         ipg[0x4];
7810
	u8         reserved_at_3e[0x2];
7811 7812 7813
};

struct mlx5_ifc_pifr_reg_bits {
7814
	u8         reserved_at_0[0x8];
7815
	u8         local_port[0x8];
7816
	u8         reserved_at_10[0x10];
7817

7818
	u8         reserved_at_20[0xe0];
7819 7820 7821 7822 7823 7824 7825

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7826
	u8         reserved_at_0[0x8];
7827
	u8         local_port[0x8];
7828
	u8         reserved_at_10[0x10];
7829 7830

	u8         ppan[0x4];
7831
	u8         reserved_at_24[0x4];
7832
	u8         prio_mask_tx[0x8];
7833
	u8         reserved_at_30[0x8];
7834 7835 7836 7837
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7838
	u8         reserved_at_42[0x6];
7839
	u8         pfctx[0x8];
7840
	u8         reserved_at_50[0x10];
7841 7842 7843

	u8         pprx[0x1];
	u8         aprx[0x1];
7844
	u8         reserved_at_62[0x6];
7845
	u8         pfcrx[0x8];
7846
	u8         reserved_at_70[0x10];
7847

7848
	u8         reserved_at_80[0x80];
7849 7850 7851 7852
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7853
	u8         reserved_at_4[0x4];
7854
	u8         local_port[0x8];
7855
	u8         reserved_at_10[0x10];
7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7870
	u8         reserved_at_140[0x80];
7871 7872 7873
};

struct mlx5_ifc_peir_reg_bits {
7874
	u8         reserved_at_0[0x8];
7875
	u8         local_port[0x8];
7876
	u8         reserved_at_10[0x10];
7877

7878
	u8         reserved_at_20[0xc];
7879
	u8         error_count[0x4];
7880
	u8         reserved_at_30[0x10];
7881

7882
	u8         reserved_at_40[0xc];
7883
	u8         lane[0x4];
7884
	u8         reserved_at_50[0x8];
7885 7886 7887
	u8         error_type[0x8];
};

7888
struct mlx5_ifc_pcam_enhanced_features_bits {
7889
	u8         reserved_at_0[0x7b];
7890

7891
	u8         rx_buffer_fullness_counters[0x1];
7892 7893
	u8         ptys_connector_type[0x1];
	u8         reserved_at_7d[0x1];
7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920
	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
7921 7922
	u8         reserved_at_0[0x7b];
	u8         pcie_outbound_stalled[0x1];
7923
	u8         tx_overflow_buffer_pkt[0x1];
7924 7925
	u8         mtpps_enh_out_per_adj[0x1];
	u8         mtpps_fs[0x1];
7926 7927 7928
	u8         pcie_performance_group[0x1];
};

7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939 7940
struct mlx5_ifc_mcam_access_reg_bits {
	u8         reserved_at_0[0x1c];
	u8         mcda[0x1];
	u8         mcc[0x1];
	u8         mcqi[0x1];
	u8         reserved_at_1f[0x1];

	u8         regs_95_to_64[0x20];
	u8         regs_63_to_32[0x20];
	u8         regs_31_to_0[0x20];
};

7941 7942 7943 7944 7945 7946 7947 7948 7949
struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
7950
		struct mlx5_ifc_mcam_access_reg_bits access_regs;
7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

7964 7965 7966 7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000
struct mlx5_ifc_qcam_access_reg_cap_mask {
	u8         qcam_access_reg_cap_mask_127_to_20[0x6C];
	u8         qpdpm[0x1];
	u8         qcam_access_reg_cap_mask_18_to_4[0x0F];
	u8         qdpm[0x1];
	u8         qpts[0x1];
	u8         qcap[0x1];
	u8         qcam_access_reg_cap_mask_0[0x1];
};

struct mlx5_ifc_qcam_qos_feature_cap_mask {
	u8         qcam_qos_feature_cap_mask_127_to_1[0x7F];
	u8         qpts_trust_both[0x1];
};

struct mlx5_ifc_qcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];
	u8         reserved_at_20[0x20];

	union {
		struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
		u8  reserved_at_0[0x80];
	} qos_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
		u8  reserved_at_0[0x80];
	} qos_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

8001
struct mlx5_ifc_pcap_reg_bits {
8002
	u8         reserved_at_0[0x8];
8003
	u8         local_port[0x8];
8004
	u8         reserved_at_10[0x10];
8005 8006 8007 8008 8009 8010 8011

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
8012
	u8         reserved_at_10[0x4];
8013
	u8         admin_status[0x4];
8014
	u8         reserved_at_18[0x4];
8015 8016 8017 8018
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
8019
	u8         reserved_at_22[0x1c];
8020 8021
	u8         e[0x2];

8022
	u8         reserved_at_40[0x40];
8023 8024 8025
};

struct mlx5_ifc_pamp_reg_bits {
8026
	u8         reserved_at_0[0x8];
8027
	u8         opamp_group[0x8];
8028
	u8         reserved_at_10[0xc];
8029 8030 8031
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
8032
	u8         reserved_at_30[0x4];
8033 8034 8035 8036 8037
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

8038 8039 8040 8041 8042 8043 8044 8045 8046 8047
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

8048
struct mlx5_ifc_lane_2_module_mapping_bits {
8049
	u8         reserved_at_0[0x6];
8050
	u8         rx_lane[0x2];
8051
	u8         reserved_at_8[0x6];
8052
	u8         tx_lane[0x2];
8053
	u8         reserved_at_10[0x8];
8054 8055 8056 8057
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
8058
	u8         reserved_at_0[0x6];
8059 8060
	u8         lossy[0x1];
	u8         epsb[0x1];
8061
	u8         reserved_at_8[0xc];
8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
8073
	u8         reserved_at_0[0x18];
8074 8075
	u8         power_settings_level[0x8];

8076
	u8         reserved_at_20[0x60];
8077 8078 8079 8080
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
8081
	u8         reserved_at_1[0x1f];
8082

8083
	u8         reserved_at_20[0x60];
8084 8085 8086
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
8087
	u8         reserved_at_0[0x20];
8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
8100
	u8         reserved_at_41[0x7];
8101 8102 8103 8104 8105 8106 8107 8108
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

8109
	u8         reserved_at_80[0x20];
8110 8111 8112 8113 8114 8115 8116

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

8117
	u8         reserved_at_e0[0x1];
8118
	u8         grh[0x1];
8119
	u8         reserved_at_e2[0x2];
8120 8121 8122 8123 8124 8125 8126
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
8127
	u8         reserved_at_0[0x10];
8128 8129 8130 8131
	u8         function_id[0x10];

	u8         num_pages[0x20];

8132
	u8         reserved_at_40[0xa0];
8133 8134 8135
};

struct mlx5_ifc_eqe_bits {
8136
	u8         reserved_at_0[0x8];
8137
	u8         event_type[0x8];
8138
	u8         reserved_at_10[0x8];
8139 8140
	u8         event_sub_type[0x8];

8141
	u8         reserved_at_20[0xe0];
8142 8143 8144

	union mlx5_ifc_event_auto_bits event_data;

8145
	u8         reserved_at_1e0[0x10];
8146
	u8         signature[0x8];
8147
	u8         reserved_at_1f8[0x7];
8148 8149 8150 8151 8152 8153 8154 8155 8156
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
8157
	u8         reserved_at_8[0x18];
8158 8159 8160 8161 8162 8163

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
8164
	u8         reserved_at_77[0x9];
8165 8166 8167 8168 8169 8170 8171 8172

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
8173
	u8         reserved_at_1b7[0x9];
8174 8175 8176 8177 8178

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
8179
	u8         reserved_at_1f0[0x8];
8180 8181 8182 8183 8184 8185
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
8186
	u8         reserved_at_8[0x18];
8187 8188 8189 8190 8191 8192 8193 8194

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
8195
	u8         reserved_at_10[0x10];
8196

8197
	u8         reserved_at_20[0x10];
8198 8199 8200 8201 8202 8203 8204 8205
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

8206
	u8         reserved_at_1000[0x180];
8207 8208 8209 8210

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
8211
	u8         reserved_at_11b6[0xa];
8212 8213 8214

	u8         block_number[0x20];

8215
	u8         reserved_at_11e0[0x8];
8216 8217 8218 8219 8220 8221 8222 8223 8224
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
8225
	u8         reserved_at_38[0x6];
8226 8227 8228 8229
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

8311
	u8         reserved_at_40[0x40];
8312 8313 8314 8315

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
8316
	u8         reserved_at_b4[0x2];
8317 8318 8319 8320 8321 8322
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

8323
	u8         reserved_at_e0[0xf00];
8324 8325

	u8         initializing[0x1];
8326
	u8         reserved_at_fe1[0x4];
8327
	u8         nic_interface_supported[0x3];
8328
	u8         reserved_at_fe8[0x18];
8329 8330 8331 8332 8333

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

8334
	u8         reserved_at_1220[0x6e40];
8335

8336
	u8         reserved_at_8060[0x1f];
8337 8338 8339 8340 8341
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

8342
	u8         reserved_at_80a0[0x17fc0];
8343 8344
};

8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

8371 8372
	u8         field_select[0x20];
	u8         reserved_at_a0[0x60];
8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];
8387
	u8         enhanced_out_periodic_adjustment[0x20];
8388

8389
	u8         reserved_at_1c0[0x20];
8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479
struct mlx5_ifc_mcqi_cap_bits {
	u8         supported_info_bitmask[0x20];

	u8         component_size[0x20];

	u8         max_component_size[0x20];

	u8         log_mcda_word_size[0x4];
	u8         reserved_at_64[0xc];
	u8         mcda_max_write_size[0x10];

	u8         rd_en[0x1];
	u8         reserved_at_81[0x1];
	u8         match_chip_id[0x1];
	u8         match_psid[0x1];
	u8         check_user_timestamp[0x1];
	u8         match_base_guid_mac[0x1];
	u8         reserved_at_86[0x1a];
};

struct mlx5_ifc_mcqi_reg_bits {
	u8         read_pending_component[0x1];
	u8         reserved_at_1[0xf];
	u8         component_index[0x10];

	u8         reserved_at_20[0x20];

	u8         reserved_at_40[0x1b];
	u8         info_type[0x5];

	u8         info_size[0x20];

	u8         offset[0x20];

	u8         reserved_at_a0[0x10];
	u8         data_size[0x10];

	u8         data[0][0x20];
};

struct mlx5_ifc_mcc_reg_bits {
	u8         reserved_at_0[0x4];
	u8         time_elapsed_since_last_cmd[0xc];
	u8         reserved_at_10[0x8];
	u8         instruction[0x8];

	u8         reserved_at_20[0x10];
	u8         component_index[0x10];

	u8         reserved_at_40[0x8];
	u8         update_handle[0x18];

	u8         handle_owner_type[0x4];
	u8         handle_owner_host_id[0x4];
	u8         reserved_at_68[0x1];
	u8         control_progress[0x7];
	u8         error_code[0x8];
	u8         reserved_at_78[0x4];
	u8         control_state[0x4];

	u8         component_size[0x20];

	u8         reserved_at_a0[0x60];
};

struct mlx5_ifc_mcda_reg_bits {
	u8         reserved_at_0[0x8];
	u8         update_handle[0x18];

	u8         offset[0x20];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         data[0][0x20];
};

8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8496
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8512
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8513 8514 8515 8516 8517 8518 8519
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8520
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8521 8522 8523 8524
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8525 8526
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8527
	struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
8528 8529
	struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
	struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
8530 8531 8532
	struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
	struct mlx5_ifc_mcc_reg_bits mcc_reg;
	struct mlx5_ifc_mcda_reg_bits mcda_reg;
8533
	u8         reserved_at_0[0x60e0];
8534 8535 8536 8537
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8538
	u8         reserved_at_0[0x200];
8539 8540 8541 8542
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8543
	u8         reserved_at_0[0x20060];
8544 8545
};

8546 8547
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8548
	u8         reserved_at_8[0x18];
8549 8550 8551

	u8         syndrome[0x20];

8552
	u8         reserved_at_40[0x40];
8553 8554 8555 8556
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8557
	u8         reserved_at_10[0x10];
8558

8559
	u8         reserved_at_20[0x10];
8560 8561
	u8         op_mod[0x10];

8562 8563 8564 8565 8566
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8567 8568

	u8         table_type[0x8];
8569
	u8         reserved_at_88[0x18];
8570

8571
	u8         reserved_at_a0[0x8];
8572 8573
	u8         table_id[0x18];

8574 8575 8576
	u8         reserved_at_c0[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_e0[0x120];
8577 8578
};

8579
enum {
8580 8581
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8582 8583 8584 8585
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8586
	u8         reserved_at_8[0x18];
8587 8588 8589

	u8         syndrome[0x20];

8590
	u8         reserved_at_40[0x40];
8591 8592 8593 8594
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8595
	u8         reserved_at_10[0x10];
8596

8597
	u8         reserved_at_20[0x10];
8598 8599
	u8         op_mod[0x10];

8600 8601 8602
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8603

8604
	u8         reserved_at_60[0x10];
8605 8606 8607
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8608
	u8         reserved_at_88[0x18];
8609

8610
	u8         reserved_at_a0[0x8];
8611 8612
	u8         table_id[0x18];

8613
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
8614 8615
};

8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642 8643 8644 8645 8646 8647 8648 8649 8650
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670
struct mlx5_ifc_qpdpm_dscp_reg_bits {
	u8         e[0x1];
	u8         reserved_at_01[0x0b];
	u8         prio[0x04];
};

struct mlx5_ifc_qpdpm_reg_bits {
	u8                                     reserved_at_0[0x8];
	u8                                     local_port[0x8];
	u8                                     reserved_at_10[0x10];
	struct mlx5_ifc_qpdpm_dscp_reg_bits    dscp[64];
};

struct mlx5_ifc_qpts_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2d];
	u8         trust_state[0x3];
};

8671 8672 8673 8674 8675 8676 8677 8678 8679 8680
struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8711 8712 8713 8714 8715 8716 8717 8718 8719 8720 8721 8722 8723 8724 8725 8726 8727 8728 8729 8730 8731 8732 8733 8734 8735 8736 8737 8738 8739 8740
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8741 8742 8743 8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779 8780 8781 8782 8783 8784 8785 8786 8787 8788 8789 8790 8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814 8815 8816 8817 8818 8819 8820 8821 8822 8823 8824 8825 8826 8827 8828 8829 8830 8831 8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

8871
#endif /* MLX5_IFC_H */