mlx5_ifc.h 192.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
110
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
111 112 113 114 115 116 117
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
118 119 120 121
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
122 123 124 125 126
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
127 128 129 130
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
131 132 133 134 135 136
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
137
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
138
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
139 140 141 142
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
143 144 145 146
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
147 148
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
149 150 151 152 153 154
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
155 156 157 158 159 160 161
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
162
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
163 164 165 166 167 168 169
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
170 171 172 173 174 175 176 177 178 179 180 181
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
182 183
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
184 185 186 187 188 189
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
206 207 208 209 210 211 212 213
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
214
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
215 216 217 218 219 220 221 222
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
223
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
224 225 226
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
227
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
228 229
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
230 231
	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
232
	MLX5_CMD_OP_MAX
233 234 235 236 237 238
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
239
	u8         outer_ip_version[0x1];
240 241 242
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
243
	u8         reserved_at_7[0x1];
244 245 246
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
247
	u8         reserved_at_b[0x1];
248 249 250 251 252 253 254 255 256 257 258 259 260 261
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
262
	u8         reserved_at_1a[0x5];
263 264 265 266 267
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
268
	u8         inner_ip_version[0x1];
269 270 271
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
272
	u8         reserved_at_27[0x1];
273 274 275
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
276
	u8         reserved_at_2b[0x1];
277 278 279 280 281 282 283 284 285 286 287
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
288
	u8         reserved_at_37[0x9];
289

290
	u8         reserved_at_40[0x40];
291 292 293 294
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
295 296
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
297
	u8	   flow_modify_en[0x1];
298
	u8         modify_root[0x1];
299 300
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
301 302 303
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
304

305
	u8         reserved_at_20[0x2];
306
	u8         log_max_ft_size[0x6];
307 308
	u8         log_max_modify_header_context[0x8];
	u8         max_modify_header_actions[0x8];
309 310
	u8         max_ft_level[0x8];

311
	u8         reserved_at_40[0x20];
312

313
	u8         reserved_at_60[0x18];
314 315
	u8         log_max_ft_num[0x8];

316
	u8         reserved_at_80[0x18];
317 318
	u8         log_max_destination[0x8];

319
	u8         reserved_at_a0[0x18];
320 321
	u8         log_max_flow[0x8];

322
	u8         reserved_at_c0[0x40];
323 324 325 326 327 328 329 330 331 332 333

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
334
	u8         atomic[0x1];
335
	u8         srq_receive[0x1];
336
	u8         reserved_at_6[0x1a];
337 338
};

339
struct mlx5_ifc_ipv4_layout_bits {
340
	u8         reserved_at_0[0x60];
341 342 343 344 345 346 347 348 349 350 351

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
352
	u8         reserved_at_0[0x80];
353 354
};

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
371 372
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
373
	u8         frag[0x1];
374
	u8         ip_version[0x4];
375 376 377 378 379
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

380
	u8         reserved_at_c0[0x20];
381 382 383 384

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

385
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
386

387
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
388 389 390
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
391 392
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
393

394
	u8         reserved_at_20[0x10];
395 396 397 398 399 400 401 402 403
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

404 405 406 407 408
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
409 410 411 412 413 414
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
415
	u8         reserved_at_b8[0x8];
416

417
	u8         reserved_at_c0[0x20];
418

419
	u8         reserved_at_e0[0xc];
420 421
	u8         outer_ipv6_flow_label[0x14];

422
	u8         reserved_at_100[0xc];
423 424
	u8         inner_ipv6_flow_label[0x14];

425
	u8         reserved_at_120[0xe0];
426 427 428 429 430 431
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
432
	u8         reserved_at_34[0xc];
433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
457
	u8         reserved_at_2[0xe];
458 459
	u8         pkey_index[0x10];

460
	u8         reserved_at_20[0x8];
461 462 463 464 465
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
466
	u8         reserved_at_45[0x3];
467
	u8         src_addr_index[0x8];
468
	u8         reserved_at_50[0x4];
469 470 471
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

472
	u8         reserved_at_60[0x4];
473 474 475 476 477
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

478
	u8         reserved_at_100[0x4];
479 480
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
481
	u8         reserved_at_106[0x1];
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
497
	u8         nic_rx_multi_path_tirs[0x1];
498 499 500
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
501 502 503

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

504
	u8         reserved_at_400[0x200];
505 506 507 508 509

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

510
	u8         reserved_at_a00[0x200];
511 512 513

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

514
	u8         reserved_at_e00[0x7200];
515 516
};

517
struct mlx5_ifc_flow_table_eswitch_cap_bits {
518
	u8     reserved_at_0[0x200];
519 520 521 522 523 524 525

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

526
	u8      reserved_at_800[0x7800];
527 528
};

529 530 531 532 533 534
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
535 536 537
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
538

539 540 541 542 543 544 545 546 547
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

548 549
};

S
Saeed Mahameed 已提交
550 551
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
552
	u8         esw_scheduling[0x1];
553 554 555
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
	u8         reserved_at_4[0x1c];
556 557 558

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
559
	u8         packet_pacing_max_rate[0x20];
560

S
Saeed Mahameed 已提交
561
	u8         packet_pacing_min_rate[0x20];
562 563

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
564
	u8         packet_pacing_rate_table_size[0x10];
565 566 567 568 569 570 571 572 573 574

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
575 576
};

577 578 579 580 581 582
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
S
Saeed Mahameed 已提交
583 584
	u8         reserved_at_5[0x2];
	u8         wqe_vlan_insert[0x1];
585
	u8         self_lb_en_modifiable[0x1];
586
	u8         reserved_at_9[0x2];
587
	u8         max_lso_cap[0x5];
588
	u8         multi_pkt_send_wqe[0x2];
589
	u8	   wqe_inline_mode[0x2];
590
	u8         rss_ind_tbl_cap[0x4];
591 592 593
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
594
	u8         tunnel_lso_const_out_ip_id[0x1];
595
	u8         reserved_at_1c[0x2];
596 597 598
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

599
	u8         reserved_at_20[0x20];
600

601
	u8         reserved_at_40[0x10];
602 603
	u8         lro_min_mss_size[0x10];

604
	u8         reserved_at_60[0x120];
605 606 607

	u8         lro_timer_supported_periods[4][0x20];

608
	u8         reserved_at_200[0x600];
609 610 611 612
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
613
	u8         reserved_at_1[0x1f];
614

615
	u8         reserved_at_20[0x60];
616

617
	u8         reserved_at_80[0xc];
618
	u8         l3_type[0x4];
619
	u8         reserved_at_90[0x8];
620 621
	u8         roce_version[0x8];

622
	u8         reserved_at_a0[0x10];
623 624 625 626 627
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

628
	u8         reserved_at_e0[0x10];
629 630
	u8         roce_address_table_size[0x10];

631
	u8         reserved_at_100[0x700];
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
659
	u8         reserved_at_0[0x40];
660

661
	u8         atomic_req_8B_endianess_mode[0x2];
662
	u8         reserved_at_42[0x4];
663
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
664

665
	u8         reserved_at_47[0x19];
666

667
	u8         reserved_at_60[0x20];
668

669
	u8         reserved_at_80[0x10];
670
	u8         atomic_operations[0x10];
671

672
	u8         reserved_at_a0[0x10];
673 674
	u8         atomic_size_qp[0x10];

675
	u8         reserved_at_c0[0x10];
676 677
	u8         atomic_size_dc[0x10];

678
	u8         reserved_at_e0[0x720];
679 680 681
};

struct mlx5_ifc_odp_cap_bits {
682
	u8         reserved_at_0[0x40];
683 684

	u8         sig[0x1];
685
	u8         reserved_at_41[0x1f];
686

687
	u8         reserved_at_60[0x20];
688 689 690 691 692 693 694

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

695
	u8         reserved_at_e0[0x720];
696 697
};

698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

725 726 727
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
728
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
767 768
};

769
struct mlx5_ifc_cmd_hca_cap_bits {
770
	u8         reserved_at_0[0x80];
771 772 773

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
774
	u8         reserved_at_90[0xb];
775 776
	u8         log_max_qp[0x5];

777
	u8         reserved_at_a0[0xb];
778
	u8         log_max_srq[0x5];
779
	u8         reserved_at_b0[0x10];
780

781
	u8         reserved_at_c0[0x8];
782
	u8         log_max_cq_sz[0x8];
783
	u8         reserved_at_d0[0xb];
784 785 786
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
787
	u8         reserved_at_e8[0x2];
788
	u8         log_max_mkey[0x6];
789
	u8         reserved_at_f0[0xc];
790 791 792
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
793
	u8         fixed_buffer_size[0x1];
794
	u8         log_max_mrw_sz[0x7];
795
	u8         reserved_at_110[0x2];
796
	u8         log_max_bsf_list_size[0x6];
797 798
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
799 800
	u8         log_max_klm_list_size[0x6];

801
	u8         reserved_at_120[0xa];
802
	u8         log_max_ra_req_dc[0x6];
803
	u8         reserved_at_130[0xa];
804 805
	u8         log_max_ra_res_dc[0x6];

806
	u8         reserved_at_140[0xa];
807
	u8         log_max_ra_req_qp[0x6];
808
	u8         reserved_at_150[0xa];
809 810
	u8         log_max_ra_res_qp[0x6];

811
	u8         end_pad[0x1];
812 813
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
814 815 816
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
	u8         reserved_at_163[0xb];
817
	u8         gid_table_size[0x10];
818

819 820
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
821
	u8         retransmission_q_counters[0x1];
822 823 824
	u8         reserved_at_183[0x1];
	u8         modify_rq_counter_set_id[0x1];
	u8         reserved_at_185[0x1];
825 826 827
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

828 829 830 831
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
832
	u8         reserved_at_1a4[0x1];
833 834
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
835
	u8         eswitch_flow_table[0x1];
836
	u8	   early_vf_enable[0x1];
837 838
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
839
	u8         local_ca_ack_delay[0x5];
840
	u8         port_module_event[0x1];
841
	u8         reserved_at_1b1[0x1];
842
	u8         ports_check[0x1];
843
	u8         reserved_at_1b3[0x1];
844 845
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
846
	u8         port_type[0x2];
847 848
	u8         num_ports[0x8];

849 850 851
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
852
	u8         log_max_msg[0x5];
853
	u8         reserved_at_1c8[0x4];
854
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
855 856 857
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
	u8         reserved_at_1d2[0x4];
T
Tariq Toukan 已提交
858 859
	u8         rol_s[0x1];
	u8         rol_g[0x1];
860
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
861 862 863 864 865 866 867
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
868 869

	u8         stat_rate_support[0x10];
870
	u8         reserved_at_1f0[0xc];
871
	u8         cqe_version[0x4];
872

873
	u8         compact_address_vector[0x1];
874
	u8         striding_rq[0x1];
875 876
	u8         reserved_at_202[0x1];
	u8         ipoib_enhanced_offloads[0x1];
877
	u8         ipoib_basic_offloads[0x1];
878
	u8         reserved_at_205[0xa];
879
	u8         drain_sigerr[0x1];
880 881
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
882
	u8         reserved_at_213[0x1];
883 884
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
885
	u8         reserved_at_216[0x1];
886 887 888
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
889
	u8         dct[0x1];
S
Saeed Mahameed 已提交
890
	u8         qos[0x1];
891
	u8         eth_net_offloads[0x1];
892 893
	u8         roce[0x1];
	u8         atomic[0x1];
894
	u8         reserved_at_21f[0x1];
895 896 897 898

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
899
	u8         reserved_at_223[0x3];
900
	u8         cq_eq_remap[0x1];
901 902
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
903
	u8         reserved_at_229[0x1];
904
	u8         scqe_break_moderation[0x1];
905
	u8         cq_period_start_from_cqe[0x1];
906
	u8         cd[0x1];
907
	u8         reserved_at_22d[0x1];
908
	u8         apm[0x1];
909
	u8         vector_calc[0x1];
910
	u8         umr_ptr_rlky[0x1];
911
	u8	   imaicl[0x1];
912
	u8         reserved_at_232[0x4];
913 914
	u8         qkv[0x1];
	u8         pkv[0x1];
915 916
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
917 918 919 920 921
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

922 923
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
924
	u8         uar_sz[0x6];
925
	u8         reserved_at_250[0x8];
926 927 928
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
929
	u8         driver_version[0x1];
930
	u8         pad_tx_eth_packet[0x1];
931
	u8         reserved_at_263[0x8];
932
	u8         log_bf_reg_size[0x5];
933 934 935 936

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
937

938
	u8         reserved_at_280[0x10];
939 940
	u8         max_wqe_sz_sq[0x10];

941
	u8         reserved_at_2a0[0x10];
942 943
	u8         max_wqe_sz_rq[0x10];

944
	u8         reserved_at_2c0[0x10];
945 946
	u8         max_wqe_sz_sq_dc[0x10];

947
	u8         reserved_at_2e0[0x7];
948 949
	u8         max_qp_mcg[0x19];

950
	u8         reserved_at_300[0x18];
951 952
	u8         log_max_mcg[0x8];

953
	u8         reserved_at_320[0x3];
954
	u8         log_max_transport_domain[0x5];
955
	u8         reserved_at_328[0x3];
956
	u8         log_max_pd[0x5];
957
	u8         reserved_at_330[0xb];
958 959
	u8         log_max_xrcd[0x5];

960 961 962 963
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
	u8         max_flow_counter[0x10];

964

965
	u8         reserved_at_360[0x3];
966
	u8         log_max_rq[0x5];
967
	u8         reserved_at_368[0x3];
968
	u8         log_max_sq[0x5];
969
	u8         reserved_at_370[0x3];
970
	u8         log_max_tir[0x5];
971
	u8         reserved_at_378[0x3];
972 973
	u8         log_max_tis[0x5];

974
	u8         basic_cyclic_rcv_wqe[0x1];
975
	u8         reserved_at_381[0x2];
976
	u8         log_max_rmp[0x5];
977
	u8         reserved_at_388[0x3];
978
	u8         log_max_rqt[0x5];
979
	u8         reserved_at_390[0x3];
980
	u8         log_max_rqt_size[0x5];
981
	u8         reserved_at_398[0x3];
982 983
	u8         log_max_tis_per_sq[0x5];

984
	u8         reserved_at_3a0[0x3];
985
	u8         log_max_stride_sz_rq[0x5];
986
	u8         reserved_at_3a8[0x3];
987
	u8         log_min_stride_sz_rq[0x5];
988
	u8         reserved_at_3b0[0x3];
989
	u8         log_max_stride_sz_sq[0x5];
990
	u8         reserved_at_3b8[0x3];
991 992
	u8         log_min_stride_sz_sq[0x5];

993
	u8         reserved_at_3c0[0x1b];
994 995
	u8         log_max_wq_sz[0x5];

996
	u8         nic_vport_change_event[0x1];
997
	u8         reserved_at_3e1[0xa];
998
	u8         log_max_vlan_list[0x5];
999
	u8         reserved_at_3f0[0x3];
1000
	u8         log_max_current_mc_list[0x5];
1001
	u8         reserved_at_3f8[0x3];
1002 1003
	u8         log_max_current_uc_list[0x5];

1004
	u8         reserved_at_400[0x80];
1005

1006
	u8         reserved_at_480[0x3];
1007
	u8         log_max_l2_table[0x5];
1008
	u8         reserved_at_488[0x8];
1009 1010
	u8         log_uar_page_sz[0x10];

1011
	u8         reserved_at_4a0[0x20];
1012
	u8         device_frequency_mhz[0x20];
1013
	u8         device_frequency_khz[0x20];
1014

1015 1016 1017
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1018 1019

	u8         reserved_at_580[0x3f];
1020
	u8         cqe_compression[0x1];
1021

1022 1023
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1024

S
Saeed Mahameed 已提交
1025 1026 1027 1028 1029
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1030
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1031 1032
	u8         log_max_xrq[0x5];

1033
	u8         reserved_at_600[0x200];
1034 1035
};

1036 1037 1038 1039
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1040 1041

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1042
};
1043

1044 1045 1046
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1047

1048
	u8         reserved_at_20[0x20];
1049 1050
};

1051
struct mlx5_ifc_flow_counter_list_bits {
1052 1053
	u8         clear[0x1];
	u8         num_of_counters[0xf];
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1065 1066 1067 1068 1069 1070
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1071

1072
	u8         reserved_at_600[0xa00];
1073 1074
};

1075 1076 1077 1078 1079 1080 1081
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1082

1083 1084 1085 1086 1087
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1088

1089 1090 1091
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1092 1093
};

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1104
	u8         reserved_at_8[0x18];
1105

1106 1107
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1108
	u8         reserved_at_24[0x7];
1109 1110
	u8         page_offset[0x5];
	u8         lwm[0x10];
1111

1112
	u8         reserved_at_40[0x8];
1113 1114
	u8         pd[0x18];

1115
	u8         reserved_at_60[0x8];
1116 1117 1118 1119 1120 1121 1122 1123
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1124
	u8         reserved_at_100[0xc];
1125
	u8         log_wq_stride[0x4];
1126
	u8         reserved_at_110[0x3];
1127
	u8         log_wq_pg_sz[0x5];
1128
	u8         reserved_at_118[0x3];
1129 1130
	u8         log_wq_sz[0x5];

1131 1132 1133 1134 1135 1136 1137
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1138

1139
	struct mlx5_ifc_cmd_pas_bits pas[0];
1140 1141
};

1142
struct mlx5_ifc_rq_num_bits {
1143
	u8         reserved_at_0[0x8];
1144 1145
	u8         rq_num[0x18];
};
1146

1147
struct mlx5_ifc_mac_address_layout_bits {
1148
	u8         reserved_at_0[0x10];
1149
	u8         mac_addr_47_32[0x10];
1150

1151 1152 1153
	u8         mac_addr_31_0[0x20];
};

1154
struct mlx5_ifc_vlan_layout_bits {
1155
	u8         reserved_at_0[0x14];
1156 1157
	u8         vlan[0x0c];

1158
	u8         reserved_at_20[0x20];
1159 1160
};

1161
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1162
	u8         reserved_at_0[0xa0];
1163 1164 1165

	u8         min_time_between_cnps[0x20];

1166
	u8         reserved_at_c0[0x12];
1167
	u8         cnp_dscp[0x6];
1168
	u8         reserved_at_d8[0x5];
1169 1170
	u8         cnp_802p_prio[0x3];

1171
	u8         reserved_at_e0[0x720];
1172 1173 1174
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1175
	u8         reserved_at_0[0x60];
1176

1177
	u8         reserved_at_60[0x4];
1178
	u8         clamp_tgt_rate[0x1];
1179
	u8         reserved_at_65[0x3];
1180
	u8         clamp_tgt_rate_after_time_inc[0x1];
1181
	u8         reserved_at_69[0x17];
1182

1183
	u8         reserved_at_80[0x20];
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1203
	u8         reserved_at_1c0[0xe0];
1204 1205 1206 1207 1208 1209 1210 1211 1212

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1213
	u8         reserved_at_320[0x20];
1214 1215 1216

	u8         initial_alpha_value[0x20];

1217
	u8         reserved_at_360[0x4a0];
1218 1219 1220
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1221
	u8         reserved_at_0[0x80];
1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1243
	u8         reserved_at_1c0[0x640];
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1393
	u8         reserved_at_640[0x180];
1394 1395
};

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1462 1463 1464 1465 1466
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1467
	u8         reserved_at_40[0x780];
1468 1469 1470 1471 1472 1473 1474
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1475
	u8         reserved_at_40[0xc0];
1476 1477 1478 1479 1480 1481 1482 1483 1484

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1485
	u8         reserved_at_180[0xc0];
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1511
	u8         reserved_at_3c0[0x400];
1512 1513 1514 1515 1516 1517 1518
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1519
	u8         reserved_at_40[0x780];
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1587
	u8         reserved_at_400[0x3c0];
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1675
	u8         reserved_at_540[0x280];
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1731
	u8         reserved_at_340[0x480];
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1811
	u8         reserved_at_4c0[0x300];
1812 1813
};

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

	u8         reserved_at_140[0x680];
};

1838 1839 1840
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1841
	u8         reserved_at_20[0xc0];
1842 1843 1844
};

struct mlx5_ifc_stall_vl_event_bits {
1845
	u8         reserved_at_0[0x18];
1846
	u8         port_num[0x1];
1847
	u8         reserved_at_19[0x3];
1848 1849
	u8         vl[0x4];

1850
	u8         reserved_at_20[0xa0];
1851 1852 1853 1854
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1855
	u8         reserved_at_8[0x8];
1856
	u8         congestion_level[0x8];
1857
	u8         reserved_at_18[0x8];
1858

1859
	u8         reserved_at_20[0xa0];
1860 1861 1862
};

struct mlx5_ifc_gpio_event_bits {
1863
	u8         reserved_at_0[0x60];
1864 1865 1866 1867 1868

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1869
	u8         reserved_at_a0[0x40];
1870 1871 1872
};

struct mlx5_ifc_port_state_change_event_bits {
1873
	u8         reserved_at_0[0x40];
1874 1875

	u8         port_num[0x4];
1876
	u8         reserved_at_44[0x1c];
1877

1878
	u8         reserved_at_60[0x80];
1879 1880 1881
};

struct mlx5_ifc_dropped_packet_logged_bits {
1882
	u8         reserved_at_0[0xe0];
1883 1884 1885 1886 1887 1888 1889 1890
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1891
	u8         reserved_at_0[0x8];
1892 1893
	u8         cqn[0x18];

1894
	u8         reserved_at_20[0x20];
1895

1896
	u8         reserved_at_40[0x18];
1897 1898
	u8         syndrome[0x8];

1899
	u8         reserved_at_60[0x80];
1900 1901 1902 1903 1904 1905 1906
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1907
	u8         reserved_at_40[0x10];
1908 1909 1910 1911 1912 1913
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1914
	u8         reserved_at_c0[0x5];
1915 1916 1917 1918 1919 1920 1921 1922 1923
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1924
	u8         reserved_at_20[0x10];
1925 1926
	u8         wqe_index[0x10];

1927
	u8         reserved_at_40[0x10];
1928 1929
	u8         len[0x10];

1930
	u8         reserved_at_60[0x60];
1931

1932
	u8         reserved_at_c0[0x5];
1933 1934 1935 1936 1937 1938 1939
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1940
	u8         reserved_at_0[0xa0];
1941 1942

	u8         type[0x8];
1943
	u8         reserved_at_a8[0x18];
1944

1945
	u8         reserved_at_c0[0x8];
1946 1947 1948 1949
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1950
	u8         reserved_at_0[0xc0];
1951

1952
	u8         reserved_at_c0[0x8];
1953 1954 1955 1956
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1957
	u8         reserved_at_0[0xc0];
1958

1959
	u8         reserved_at_c0[0x8];
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2032
	u8         lag_tx_port_affinity[0x4];
2033
	u8         st[0x8];
2034
	u8         reserved_at_10[0x3];
2035
	u8         pm_state[0x2];
2036
	u8         reserved_at_15[0x7];
2037
	u8         end_padding_mode[0x2];
2038
	u8         reserved_at_1e[0x2];
2039 2040 2041 2042 2043

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2044
	u8         reserved_at_24[0x1];
2045
	u8         drain_sigerr[0x1];
2046
	u8         reserved_at_26[0x2];
2047 2048 2049 2050
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2051
	u8         reserved_at_48[0x1];
2052 2053 2054 2055
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2056
	u8         reserved_at_55[0x6];
2057
	u8         rlky[0x1];
2058
	u8         ulp_stateless_offload_mode[0x4];
2059 2060 2061 2062

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2063
	u8         reserved_at_80[0x8];
2064 2065
	u8         user_index[0x18];

2066
	u8         reserved_at_a0[0x3];
2067 2068 2069 2070 2071 2072 2073 2074
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2075
	u8         reserved_at_384[0x4];
2076
	u8         log_sra_max[0x3];
2077
	u8         reserved_at_38b[0x2];
2078 2079
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2080
	u8         reserved_at_393[0x1];
2081 2082 2083
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2084
	u8         reserved_at_39b[0x5];
2085

2086
	u8         reserved_at_3a0[0x20];
2087

2088
	u8         reserved_at_3c0[0x8];
2089 2090
	u8         next_send_psn[0x18];

2091
	u8         reserved_at_3e0[0x8];
2092 2093
	u8         cqn_snd[0x18];

2094 2095 2096 2097
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2098

2099
	u8         reserved_at_440[0x8];
2100 2101
	u8         last_acked_psn[0x18];

2102
	u8         reserved_at_460[0x8];
2103 2104
	u8         ssn[0x18];

2105
	u8         reserved_at_480[0x8];
2106
	u8         log_rra_max[0x3];
2107
	u8         reserved_at_48b[0x1];
2108 2109 2110 2111
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2112
	u8         reserved_at_493[0x1];
2113
	u8         page_offset[0x6];
2114
	u8         reserved_at_49a[0x3];
2115 2116 2117 2118
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2119
	u8         reserved_at_4a0[0x3];
2120 2121 2122
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2123
	u8         reserved_at_4c0[0x8];
2124 2125
	u8         xrcd[0x18];

2126
	u8         reserved_at_4e0[0x8];
2127 2128 2129 2130 2131 2132
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2133
	u8         reserved_at_560[0x5];
2134
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2135
	u8         srqn_rmpn_xrqn[0x18];
2136

2137
	u8         reserved_at_580[0x8];
2138 2139 2140 2141 2142 2143 2144 2145 2146
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2147
	u8         reserved_at_600[0x20];
2148

2149
	u8         reserved_at_620[0xf];
2150 2151 2152 2153 2154 2155
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2156
	u8         reserved_at_680[0xc0];
2157 2158 2159 2160 2161
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2162
	u8         reserved_at_80[0x3];
2163 2164 2165 2166 2167 2168
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2169
	u8         reserved_at_c0[0x14];
2170 2171 2172
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2173
	u8         reserved_at_e0[0x20];
2174 2175 2176 2177 2178 2179 2180 2181 2182
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2183
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2184
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2185
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2186
	struct mlx5_ifc_qos_cap_bits qos_cap;
2187
	u8         reserved_at_0[0x8000];
2188 2189 2190 2191 2192 2193
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2194
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2195 2196
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2197
	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
2198 2199 2200
};

struct mlx5_ifc_flow_context_bits {
2201
	u8         reserved_at_0[0x20];
2202 2203 2204

	u8         group_id[0x20];

2205
	u8         reserved_at_40[0x8];
2206 2207
	u8         flow_tag[0x18];

2208
	u8         reserved_at_60[0x10];
2209 2210
	u8         action[0x10];

2211
	u8         reserved_at_80[0x8];
2212 2213
	u8         destination_list_size[0x18];

2214 2215 2216
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2217 2218
	u8         encap_id[0x20];

2219 2220 2221
	u8         modify_header_id[0x20];

	u8         reserved_at_100[0x100];
2222 2223 2224

	struct mlx5_ifc_fte_match_param_bits match_value;

2225
	u8         reserved_at_1200[0x600];
2226

2227
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2238
	u8         reserved_at_8[0x18];
2239 2240 2241

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2242
	u8         reserved_at_22[0x1];
2243 2244 2245 2246 2247 2248
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2249
	u8         reserved_at_46[0x2];
2250 2251
	u8         cqn[0x18];

2252
	u8         reserved_at_60[0x20];
2253 2254

	u8         user_index_equal_xrc_srqn[0x1];
2255
	u8         reserved_at_81[0x1];
2256 2257 2258
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2259
	u8         reserved_at_a0[0x20];
2260

2261
	u8         reserved_at_c0[0x8];
2262 2263 2264 2265 2266
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2267
	u8         reserved_at_100[0x40];
2268 2269 2270 2271

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2272
	u8         reserved_at_17e[0x2];
2273

2274
	u8         reserved_at_180[0x80];
2275 2276 2277 2278 2279 2280 2281 2282 2283
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2284 2285 2286 2287 2288
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2289
	u8         prio[0x4];
2290
	u8         reserved_at_10[0x10];
2291

2292
	u8         reserved_at_20[0x100];
2293

2294
	u8         reserved_at_120[0x8];
2295 2296
	u8         transport_domain[0x18];

2297 2298 2299
	u8         reserved_at_140[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_160[0x3a0];
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2313 2314 2315
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2316 2317 2318 2319 2320 2321 2322 2323
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2324
	u8         reserved_at_0[0x20];
2325 2326

	u8         disp_type[0x4];
2327
	u8         reserved_at_24[0x1c];
2328

2329
	u8         reserved_at_40[0x40];
2330

2331
	u8         reserved_at_80[0x4];
2332 2333 2334 2335
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2336
	u8         reserved_at_a0[0x40];
2337

2338
	u8         reserved_at_e0[0x8];
2339 2340 2341
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2342
	u8         reserved_at_101[0x1];
2343
	u8         tunneled_offload_en[0x1];
2344
	u8         reserved_at_103[0x5];
2345 2346 2347
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2348
	u8         reserved_at_124[0x2];
2349 2350 2351 2352 2353 2354 2355 2356 2357
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2358
	u8         reserved_at_2c0[0x4c0];
2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2369
	u8         reserved_at_8[0x18];
2370 2371 2372

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2373
	u8         reserved_at_22[0x1];
2374
	u8         rlky[0x1];
2375
	u8         reserved_at_24[0x1];
2376 2377 2378 2379
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2380
	u8         reserved_at_46[0x2];
2381 2382
	u8         cqn[0x18];

2383
	u8         reserved_at_60[0x20];
2384

2385
	u8         reserved_at_80[0x2];
2386
	u8         log_page_size[0x6];
2387
	u8         reserved_at_88[0x18];
2388

2389
	u8         reserved_at_a0[0x20];
2390

2391
	u8         reserved_at_c0[0x8];
2392 2393 2394 2395 2396
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2397
	u8         reserved_at_100[0x40];
2398

2399
	u8         dbr_addr[0x40];
2400

2401
	u8         reserved_at_180[0x80];
2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2415 2416
	u8         reserved_at_4[0x1];
	u8	   min_wqe_inline_mode[0x3];
2417
	u8         state[0x4];
2418 2419
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2420

2421
	u8         reserved_at_20[0x8];
2422 2423
	u8         user_index[0x18];

2424
	u8         reserved_at_40[0x8];
2425 2426
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2427
	u8         reserved_at_60[0x90];
2428

S
Saeed Mahameed 已提交
2429
	u8         packet_pacing_rate_limit_index[0x10];
2430
	u8         tis_lst_sz[0x10];
2431
	u8         reserved_at_110[0x10];
2432

2433
	u8         reserved_at_120[0x40];
2434

2435
	u8         reserved_at_160[0x8];
2436 2437 2438 2439 2440
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2465
struct mlx5_ifc_rqtc_bits {
2466
	u8         reserved_at_0[0xa0];
2467

2468
	u8         reserved_at_a0[0x10];
2469 2470
	u8         rqt_max_size[0x10];

2471
	u8         reserved_at_c0[0x10];
2472 2473
	u8         rqt_actual_size[0x10];

2474
	u8         reserved_at_e0[0x6a0];
2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2492 2493
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2494 2495 2496
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2497
	u8         reserved_at_c[0x1];
2498
	u8         flush_in_error_en[0x1];
2499
	u8         reserved_at_e[0x12];
2500

2501
	u8         reserved_at_20[0x8];
2502 2503
	u8         user_index[0x18];

2504
	u8         reserved_at_40[0x8];
2505 2506 2507
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2508
	u8         reserved_at_68[0x18];
2509

2510
	u8         reserved_at_80[0x8];
2511 2512
	u8         rmpn[0x18];

2513
	u8         reserved_at_a0[0xe0];
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2524
	u8         reserved_at_0[0x8];
2525
	u8         state[0x4];
2526
	u8         reserved_at_c[0x14];
2527 2528

	u8         basic_cyclic_rcv_wqe[0x1];
2529
	u8         reserved_at_21[0x1f];
2530

2531
	u8         reserved_at_40[0x140];
2532 2533 2534 2535 2536

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2537 2538 2539
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
	u8         reserved_at_8[0x17];
2540 2541
	u8         roce_en[0x1];

2542
	u8         arm_change_event[0x1];
2543
	u8         reserved_at_21[0x1a];
2544 2545 2546 2547 2548
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2549

2550
	u8         reserved_at_40[0xf0];
2551 2552 2553

	u8         mtu[0x10];

2554 2555 2556 2557
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2558
	u8         reserved_at_200[0x140];
2559
	u8         qkey_violation_counter[0x10];
2560
	u8         reserved_at_350[0x430];
2561 2562 2563 2564

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2565
	u8         reserved_at_783[0x2];
2566
	u8         allowed_list_type[0x3];
2567
	u8         reserved_at_788[0xc];
2568 2569 2570 2571
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2572
	u8         reserved_at_7e0[0x20];
2573 2574 2575 2576 2577 2578 2579 2580

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2581
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2582 2583 2584
};

struct mlx5_ifc_mkc_bits {
2585
	u8         reserved_at_0[0x1];
2586
	u8         free[0x1];
2587
	u8         reserved_at_2[0xd];
2588 2589 2590 2591 2592 2593 2594 2595
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2596
	u8         reserved_at_18[0x8];
2597 2598 2599 2600

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2601
	u8         reserved_at_40[0x20];
2602 2603 2604 2605

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2606
	u8         reserved_at_63[0x2];
2607
	u8         expected_sigerr_count[0x1];
2608
	u8         reserved_at_66[0x1];
2609 2610 2611 2612 2613 2614 2615 2616 2617
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2618
	u8         reserved_at_120[0x80];
2619 2620 2621

	u8         translations_octword_size[0x20];

2622
	u8         reserved_at_1c0[0x1b];
2623 2624
	u8         log_page_size[0x5];

2625
	u8         reserved_at_1e0[0x20];
2626 2627 2628
};

struct mlx5_ifc_pkey_bits {
2629
	u8         reserved_at_0[0x10];
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2640
	u8         reserved_at_20[0xe0];
2641 2642 2643 2644 2645

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2646
	u8         reserved_at_104[0xc];
2647 2648 2649
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2650 2651
	u8         vport_state[0x4];

2652
	u8         reserved_at_120[0x20];
2653 2654

	u8         system_image_guid[0x40];
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2668
	u8         reserved_at_280[0x80];
2669 2670

	u8         lid[0x10];
2671
	u8         reserved_at_310[0x4];
2672 2673 2674 2675 2676 2677
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2678
	u8         reserved_at_334[0xc];
2679 2680 2681 2682

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2683
	u8         reserved_at_360[0xca0];
2684 2685
};

2686
struct mlx5_ifc_esw_vport_context_bits {
2687
	u8         reserved_at_0[0x3];
2688 2689 2690 2691
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2692
	u8         reserved_at_8[0x18];
2693

2694
	u8         reserved_at_20[0x20];
2695 2696 2697 2698 2699 2700 2701 2702

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2703
	u8         reserved_at_60[0x7a0];
2704 2705
};

2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2718
	u8         reserved_at_4[0x9];
2719 2720
	u8         ec[0x1];
	u8         oi[0x1];
2721
	u8         reserved_at_f[0x5];
2722
	u8         st[0x4];
2723
	u8         reserved_at_18[0x8];
2724

2725
	u8         reserved_at_20[0x20];
2726

2727
	u8         reserved_at_40[0x14];
2728
	u8         page_offset[0x6];
2729
	u8         reserved_at_5a[0x6];
2730

2731
	u8         reserved_at_60[0x3];
2732 2733 2734
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2735
	u8         reserved_at_80[0x20];
2736

2737
	u8         reserved_at_a0[0x18];
2738 2739
	u8         intr[0x8];

2740
	u8         reserved_at_c0[0x3];
2741
	u8         log_page_size[0x5];
2742
	u8         reserved_at_c8[0x18];
2743

2744
	u8         reserved_at_e0[0x60];
2745

2746
	u8         reserved_at_140[0x8];
2747 2748
	u8         consumer_counter[0x18];

2749
	u8         reserved_at_160[0x8];
2750 2751
	u8         producer_counter[0x18];

2752
	u8         reserved_at_180[0x80];
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2776
	u8         reserved_at_0[0x4];
2777
	u8         state[0x4];
2778
	u8         reserved_at_8[0x18];
2779

2780
	u8         reserved_at_20[0x8];
2781 2782
	u8         user_index[0x18];

2783
	u8         reserved_at_40[0x8];
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2795
	u8         reserved_at_73[0xd];
2796

2797
	u8         reserved_at_80[0x8];
2798
	u8         cs_res[0x8];
2799
	u8         reserved_at_90[0x3];
2800
	u8         min_rnr_nak[0x5];
2801
	u8         reserved_at_98[0x8];
2802

2803
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2804
	u8         srqn_xrqn[0x18];
2805

2806
	u8         reserved_at_c0[0x8];
2807 2808 2809
	u8         pd[0x18];

	u8         tclass[0x8];
2810
	u8         reserved_at_e8[0x4];
2811 2812 2813 2814
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2815
	u8         reserved_at_140[0x5];
2816 2817 2818 2819
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2820
	u8         reserved_at_160[0x8];
2821
	u8         my_addr_index[0x8];
2822
	u8         reserved_at_170[0x8];
2823 2824 2825 2826
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2827
	u8         reserved_at_1a0[0x14];
2828 2829 2830 2831 2832
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2833
	u8         reserved_at_1c0[0x40];
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2853 2854 2855
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2856
	MLX5_CQ_PERIOD_NUM_MODES
2857 2858
};

2859 2860
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2861
	u8         reserved_at_4[0x4];
2862 2863
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2864
	u8         reserved_at_c[0x1];
2865 2866
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2867 2868
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2869 2870
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2871
	u8         reserved_at_18[0x8];
2872

2873
	u8         reserved_at_20[0x20];
2874

2875
	u8         reserved_at_40[0x14];
2876
	u8         page_offset[0x6];
2877
	u8         reserved_at_5a[0x6];
2878

2879
	u8         reserved_at_60[0x3];
2880 2881 2882
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2883
	u8         reserved_at_80[0x4];
2884 2885 2886
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2887
	u8         reserved_at_a0[0x18];
2888 2889
	u8         c_eqn[0x8];

2890
	u8         reserved_at_c0[0x3];
2891
	u8         log_page_size[0x5];
2892
	u8         reserved_at_c8[0x18];
2893

2894
	u8         reserved_at_e0[0x20];
2895

2896
	u8         reserved_at_100[0x8];
2897 2898
	u8         last_notified_index[0x18];

2899
	u8         reserved_at_120[0x8];
2900 2901
	u8         last_solicit_index[0x18];

2902
	u8         reserved_at_140[0x8];
2903 2904
	u8         consumer_counter[0x18];

2905
	u8         reserved_at_160[0x8];
2906 2907
	u8         producer_counter[0x18];

2908
	u8         reserved_at_180[0x40];
2909 2910 2911 2912 2913 2914 2915 2916

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2917
	u8         reserved_at_0[0x800];
2918 2919 2920
};

struct mlx5_ifc_query_adapter_param_block_bits {
2921
	u8         reserved_at_0[0xc0];
2922

2923
	u8         reserved_at_c0[0x8];
2924 2925
	u8         ieee_vendor_id[0x18];

2926
	u8         reserved_at_e0[0x10];
2927 2928 2929 2930 2931 2932 2933
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

2977
	u8         reserved_at_180[0x880];
S
Saeed Mahameed 已提交
2978 2979 2980 2981

	struct mlx5_ifc_wq_bits wq;
};

2982 2983 2984
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2985
	u8         reserved_at_0[0x20];
2986 2987 2988 2989 2990 2991
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2992
	u8         reserved_at_0[0x20];
2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3003
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3004
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3005
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3006
	u8         reserved_at_0[0x7c0];
3007 3008
};

3009 3010 3011 3012 3013
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3027
	u8         reserved_at_0[0xe0];
3028 3029 3030
};

struct mlx5_ifc_health_buffer_bits {
3031
	u8         reserved_at_0[0x100];
3032 3033 3034 3035 3036

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3037
	u8         reserved_at_140[0x40];
3038 3039 3040 3041 3042

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3043
	u8         reserved_at_1c0[0x20];
3044 3045 3046 3047 3048 3049 3050 3051

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3052
	u8         reserved_at_1[0x7];
3053
	u8         port[0x8];
3054
	u8         reserved_at_10[0x10];
3055

3056
	u8         reserved_at_20[0x60];
3057 3058
};

3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3082 3083
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3084
	u8         reserved_at_8[0x18];
3085 3086 3087

	u8         syndrome[0x20];

3088
	u8         reserved_at_40[0x40];
3089 3090 3091 3092 3093 3094 3095 3096 3097
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3098
	u8         reserved_at_10[0x10];
3099

3100
	u8         reserved_at_20[0x10];
3101 3102
	u8         op_mod[0x10];

3103
	u8         reserved_at_40[0x10];
3104 3105
	u8         profile[0x10];

3106
	u8         reserved_at_60[0x20];
3107 3108 3109 3110
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3111
	u8         reserved_at_8[0x18];
3112 3113 3114

	u8         syndrome[0x20];

3115
	u8         reserved_at_40[0x40];
3116 3117 3118 3119
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3120
	u8         reserved_at_10[0x10];
3121

3122
	u8         reserved_at_20[0x10];
3123 3124
	u8         op_mod[0x10];

3125
	u8         reserved_at_40[0x8];
3126 3127
	u8         qpn[0x18];

3128
	u8         reserved_at_60[0x20];
3129 3130 3131

	u8         opt_param_mask[0x20];

3132
	u8         reserved_at_a0[0x20];
3133 3134 3135

	struct mlx5_ifc_qpc_bits qpc;

3136
	u8         reserved_at_800[0x80];
3137 3138 3139 3140
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3141
	u8         reserved_at_8[0x18];
3142 3143 3144

	u8         syndrome[0x20];

3145
	u8         reserved_at_40[0x40];
3146 3147 3148 3149
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3150
	u8         reserved_at_10[0x10];
3151

3152
	u8         reserved_at_20[0x10];
3153 3154
	u8         op_mod[0x10];

3155
	u8         reserved_at_40[0x8];
3156 3157
	u8         qpn[0x18];

3158
	u8         reserved_at_60[0x20];
3159 3160 3161

	u8         opt_param_mask[0x20];

3162
	u8         reserved_at_a0[0x20];
3163 3164 3165

	struct mlx5_ifc_qpc_bits qpc;

3166
	u8         reserved_at_800[0x80];
3167 3168 3169 3170
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3171
	u8         reserved_at_8[0x18];
3172 3173 3174

	u8         syndrome[0x20];

3175
	u8         reserved_at_40[0x40];
3176 3177 3178 3179
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3180
	u8         reserved_at_10[0x10];
3181

3182
	u8         reserved_at_20[0x10];
3183 3184 3185
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3186
	u8         reserved_at_50[0x10];
3187

3188
	u8         reserved_at_60[0x20];
3189 3190 3191 3192 3193 3194

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3195
	u8         reserved_at_8[0x18];
3196 3197 3198

	u8         syndrome[0x20];

3199
	u8         reserved_at_40[0x40];
3200 3201 3202 3203 3204 3205 3206 3207 3208
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3209
	u8         reserved_at_10[0x10];
3210

3211
	u8         reserved_at_20[0x10];
3212 3213
	u8         op_mod[0x10];

3214
	u8         reserved_at_40[0x20];
3215

3216
	u8         reserved_at_60[0x6];
3217
	u8         demux_mode[0x2];
3218
	u8         reserved_at_68[0x18];
3219 3220 3221 3222
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3223
	u8         reserved_at_8[0x18];
3224 3225 3226

	u8         syndrome[0x20];

3227
	u8         reserved_at_40[0x40];
3228 3229 3230 3231
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3232
	u8         reserved_at_10[0x10];
3233

3234
	u8         reserved_at_20[0x10];
3235 3236
	u8         op_mod[0x10];

3237
	u8         reserved_at_40[0x60];
3238

3239
	u8         reserved_at_a0[0x8];
3240 3241
	u8         table_index[0x18];

3242
	u8         reserved_at_c0[0x20];
3243

3244
	u8         reserved_at_e0[0x13];
3245 3246 3247 3248 3249
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3250
	u8         reserved_at_140[0xc0];
3251 3252 3253 3254
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3255
	u8         reserved_at_8[0x18];
3256 3257 3258

	u8         syndrome[0x20];

3259
	u8         reserved_at_40[0x40];
3260 3261 3262 3263
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3264
	u8         reserved_at_10[0x10];
3265

3266
	u8         reserved_at_20[0x10];
3267 3268
	u8         op_mod[0x10];

3269
	u8         reserved_at_40[0x10];
3270 3271
	u8         current_issi[0x10];

3272
	u8         reserved_at_60[0x20];
3273 3274 3275 3276
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3277
	u8         reserved_at_8[0x18];
3278 3279 3280

	u8         syndrome[0x20];

3281
	u8         reserved_at_40[0x40];
3282 3283 3284 3285
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3286
	u8         reserved_at_10[0x10];
3287

3288
	u8         reserved_at_20[0x10];
3289 3290
	u8         op_mod[0x10];

3291
	u8         reserved_at_40[0x40];
3292 3293 3294 3295

	union mlx5_ifc_hca_cap_union_bits capability;
};

3296 3297 3298 3299 3300 3301 3302
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3303 3304
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3305
	u8         reserved_at_8[0x18];
3306 3307 3308

	u8         syndrome[0x20];

3309
	u8         reserved_at_40[0x40];
3310 3311 3312 3313
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3314
	u8         reserved_at_10[0x10];
3315

3316
	u8         reserved_at_20[0x10];
3317 3318
	u8         op_mod[0x10];

3319 3320 3321 3322 3323
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3324 3325

	u8         table_type[0x8];
3326
	u8         reserved_at_88[0x18];
3327

3328
	u8         reserved_at_a0[0x8];
3329 3330
	u8         table_id[0x18];

3331
	u8         reserved_at_c0[0x18];
3332 3333
	u8         modify_enable_mask[0x8];

3334
	u8         reserved_at_e0[0x20];
3335 3336 3337

	u8         flow_index[0x20];

3338
	u8         reserved_at_120[0xe0];
3339 3340 3341 3342 3343 3344

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3345
	u8         reserved_at_8[0x18];
3346 3347 3348

	u8         syndrome[0x20];

3349
	u8         reserved_at_40[0x40];
3350 3351 3352 3353
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3354
	u8         reserved_at_10[0x10];
3355

3356
	u8         reserved_at_20[0x10];
3357 3358
	u8         op_mod[0x10];

3359
	u8         reserved_at_40[0x8];
3360 3361
	u8         qpn[0x18];

3362
	u8         reserved_at_60[0x20];
3363 3364 3365

	u8         opt_param_mask[0x20];

3366
	u8         reserved_at_a0[0x20];
3367 3368 3369

	struct mlx5_ifc_qpc_bits qpc;

3370
	u8         reserved_at_800[0x80];
3371 3372 3373 3374
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3375
	u8         reserved_at_8[0x18];
3376 3377 3378

	u8         syndrome[0x20];

3379
	u8         reserved_at_40[0x40];
3380 3381 3382 3383
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3384
	u8         reserved_at_10[0x10];
3385

3386
	u8         reserved_at_20[0x10];
3387 3388
	u8         op_mod[0x10];

3389
	u8         reserved_at_40[0x8];
3390 3391
	u8         qpn[0x18];

3392
	u8         reserved_at_60[0x20];
3393 3394 3395

	u8         opt_param_mask[0x20];

3396
	u8         reserved_at_a0[0x20];
3397 3398 3399

	struct mlx5_ifc_qpc_bits qpc;

3400
	u8         reserved_at_800[0x80];
3401 3402 3403 3404
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3405
	u8         reserved_at_8[0x18];
3406 3407 3408

	u8         syndrome[0x20];

3409
	u8         reserved_at_40[0x40];
3410 3411 3412 3413
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3414
	u8         reserved_at_10[0x10];
3415

3416
	u8         reserved_at_20[0x10];
3417 3418
	u8         op_mod[0x10];

3419
	u8         reserved_at_40[0x8];
3420 3421
	u8         qpn[0x18];

3422
	u8         reserved_at_60[0x20];
3423 3424 3425

	u8         opt_param_mask[0x20];

3426
	u8         reserved_at_a0[0x20];
3427 3428 3429

	struct mlx5_ifc_qpc_bits qpc;

3430
	u8         reserved_at_800[0x80];
3431 3432
};

S
Saeed Mahameed 已提交
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3457 3458
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3459
	u8         reserved_at_8[0x18];
3460 3461 3462

	u8         syndrome[0x20];

3463
	u8         reserved_at_40[0x40];
3464 3465 3466

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3467
	u8         reserved_at_280[0x600];
3468 3469 3470 3471 3472 3473

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3474
	u8         reserved_at_10[0x10];
3475

3476
	u8         reserved_at_20[0x10];
3477 3478
	u8         op_mod[0x10];

3479
	u8         reserved_at_40[0x8];
3480 3481
	u8         xrc_srqn[0x18];

3482
	u8         reserved_at_60[0x20];
3483 3484 3485 3486 3487 3488 3489 3490 3491
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3492
	u8         reserved_at_8[0x18];
3493 3494 3495

	u8         syndrome[0x20];

3496
	u8         reserved_at_40[0x20];
3497

3498
	u8         reserved_at_60[0x18];
3499 3500 3501 3502 3503 3504
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3505
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3506 3507 3508 3509
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3510
	u8         reserved_at_10[0x10];
3511

3512
	u8         reserved_at_20[0x10];
3513 3514 3515
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3516
	u8         reserved_at_41[0xf];
3517 3518
	u8         vport_number[0x10];

3519
	u8         reserved_at_60[0x20];
3520 3521 3522 3523
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3524
	u8         reserved_at_8[0x18];
3525 3526 3527

	u8         syndrome[0x20];

3528
	u8         reserved_at_40[0x40];
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3554
	u8         reserved_at_680[0xa00];
3555 3556 3557 3558 3559 3560 3561 3562
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3563
	u8         reserved_at_10[0x10];
3564

3565
	u8         reserved_at_20[0x10];
3566 3567 3568
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3569 3570
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3571 3572
	u8         vport_number[0x10];

3573
	u8         reserved_at_60[0x60];
3574 3575

	u8         clear[0x1];
3576
	u8         reserved_at_c1[0x1f];
3577

3578
	u8         reserved_at_e0[0x20];
3579 3580 3581 3582
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3583
	u8         reserved_at_8[0x18];
3584 3585 3586

	u8         syndrome[0x20];

3587
	u8         reserved_at_40[0x40];
3588 3589 3590 3591 3592 3593

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3594
	u8         reserved_at_10[0x10];
3595

3596
	u8         reserved_at_20[0x10];
3597 3598
	u8         op_mod[0x10];

3599
	u8         reserved_at_40[0x8];
3600 3601
	u8         tisn[0x18];

3602
	u8         reserved_at_60[0x20];
3603 3604 3605 3606
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3607
	u8         reserved_at_8[0x18];
3608 3609 3610

	u8         syndrome[0x20];

3611
	u8         reserved_at_40[0xc0];
3612 3613 3614 3615 3616 3617

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3618
	u8         reserved_at_10[0x10];
3619

3620
	u8         reserved_at_20[0x10];
3621 3622
	u8         op_mod[0x10];

3623
	u8         reserved_at_40[0x8];
3624 3625
	u8         tirn[0x18];

3626
	u8         reserved_at_60[0x20];
3627 3628 3629 3630
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3631
	u8         reserved_at_8[0x18];
3632 3633 3634

	u8         syndrome[0x20];

3635
	u8         reserved_at_40[0x40];
3636 3637 3638

	struct mlx5_ifc_srqc_bits srq_context_entry;

3639
	u8         reserved_at_280[0x600];
3640 3641 3642 3643 3644 3645

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3646
	u8         reserved_at_10[0x10];
3647

3648
	u8         reserved_at_20[0x10];
3649 3650
	u8         op_mod[0x10];

3651
	u8         reserved_at_40[0x8];
3652 3653
	u8         srqn[0x18];

3654
	u8         reserved_at_60[0x20];
3655 3656 3657 3658
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3659
	u8         reserved_at_8[0x18];
3660 3661 3662

	u8         syndrome[0x20];

3663
	u8         reserved_at_40[0xc0];
3664 3665 3666 3667 3668 3669

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3670
	u8         reserved_at_10[0x10];
3671

3672
	u8         reserved_at_20[0x10];
3673 3674
	u8         op_mod[0x10];

3675
	u8         reserved_at_40[0x8];
3676 3677
	u8         sqn[0x18];

3678
	u8         reserved_at_60[0x20];
3679 3680 3681 3682
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3683
	u8         reserved_at_8[0x18];
3684 3685 3686

	u8         syndrome[0x20];

3687
	u8         dump_fill_mkey[0x20];
3688 3689

	u8         resd_lkey[0x20];
3690 3691 3692 3693

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3694 3695 3696 3697
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3698
	u8         reserved_at_10[0x10];
3699

3700
	u8         reserved_at_20[0x10];
3701 3702
	u8         op_mod[0x10];

3703
	u8         reserved_at_40[0x40];
3704 3705
};

3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3739 3740
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3741
	u8         reserved_at_8[0x18];
3742 3743 3744

	u8         syndrome[0x20];

3745
	u8         reserved_at_40[0xc0];
3746 3747 3748 3749 3750 3751

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3752
	u8         reserved_at_10[0x10];
3753

3754
	u8         reserved_at_20[0x10];
3755 3756
	u8         op_mod[0x10];

3757
	u8         reserved_at_40[0x8];
3758 3759
	u8         rqtn[0x18];

3760
	u8         reserved_at_60[0x20];
3761 3762 3763 3764
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3765
	u8         reserved_at_8[0x18];
3766 3767 3768

	u8         syndrome[0x20];

3769
	u8         reserved_at_40[0xc0];
3770 3771 3772 3773 3774 3775

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3776
	u8         reserved_at_10[0x10];
3777

3778
	u8         reserved_at_20[0x10];
3779 3780
	u8         op_mod[0x10];

3781
	u8         reserved_at_40[0x8];
3782 3783
	u8         rqn[0x18];

3784
	u8         reserved_at_60[0x20];
3785 3786 3787 3788
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3789
	u8         reserved_at_8[0x18];
3790 3791 3792

	u8         syndrome[0x20];

3793
	u8         reserved_at_40[0x40];
3794 3795 3796 3797 3798 3799

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3800
	u8         reserved_at_10[0x10];
3801

3802
	u8         reserved_at_20[0x10];
3803 3804 3805
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3806
	u8         reserved_at_50[0x10];
3807

3808
	u8         reserved_at_60[0x20];
3809 3810 3811 3812
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3813
	u8         reserved_at_8[0x18];
3814 3815 3816

	u8         syndrome[0x20];

3817
	u8         reserved_at_40[0xc0];
3818 3819 3820 3821 3822 3823

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3824
	u8         reserved_at_10[0x10];
3825

3826
	u8         reserved_at_20[0x10];
3827 3828
	u8         op_mod[0x10];

3829
	u8         reserved_at_40[0x8];
3830 3831
	u8         rmpn[0x18];

3832
	u8         reserved_at_60[0x20];
3833 3834 3835 3836
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3837
	u8         reserved_at_8[0x18];
3838 3839 3840

	u8         syndrome[0x20];

3841
	u8         reserved_at_40[0x40];
3842 3843 3844

	u8         opt_param_mask[0x20];

3845
	u8         reserved_at_a0[0x20];
3846 3847 3848

	struct mlx5_ifc_qpc_bits qpc;

3849
	u8         reserved_at_800[0x80];
3850 3851 3852 3853 3854 3855

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3856
	u8         reserved_at_10[0x10];
3857

3858
	u8         reserved_at_20[0x10];
3859 3860
	u8         op_mod[0x10];

3861
	u8         reserved_at_40[0x8];
3862 3863
	u8         qpn[0x18];

3864
	u8         reserved_at_60[0x20];
3865 3866 3867 3868
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3869
	u8         reserved_at_8[0x18];
3870 3871 3872

	u8         syndrome[0x20];

3873
	u8         reserved_at_40[0x40];
3874 3875 3876

	u8         rx_write_requests[0x20];

3877
	u8         reserved_at_a0[0x20];
3878 3879 3880

	u8         rx_read_requests[0x20];

3881
	u8         reserved_at_e0[0x20];
3882 3883 3884

	u8         rx_atomic_requests[0x20];

3885
	u8         reserved_at_120[0x20];
3886 3887 3888

	u8         rx_dct_connect[0x20];

3889
	u8         reserved_at_160[0x20];
3890 3891 3892

	u8         out_of_buffer[0x20];

3893
	u8         reserved_at_1a0[0x20];
3894 3895 3896

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

	u8         reserved_at_320[0x4e0];
3918 3919 3920 3921
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3922
	u8         reserved_at_10[0x10];
3923

3924
	u8         reserved_at_20[0x10];
3925 3926
	u8         op_mod[0x10];

3927
	u8         reserved_at_40[0x80];
3928 3929

	u8         clear[0x1];
3930
	u8         reserved_at_c1[0x1f];
3931

3932
	u8         reserved_at_e0[0x18];
3933 3934 3935 3936 3937
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3938
	u8         reserved_at_8[0x18];
3939 3940 3941

	u8         syndrome[0x20];

3942
	u8         reserved_at_40[0x10];
3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3956
	u8         reserved_at_10[0x10];
3957

3958
	u8         reserved_at_20[0x10];
3959 3960
	u8         op_mod[0x10];

3961
	u8         reserved_at_40[0x10];
3962 3963
	u8         function_id[0x10];

3964
	u8         reserved_at_60[0x20];
3965 3966 3967 3968
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3969
	u8         reserved_at_8[0x18];
3970 3971 3972

	u8         syndrome[0x20];

3973
	u8         reserved_at_40[0x40];
3974 3975 3976 3977 3978 3979

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3980
	u8         reserved_at_10[0x10];
3981

3982
	u8         reserved_at_20[0x10];
3983 3984 3985
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3986
	u8         reserved_at_41[0xf];
3987 3988
	u8         vport_number[0x10];

3989
	u8         reserved_at_60[0x5];
3990
	u8         allowed_list_type[0x3];
3991
	u8         reserved_at_68[0x18];
3992 3993 3994 3995
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3996
	u8         reserved_at_8[0x18];
3997 3998 3999

	u8         syndrome[0x20];

4000
	u8         reserved_at_40[0x40];
4001 4002 4003

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

4004
	u8         reserved_at_280[0x600];
4005 4006 4007 4008 4009 4010 4011 4012

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4013
	u8         reserved_at_10[0x10];
4014

4015
	u8         reserved_at_20[0x10];
4016 4017
	u8         op_mod[0x10];

4018
	u8         reserved_at_40[0x8];
4019 4020 4021
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4022
	u8         reserved_at_61[0x1f];
4023 4024 4025 4026
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4027
	u8         reserved_at_8[0x18];
4028 4029 4030

	u8         syndrome[0x20];

4031
	u8         reserved_at_40[0x40];
4032 4033 4034 4035 4036 4037

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4038
	u8         reserved_at_10[0x10];
4039

4040
	u8         reserved_at_20[0x10];
4041 4042
	u8         op_mod[0x10];

4043
	u8         reserved_at_40[0x40];
4044 4045 4046 4047
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4048
	u8         reserved_at_8[0x18];
4049 4050 4051

	u8         syndrome[0x20];

4052
	u8         reserved_at_40[0xa0];
4053

4054
	u8         reserved_at_e0[0x13];
4055 4056 4057 4058 4059
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4060
	u8         reserved_at_140[0xc0];
4061 4062 4063 4064
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4065
	u8         reserved_at_10[0x10];
4066

4067
	u8         reserved_at_20[0x10];
4068 4069
	u8         op_mod[0x10];

4070
	u8         reserved_at_40[0x60];
4071

4072
	u8         reserved_at_a0[0x8];
4073 4074
	u8         table_index[0x18];

4075
	u8         reserved_at_c0[0x140];
4076 4077 4078 4079
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4080
	u8         reserved_at_8[0x18];
4081 4082 4083

	u8         syndrome[0x20];

4084
	u8         reserved_at_40[0x10];
4085 4086
	u8         current_issi[0x10];

4087
	u8         reserved_at_60[0xa0];
4088

4089
	u8         reserved_at_100[76][0x8];
4090 4091 4092 4093 4094
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4095
	u8         reserved_at_10[0x10];
4096

4097
	u8         reserved_at_20[0x10];
4098 4099
	u8         op_mod[0x10];

4100
	u8         reserved_at_40[0x40];
4101 4102
};

4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4122 4123
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4124
	u8         reserved_at_8[0x18];
4125 4126 4127

	u8         syndrome[0x20];

4128
	u8         reserved_at_40[0x40];
4129 4130 4131 4132 4133 4134

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4135
	u8         reserved_at_10[0x10];
4136

4137
	u8         reserved_at_20[0x10];
4138 4139 4140
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4141
	u8         reserved_at_41[0xb];
4142
	u8         port_num[0x4];
4143 4144
	u8         vport_number[0x10];

4145
	u8         reserved_at_60[0x10];
4146 4147 4148
	u8         pkey_index[0x10];
};

4149 4150 4151 4152 4153 4154
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4155 4156
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4157
	u8         reserved_at_8[0x18];
4158 4159 4160

	u8         syndrome[0x20];

4161
	u8         reserved_at_40[0x20];
4162 4163

	u8         gids_num[0x10];
4164
	u8         reserved_at_70[0x10];
4165 4166 4167 4168 4169 4170

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4171
	u8         reserved_at_10[0x10];
4172

4173
	u8         reserved_at_20[0x10];
4174 4175 4176
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4177
	u8         reserved_at_41[0xb];
4178
	u8         port_num[0x4];
4179 4180
	u8         vport_number[0x10];

4181
	u8         reserved_at_60[0x10];
4182 4183 4184 4185 4186
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4187
	u8         reserved_at_8[0x18];
4188 4189 4190

	u8         syndrome[0x20];

4191
	u8         reserved_at_40[0x40];
4192 4193 4194 4195 4196 4197

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4198
	u8         reserved_at_10[0x10];
4199

4200
	u8         reserved_at_20[0x10];
4201 4202 4203
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4204
	u8         reserved_at_41[0xb];
4205
	u8         port_num[0x4];
4206 4207
	u8         vport_number[0x10];

4208
	u8         reserved_at_60[0x20];
4209 4210 4211 4212
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4213
	u8         reserved_at_8[0x18];
4214 4215 4216

	u8         syndrome[0x20];

4217
	u8         reserved_at_40[0x40];
4218 4219 4220 4221 4222 4223

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4224
	u8         reserved_at_10[0x10];
4225

4226
	u8         reserved_at_20[0x10];
4227 4228
	u8         op_mod[0x10];

4229
	u8         reserved_at_40[0x40];
4230 4231 4232 4233
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4234
	u8         reserved_at_8[0x18];
4235 4236 4237

	u8         syndrome[0x20];

4238
	u8         reserved_at_40[0x80];
4239

4240
	u8         reserved_at_c0[0x8];
4241
	u8         level[0x8];
4242
	u8         reserved_at_d0[0x8];
4243 4244
	u8         log_size[0x8];

4245
	u8         reserved_at_e0[0x120];
4246 4247 4248 4249
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4250
	u8         reserved_at_10[0x10];
4251

4252
	u8         reserved_at_20[0x10];
4253 4254
	u8         op_mod[0x10];

4255
	u8         reserved_at_40[0x40];
4256 4257

	u8         table_type[0x8];
4258
	u8         reserved_at_88[0x18];
4259

4260
	u8         reserved_at_a0[0x8];
4261 4262
	u8         table_id[0x18];

4263
	u8         reserved_at_c0[0x140];
4264 4265 4266 4267
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4268
	u8         reserved_at_8[0x18];
4269 4270 4271

	u8         syndrome[0x20];

4272
	u8         reserved_at_40[0x1c0];
4273 4274 4275 4276 4277 4278

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4279
	u8         reserved_at_10[0x10];
4280

4281
	u8         reserved_at_20[0x10];
4282 4283
	u8         op_mod[0x10];

4284
	u8         reserved_at_40[0x40];
4285 4286

	u8         table_type[0x8];
4287
	u8         reserved_at_88[0x18];
4288

4289
	u8         reserved_at_a0[0x8];
4290 4291
	u8         table_id[0x18];

4292
	u8         reserved_at_c0[0x40];
4293 4294 4295

	u8         flow_index[0x20];

4296
	u8         reserved_at_120[0xe0];
4297 4298 4299 4300 4301 4302 4303 4304 4305 4306
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4307
	u8         reserved_at_8[0x18];
4308 4309 4310

	u8         syndrome[0x20];

4311
	u8         reserved_at_40[0xa0];
4312 4313 4314

	u8         start_flow_index[0x20];

4315
	u8         reserved_at_100[0x20];
4316 4317 4318

	u8         end_flow_index[0x20];

4319
	u8         reserved_at_140[0xa0];
4320

4321
	u8         reserved_at_1e0[0x18];
4322 4323 4324 4325
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4326
	u8         reserved_at_1200[0xe00];
4327 4328 4329 4330
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4331
	u8         reserved_at_10[0x10];
4332

4333
	u8         reserved_at_20[0x10];
4334 4335
	u8         op_mod[0x10];

4336
	u8         reserved_at_40[0x40];
4337 4338

	u8         table_type[0x8];
4339
	u8         reserved_at_88[0x18];
4340

4341
	u8         reserved_at_a0[0x8];
4342 4343 4344 4345
	u8         table_id[0x18];

	u8         group_id[0x20];

4346
	u8         reserved_at_e0[0x120];
4347 4348
};

4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

4377 4378
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4379
	u8         reserved_at_8[0x18];
4380 4381 4382

	u8         syndrome[0x20];

4383
	u8         reserved_at_40[0x40];
4384 4385 4386 4387 4388 4389

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4390
	u8         reserved_at_10[0x10];
4391

4392
	u8         reserved_at_20[0x10];
4393 4394 4395
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4396
	u8         reserved_at_41[0xf];
4397 4398
	u8         vport_number[0x10];

4399
	u8         reserved_at_60[0x20];
4400 4401 4402 4403
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4404
	u8         reserved_at_8[0x18];
4405 4406 4407

	u8         syndrome[0x20];

4408
	u8         reserved_at_40[0x40];
4409 4410 4411
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4412
	u8         reserved_at_0[0x1c];
4413 4414 4415 4416 4417 4418 4419 4420
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4421
	u8         reserved_at_10[0x10];
4422

4423
	u8         reserved_at_20[0x10];
4424 4425 4426
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4427
	u8         reserved_at_41[0xf];
4428 4429 4430 4431 4432 4433 4434
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4435 4436
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4437
	u8         reserved_at_8[0x18];
4438 4439 4440

	u8         syndrome[0x20];

4441
	u8         reserved_at_40[0x40];
4442 4443 4444

	struct mlx5_ifc_eqc_bits eq_context_entry;

4445
	u8         reserved_at_280[0x40];
4446 4447 4448

	u8         event_bitmask[0x40];

4449
	u8         reserved_at_300[0x580];
4450 4451 4452 4453 4454 4455

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4456
	u8         reserved_at_10[0x10];
4457

4458
	u8         reserved_at_20[0x10];
4459 4460
	u8         op_mod[0x10];

4461
	u8         reserved_at_40[0x18];
4462 4463
	u8         eq_number[0x8];

4464
	u8         reserved_at_60[0x20];
4465 4466
};

4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648
struct mlx5_ifc_set_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x3];
	u8         offset[0x5];
	u8         reserved_at_18[0x3];
	u8         length[0x5];

	u8         data[0x20];
};

struct mlx5_ifc_add_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x10];

	u8         data[0x20];
};

union mlx5_ifc_set_action_in_add_action_in_auto_bits {
	struct mlx5_ifc_set_action_in_bits set_action_in;
	struct mlx5_ifc_add_action_in_bits add_action_in;
	u8         reserved_at_0[0x40];
};

enum {
	MLX5_ACTION_TYPE_SET   = 0x1,
	MLX5_ACTION_TYPE_ADD   = 0x2,
};

enum {
	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
};

struct mlx5_ifc_alloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         table_type[0x8];
	u8         reserved_at_68[0x10];
	u8         num_of_actions[0x8];

	union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
};

struct mlx5_ifc_dealloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

4649 4650
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4651
	u8         reserved_at_8[0x18];
4652 4653 4654

	u8         syndrome[0x20];

4655
	u8         reserved_at_40[0x40];
4656 4657 4658

	struct mlx5_ifc_dctc_bits dct_context_entry;

4659
	u8         reserved_at_280[0x180];
4660 4661 4662 4663
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4664
	u8         reserved_at_10[0x10];
4665

4666
	u8         reserved_at_20[0x10];
4667 4668
	u8         op_mod[0x10];

4669
	u8         reserved_at_40[0x8];
4670 4671
	u8         dctn[0x18];

4672
	u8         reserved_at_60[0x20];
4673 4674 4675 4676
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4677
	u8         reserved_at_8[0x18];
4678 4679 4680

	u8         syndrome[0x20];

4681
	u8         reserved_at_40[0x40];
4682 4683 4684

	struct mlx5_ifc_cqc_bits cq_context;

4685
	u8         reserved_at_280[0x600];
4686 4687 4688 4689 4690 4691

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4692
	u8         reserved_at_10[0x10];
4693

4694
	u8         reserved_at_20[0x10];
4695 4696
	u8         op_mod[0x10];

4697
	u8         reserved_at_40[0x8];
4698 4699
	u8         cqn[0x18];

4700
	u8         reserved_at_60[0x20];
4701 4702 4703 4704
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4705
	u8         reserved_at_8[0x18];
4706 4707 4708

	u8         syndrome[0x20];

4709
	u8         reserved_at_40[0x20];
4710 4711 4712

	u8         enable[0x1];
	u8         tag_enable[0x1];
4713
	u8         reserved_at_62[0x1e];
4714 4715 4716 4717
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4718
	u8         reserved_at_10[0x10];
4719

4720
	u8         reserved_at_20[0x10];
4721 4722
	u8         op_mod[0x10];

4723
	u8         reserved_at_40[0x18];
4724 4725 4726
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4727
	u8         reserved_at_60[0x20];
4728 4729 4730 4731
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4732
	u8         reserved_at_8[0x18];
4733 4734 4735

	u8         syndrome[0x20];

4736
	u8         reserved_at_40[0x40];
4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4750
	u8         reserved_at_140[0x100];
4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4766
	u8         reserved_at_320[0x560];
4767 4768 4769 4770
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4771
	u8         reserved_at_10[0x10];
4772

4773
	u8         reserved_at_20[0x10];
4774 4775 4776
	u8         op_mod[0x10];

	u8         clear[0x1];
4777
	u8         reserved_at_41[0x1f];
4778

4779
	u8         reserved_at_60[0x20];
4780 4781 4782 4783
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4784
	u8         reserved_at_8[0x18];
4785 4786 4787

	u8         syndrome[0x20];

4788
	u8         reserved_at_40[0x40];
4789 4790 4791 4792 4793 4794

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4795
	u8         reserved_at_10[0x10];
4796

4797
	u8         reserved_at_20[0x10];
4798 4799
	u8         op_mod[0x10];

4800
	u8         reserved_at_40[0x1c];
4801 4802
	u8         cong_protocol[0x4];

4803
	u8         reserved_at_60[0x20];
4804 4805 4806 4807
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4808
	u8         reserved_at_8[0x18];
4809 4810 4811

	u8         syndrome[0x20];

4812
	u8         reserved_at_40[0x40];
4813 4814 4815 4816 4817 4818

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4819
	u8         reserved_at_10[0x10];
4820

4821
	u8         reserved_at_20[0x10];
4822 4823
	u8         op_mod[0x10];

4824
	u8         reserved_at_40[0x40];
4825 4826 4827 4828
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4829
	u8         reserved_at_8[0x18];
4830 4831 4832

	u8         syndrome[0x20];

4833
	u8         reserved_at_40[0x40];
4834 4835 4836 4837
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4838
	u8         reserved_at_10[0x10];
4839

4840
	u8         reserved_at_20[0x10];
4841 4842
	u8         op_mod[0x10];

4843
	u8         reserved_at_40[0x8];
4844 4845
	u8         qpn[0x18];

4846
	u8         reserved_at_60[0x20];
4847 4848 4849 4850
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4851
	u8         reserved_at_8[0x18];
4852 4853 4854

	u8         syndrome[0x20];

4855
	u8         reserved_at_40[0x40];
4856 4857 4858 4859
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4860
	u8         reserved_at_10[0x10];
4861

4862
	u8         reserved_at_20[0x10];
4863 4864
	u8         op_mod[0x10];

4865
	u8         reserved_at_40[0x8];
4866 4867
	u8         qpn[0x18];

4868
	u8         reserved_at_60[0x20];
4869 4870 4871 4872
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4873
	u8         reserved_at_8[0x18];
4874 4875 4876

	u8         syndrome[0x20];

4877
	u8         reserved_at_40[0x40];
4878 4879 4880 4881
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4882
	u8         reserved_at_10[0x10];
4883

4884
	u8         reserved_at_20[0x10];
4885 4886 4887
	u8         op_mod[0x10];

	u8         error[0x1];
4888
	u8         reserved_at_41[0x4];
4889 4890
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
4891

4892 4893
	u8         reserved_at_60[0x8];
	u8         token[0x18];
4894 4895 4896 4897
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4898
	u8         reserved_at_8[0x18];
4899 4900 4901

	u8         syndrome[0x20];

4902
	u8         reserved_at_40[0x40];
4903 4904 4905 4906
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4907
	u8         reserved_at_10[0x10];
4908

4909
	u8         reserved_at_20[0x10];
4910 4911
	u8         op_mod[0x10];

4912
	u8         reserved_at_40[0x40];
4913 4914 4915 4916
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4917
	u8         reserved_at_8[0x18];
4918 4919 4920

	u8         syndrome[0x20];

4921
	u8         reserved_at_40[0x40];
4922 4923 4924 4925
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4926
	u8         reserved_at_10[0x10];
4927

4928
	u8         reserved_at_20[0x10];
4929 4930 4931
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4932
	u8         reserved_at_41[0xf];
4933 4934
	u8         vport_number[0x10];

4935
	u8         reserved_at_60[0x18];
4936
	u8         admin_state[0x4];
4937
	u8         reserved_at_7c[0x4];
4938 4939 4940 4941
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4942
	u8         reserved_at_8[0x18];
4943 4944 4945

	u8         syndrome[0x20];

4946
	u8         reserved_at_40[0x40];
4947 4948
};

4949
struct mlx5_ifc_modify_tis_bitmask_bits {
4950
	u8         reserved_at_0[0x20];
4951

4952 4953 4954
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
4955 4956 4957
	u8         prio[0x1];
};

4958 4959
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4960
	u8         reserved_at_10[0x10];
4961

4962
	u8         reserved_at_20[0x10];
4963 4964
	u8         op_mod[0x10];

4965
	u8         reserved_at_40[0x8];
4966 4967
	u8         tisn[0x18];

4968
	u8         reserved_at_60[0x20];
4969

4970
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4971

4972
	u8         reserved_at_c0[0x40];
4973 4974 4975 4976

	struct mlx5_ifc_tisc_bits ctx;
};

4977
struct mlx5_ifc_modify_tir_bitmask_bits {
4978
	u8	   reserved_at_0[0x20];
4979

4980
	u8         reserved_at_20[0x1b];
4981
	u8         self_lb_en[0x1];
4982 4983 4984
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4985 4986 4987
	u8         lro[0x1];
};

4988 4989
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4990
	u8         reserved_at_8[0x18];
4991 4992 4993

	u8         syndrome[0x20];

4994
	u8         reserved_at_40[0x40];
4995 4996 4997 4998
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4999
	u8         reserved_at_10[0x10];
5000

5001
	u8         reserved_at_20[0x10];
5002 5003
	u8         op_mod[0x10];

5004
	u8         reserved_at_40[0x8];
5005 5006
	u8         tirn[0x18];

5007
	u8         reserved_at_60[0x20];
5008

5009
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5010

5011
	u8         reserved_at_c0[0x40];
5012 5013 5014 5015 5016 5017

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
5018
	u8         reserved_at_8[0x18];
5019 5020 5021

	u8         syndrome[0x20];

5022
	u8         reserved_at_40[0x40];
5023 5024 5025 5026
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
5027
	u8         reserved_at_10[0x10];
5028

5029
	u8         reserved_at_20[0x10];
5030 5031 5032
	u8         op_mod[0x10];

	u8         sq_state[0x4];
5033
	u8         reserved_at_44[0x4];
5034 5035
	u8         sqn[0x18];

5036
	u8         reserved_at_60[0x20];
5037 5038 5039

	u8         modify_bitmask[0x40];

5040
	u8         reserved_at_c0[0x40];
5041 5042 5043 5044

	struct mlx5_ifc_sqc_bits ctx;
};

5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

5082 5083
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
5084
	u8         reserved_at_8[0x18];
5085 5086 5087

	u8         syndrome[0x20];

5088
	u8         reserved_at_40[0x40];
5089 5090
};

5091
struct mlx5_ifc_rqt_bitmask_bits {
5092
	u8	   reserved_at_0[0x20];
5093

5094
	u8         reserved_at_20[0x1f];
5095 5096 5097
	u8         rqn_list[0x1];
};

5098 5099
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
5100
	u8         reserved_at_10[0x10];
5101

5102
	u8         reserved_at_20[0x10];
5103 5104
	u8         op_mod[0x10];

5105
	u8         reserved_at_40[0x8];
5106 5107
	u8         rqtn[0x18];

5108
	u8         reserved_at_60[0x20];
5109

5110
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
5111

5112
	u8         reserved_at_c0[0x40];
5113 5114 5115 5116 5117 5118

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5119
	u8         reserved_at_8[0x18];
5120 5121 5122

	u8         syndrome[0x20];

5123
	u8         reserved_at_40[0x40];
5124 5125
};

5126 5127
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5128
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5129
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5130 5131
};

5132 5133
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5134
	u8         reserved_at_10[0x10];
5135

5136
	u8         reserved_at_20[0x10];
5137 5138 5139
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5140
	u8         reserved_at_44[0x4];
5141 5142
	u8         rqn[0x18];

5143
	u8         reserved_at_60[0x20];
5144 5145 5146

	u8         modify_bitmask[0x40];

5147
	u8         reserved_at_c0[0x40];
5148 5149 5150 5151 5152 5153

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5154
	u8         reserved_at_8[0x18];
5155 5156 5157

	u8         syndrome[0x20];

5158
	u8         reserved_at_40[0x40];
5159 5160
};

5161
struct mlx5_ifc_rmp_bitmask_bits {
5162
	u8	   reserved_at_0[0x20];
5163

5164
	u8         reserved_at_20[0x1f];
5165 5166 5167
	u8         lwm[0x1];
};

5168 5169
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5170
	u8         reserved_at_10[0x10];
5171

5172
	u8         reserved_at_20[0x10];
5173 5174 5175
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5176
	u8         reserved_at_44[0x4];
5177 5178
	u8         rmpn[0x18];

5179
	u8         reserved_at_60[0x20];
5180

5181
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5182

5183
	u8         reserved_at_c0[0x40];
5184 5185 5186 5187 5188 5189

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5190
	u8         reserved_at_8[0x18];
5191 5192 5193

	u8         syndrome[0x20];

5194
	u8         reserved_at_40[0x40];
5195 5196 5197
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5198 5199 5200
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5201
	u8         min_inline[0x1];
5202 5203 5204
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5205 5206 5207
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5208
	u8         reserved_at_1f[0x1];
5209 5210 5211 5212
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5213
	u8         reserved_at_10[0x10];
5214

5215
	u8         reserved_at_20[0x10];
5216 5217 5218
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5219
	u8         reserved_at_41[0xf];
5220 5221 5222 5223
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5224
	u8         reserved_at_80[0x780];
5225 5226 5227 5228 5229 5230

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5231
	u8         reserved_at_8[0x18];
5232 5233 5234

	u8         syndrome[0x20];

5235
	u8         reserved_at_40[0x40];
5236 5237 5238 5239
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5240
	u8         reserved_at_10[0x10];
5241

5242
	u8         reserved_at_20[0x10];
5243 5244 5245
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5246
	u8         reserved_at_41[0xb];
5247
	u8         port_num[0x4];
5248 5249
	u8         vport_number[0x10];

5250
	u8         reserved_at_60[0x20];
5251 5252 5253 5254 5255 5256

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5257
	u8         reserved_at_8[0x18];
5258 5259 5260

	u8         syndrome[0x20];

5261
	u8         reserved_at_40[0x40];
5262 5263 5264 5265 5266 5267 5268 5269 5270
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5271
	u8         reserved_at_10[0x10];
5272

5273
	u8         reserved_at_20[0x10];
5274 5275
	u8         op_mod[0x10];

5276
	u8         reserved_at_40[0x8];
5277 5278 5279 5280 5281 5282
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5283
	u8         reserved_at_280[0x600];
5284 5285 5286 5287 5288 5289

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5290
	u8         reserved_at_8[0x18];
5291 5292 5293

	u8         syndrome[0x20];

5294
	u8         reserved_at_40[0x40];
5295 5296 5297 5298
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5299
	u8         reserved_at_10[0x10];
5300

5301
	u8         reserved_at_20[0x10];
5302 5303
	u8         op_mod[0x10];

5304
	u8         reserved_at_40[0x18];
5305 5306 5307 5308 5309
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5310
	u8         reserved_at_62[0x1e];
5311 5312 5313 5314
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5315
	u8         reserved_at_8[0x18];
5316 5317 5318

	u8         syndrome[0x20];

5319
	u8         reserved_at_40[0x40];
5320 5321 5322 5323
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5324
	u8         reserved_at_10[0x10];
5325

5326
	u8         reserved_at_20[0x10];
5327 5328
	u8         op_mod[0x10];

5329
	u8         reserved_at_40[0x1c];
5330 5331 5332 5333
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5334
	u8         reserved_at_80[0x80];
5335 5336 5337 5338 5339 5340

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5341
	u8         reserved_at_8[0x18];
5342 5343 5344 5345 5346

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5347
	u8         reserved_at_60[0x20];
5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5360
	u8         reserved_at_10[0x10];
5361

5362
	u8         reserved_at_20[0x10];
5363 5364
	u8         op_mod[0x10];

5365
	u8         reserved_at_40[0x10];
5366 5367 5368 5369 5370 5371 5372 5373 5374
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5375
	u8         reserved_at_8[0x18];
5376 5377 5378

	u8         syndrome[0x20];

5379
	u8         reserved_at_40[0x40];
5380 5381 5382 5383 5384 5385

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5386
	u8         reserved_at_10[0x10];
5387

5388
	u8         reserved_at_20[0x10];
5389 5390 5391
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5392
	u8         reserved_at_50[0x8];
5393 5394
	u8         port[0x8];

5395
	u8         reserved_at_60[0x20];
5396 5397 5398 5399 5400 5401

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5402
	u8         reserved_at_8[0x18];
5403 5404 5405

	u8         syndrome[0x20];

5406
	u8         reserved_at_40[0x40];
5407 5408 5409 5410
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5411
	u8         reserved_at_10[0x10];
5412

5413
	u8         reserved_at_20[0x10];
5414 5415
	u8         op_mod[0x10];

5416
	u8         reserved_at_40[0x40];
5417 5418 5419 5420
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5421
	u8         reserved_at_8[0x18];
5422 5423 5424

	u8         syndrome[0x20];

5425
	u8         reserved_at_40[0x40];
5426 5427 5428 5429
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5430
	u8         reserved_at_10[0x10];
5431

5432
	u8         reserved_at_20[0x10];
5433 5434
	u8         op_mod[0x10];

5435
	u8         reserved_at_40[0x8];
5436 5437
	u8         qpn[0x18];

5438
	u8         reserved_at_60[0x20];
5439 5440 5441

	u8         opt_param_mask[0x20];

5442
	u8         reserved_at_a0[0x20];
5443 5444 5445

	struct mlx5_ifc_qpc_bits qpc;

5446
	u8         reserved_at_800[0x80];
5447 5448 5449 5450
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5451
	u8         reserved_at_8[0x18];
5452 5453 5454

	u8         syndrome[0x20];

5455
	u8         reserved_at_40[0x40];
5456 5457 5458 5459
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5460
	u8         reserved_at_10[0x10];
5461

5462
	u8         reserved_at_20[0x10];
5463 5464
	u8         op_mod[0x10];

5465
	u8         reserved_at_40[0x8];
5466 5467
	u8         qpn[0x18];

5468
	u8         reserved_at_60[0x20];
5469 5470 5471

	u8         opt_param_mask[0x20];

5472
	u8         reserved_at_a0[0x20];
5473 5474 5475

	struct mlx5_ifc_qpc_bits qpc;

5476
	u8         reserved_at_800[0x80];
5477 5478 5479 5480
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5481
	u8         reserved_at_8[0x18];
5482 5483 5484

	u8         syndrome[0x20];

5485
	u8         reserved_at_40[0x40];
5486 5487 5488 5489 5490 5491 5492 5493

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5494
	u8         reserved_at_10[0x10];
5495

5496
	u8         reserved_at_20[0x10];
5497 5498
	u8         op_mod[0x10];

5499
	u8         reserved_at_40[0x40];
5500 5501 5502 5503
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5504
	u8         reserved_at_10[0x10];
5505

5506
	u8         reserved_at_20[0x10];
5507 5508
	u8         op_mod[0x10];

5509
	u8         reserved_at_40[0x18];
5510 5511
	u8         eq_number[0x8];

5512
	u8         reserved_at_60[0x20];
5513 5514 5515 5516 5517 5518

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5519
	u8         reserved_at_8[0x18];
5520 5521 5522

	u8         syndrome[0x20];

5523
	u8         reserved_at_40[0x40];
5524 5525 5526 5527
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5528
	u8         reserved_at_8[0x18];
5529 5530 5531

	u8         syndrome[0x20];

5532
	u8         reserved_at_40[0x20];
5533 5534 5535 5536
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5537
	u8         reserved_at_10[0x10];
5538

5539
	u8         reserved_at_20[0x10];
5540 5541
	u8         op_mod[0x10];

5542
	u8         reserved_at_40[0x10];
5543 5544
	u8         function_id[0x10];

5545
	u8         reserved_at_60[0x20];
5546 5547 5548 5549
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5550
	u8         reserved_at_8[0x18];
5551 5552 5553

	u8         syndrome[0x20];

5554
	u8         reserved_at_40[0x40];
5555 5556 5557 5558
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5559
	u8         reserved_at_10[0x10];
5560

5561
	u8         reserved_at_20[0x10];
5562 5563
	u8         op_mod[0x10];

5564
	u8         reserved_at_40[0x8];
5565 5566
	u8         dctn[0x18];

5567
	u8         reserved_at_60[0x20];
5568 5569 5570 5571
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5572
	u8         reserved_at_8[0x18];
5573 5574 5575

	u8         syndrome[0x20];

5576
	u8         reserved_at_40[0x20];
5577 5578 5579 5580
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5581
	u8         reserved_at_10[0x10];
5582

5583
	u8         reserved_at_20[0x10];
5584 5585
	u8         op_mod[0x10];

5586
	u8         reserved_at_40[0x10];
5587 5588
	u8         function_id[0x10];

5589
	u8         reserved_at_60[0x20];
5590 5591 5592 5593
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5594
	u8         reserved_at_8[0x18];
5595 5596 5597

	u8         syndrome[0x20];

5598
	u8         reserved_at_40[0x40];
5599 5600 5601 5602
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5603
	u8         reserved_at_10[0x10];
5604

5605
	u8         reserved_at_20[0x10];
5606 5607
	u8         op_mod[0x10];

5608
	u8         reserved_at_40[0x8];
5609 5610
	u8         qpn[0x18];

5611
	u8         reserved_at_60[0x20];
5612 5613 5614 5615

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5616 5617 5618 5619 5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5638 5639
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5640
	u8         reserved_at_8[0x18];
5641 5642 5643

	u8         syndrome[0x20];

5644
	u8         reserved_at_40[0x40];
5645 5646 5647 5648
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5649
	u8         reserved_at_10[0x10];
5650

5651
	u8         reserved_at_20[0x10];
5652 5653
	u8         op_mod[0x10];

5654
	u8         reserved_at_40[0x8];
5655 5656
	u8         xrc_srqn[0x18];

5657
	u8         reserved_at_60[0x20];
5658 5659 5660 5661
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5662
	u8         reserved_at_8[0x18];
5663 5664 5665

	u8         syndrome[0x20];

5666
	u8         reserved_at_40[0x40];
5667 5668 5669 5670
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5671
	u8         reserved_at_10[0x10];
5672

5673
	u8         reserved_at_20[0x10];
5674 5675
	u8         op_mod[0x10];

5676
	u8         reserved_at_40[0x8];
5677 5678
	u8         tisn[0x18];

5679
	u8         reserved_at_60[0x20];
5680 5681 5682 5683
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5684
	u8         reserved_at_8[0x18];
5685 5686 5687

	u8         syndrome[0x20];

5688
	u8         reserved_at_40[0x40];
5689 5690 5691 5692
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5693
	u8         reserved_at_10[0x10];
5694

5695
	u8         reserved_at_20[0x10];
5696 5697
	u8         op_mod[0x10];

5698
	u8         reserved_at_40[0x8];
5699 5700
	u8         tirn[0x18];

5701
	u8         reserved_at_60[0x20];
5702 5703 5704 5705
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5706
	u8         reserved_at_8[0x18];
5707 5708 5709

	u8         syndrome[0x20];

5710
	u8         reserved_at_40[0x40];
5711 5712 5713 5714
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5715
	u8         reserved_at_10[0x10];
5716

5717
	u8         reserved_at_20[0x10];
5718 5719
	u8         op_mod[0x10];

5720
	u8         reserved_at_40[0x8];
5721 5722
	u8         srqn[0x18];

5723
	u8         reserved_at_60[0x20];
5724 5725 5726 5727
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5728
	u8         reserved_at_8[0x18];
5729 5730 5731

	u8         syndrome[0x20];

5732
	u8         reserved_at_40[0x40];
5733 5734 5735 5736
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5737
	u8         reserved_at_10[0x10];
5738

5739
	u8         reserved_at_20[0x10];
5740 5741
	u8         op_mod[0x10];

5742
	u8         reserved_at_40[0x8];
5743 5744
	u8         sqn[0x18];

5745
	u8         reserved_at_60[0x20];
5746 5747
};

5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

5772 5773
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5774
	u8         reserved_at_8[0x18];
5775 5776 5777

	u8         syndrome[0x20];

5778
	u8         reserved_at_40[0x40];
5779 5780 5781 5782
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5783
	u8         reserved_at_10[0x10];
5784

5785
	u8         reserved_at_20[0x10];
5786 5787
	u8         op_mod[0x10];

5788
	u8         reserved_at_40[0x8];
5789 5790
	u8         rqtn[0x18];

5791
	u8         reserved_at_60[0x20];
5792 5793 5794 5795
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5796
	u8         reserved_at_8[0x18];
5797 5798 5799

	u8         syndrome[0x20];

5800
	u8         reserved_at_40[0x40];
5801 5802 5803 5804
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5805
	u8         reserved_at_10[0x10];
5806

5807
	u8         reserved_at_20[0x10];
5808 5809
	u8         op_mod[0x10];

5810
	u8         reserved_at_40[0x8];
5811 5812
	u8         rqn[0x18];

5813
	u8         reserved_at_60[0x20];
5814 5815 5816 5817
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5818
	u8         reserved_at_8[0x18];
5819 5820 5821

	u8         syndrome[0x20];

5822
	u8         reserved_at_40[0x40];
5823 5824 5825 5826
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5827
	u8         reserved_at_10[0x10];
5828

5829
	u8         reserved_at_20[0x10];
5830 5831
	u8         op_mod[0x10];

5832
	u8         reserved_at_40[0x8];
5833 5834
	u8         rmpn[0x18];

5835
	u8         reserved_at_60[0x20];
5836 5837 5838 5839
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5840
	u8         reserved_at_8[0x18];
5841 5842 5843

	u8         syndrome[0x20];

5844
	u8         reserved_at_40[0x40];
5845 5846 5847 5848
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5849
	u8         reserved_at_10[0x10];
5850

5851
	u8         reserved_at_20[0x10];
5852 5853
	u8         op_mod[0x10];

5854
	u8         reserved_at_40[0x8];
5855 5856
	u8         qpn[0x18];

5857
	u8         reserved_at_60[0x20];
5858 5859 5860 5861
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5862
	u8         reserved_at_8[0x18];
5863 5864 5865

	u8         syndrome[0x20];

5866
	u8         reserved_at_40[0x40];
5867 5868 5869 5870
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5871
	u8         reserved_at_10[0x10];
5872

5873
	u8         reserved_at_20[0x10];
5874 5875
	u8         op_mod[0x10];

5876
	u8         reserved_at_40[0x8];
5877 5878
	u8         psvn[0x18];

5879
	u8         reserved_at_60[0x20];
5880 5881 5882 5883
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5884
	u8         reserved_at_8[0x18];
5885 5886 5887

	u8         syndrome[0x20];

5888
	u8         reserved_at_40[0x40];
5889 5890 5891 5892
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5893
	u8         reserved_at_10[0x10];
5894

5895
	u8         reserved_at_20[0x10];
5896 5897
	u8         op_mod[0x10];

5898
	u8         reserved_at_40[0x8];
5899 5900
	u8         mkey_index[0x18];

5901
	u8         reserved_at_60[0x20];
5902 5903 5904 5905
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5906
	u8         reserved_at_8[0x18];
5907 5908 5909

	u8         syndrome[0x20];

5910
	u8         reserved_at_40[0x40];
5911 5912 5913 5914
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5915
	u8         reserved_at_10[0x10];
5916

5917
	u8         reserved_at_20[0x10];
5918 5919
	u8         op_mod[0x10];

5920 5921 5922 5923 5924
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5925 5926

	u8         table_type[0x8];
5927
	u8         reserved_at_88[0x18];
5928

5929
	u8         reserved_at_a0[0x8];
5930 5931
	u8         table_id[0x18];

5932
	u8         reserved_at_c0[0x140];
5933 5934 5935 5936
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5937
	u8         reserved_at_8[0x18];
5938 5939 5940

	u8         syndrome[0x20];

5941
	u8         reserved_at_40[0x40];
5942 5943 5944 5945
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5946
	u8         reserved_at_10[0x10];
5947

5948
	u8         reserved_at_20[0x10];
5949 5950
	u8         op_mod[0x10];

5951 5952 5953 5954 5955
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5956 5957

	u8         table_type[0x8];
5958
	u8         reserved_at_88[0x18];
5959

5960
	u8         reserved_at_a0[0x8];
5961 5962 5963 5964
	u8         table_id[0x18];

	u8         group_id[0x20];

5965
	u8         reserved_at_e0[0x120];
5966 5967 5968 5969
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5970
	u8         reserved_at_8[0x18];
5971 5972 5973

	u8         syndrome[0x20];

5974
	u8         reserved_at_40[0x40];
5975 5976 5977 5978
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5979
	u8         reserved_at_10[0x10];
5980

5981
	u8         reserved_at_20[0x10];
5982 5983
	u8         op_mod[0x10];

5984
	u8         reserved_at_40[0x18];
5985 5986
	u8         eq_number[0x8];

5987
	u8         reserved_at_60[0x20];
5988 5989 5990 5991
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5992
	u8         reserved_at_8[0x18];
5993 5994 5995

	u8         syndrome[0x20];

5996
	u8         reserved_at_40[0x40];
5997 5998 5999 6000
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
6001
	u8         reserved_at_10[0x10];
6002

6003
	u8         reserved_at_20[0x10];
6004 6005
	u8         op_mod[0x10];

6006
	u8         reserved_at_40[0x8];
6007 6008
	u8         dctn[0x18];

6009
	u8         reserved_at_60[0x20];
6010 6011 6012 6013
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
6014
	u8         reserved_at_8[0x18];
6015 6016 6017

	u8         syndrome[0x20];

6018
	u8         reserved_at_40[0x40];
6019 6020 6021 6022
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
6023
	u8         reserved_at_10[0x10];
6024

6025
	u8         reserved_at_20[0x10];
6026 6027
	u8         op_mod[0x10];

6028
	u8         reserved_at_40[0x8];
6029 6030
	u8         cqn[0x18];

6031
	u8         reserved_at_60[0x20];
6032 6033 6034 6035
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6036
	u8         reserved_at_8[0x18];
6037 6038 6039

	u8         syndrome[0x20];

6040
	u8         reserved_at_40[0x40];
6041 6042 6043 6044
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6045
	u8         reserved_at_10[0x10];
6046

6047
	u8         reserved_at_20[0x10];
6048 6049
	u8         op_mod[0x10];

6050
	u8         reserved_at_40[0x20];
6051

6052
	u8         reserved_at_60[0x10];
6053 6054 6055 6056 6057
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
6058
	u8         reserved_at_8[0x18];
6059 6060 6061

	u8         syndrome[0x20];

6062
	u8         reserved_at_40[0x40];
6063 6064 6065 6066
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
6067
	u8         reserved_at_10[0x10];
6068

6069
	u8         reserved_at_20[0x10];
6070 6071
	u8         op_mod[0x10];

6072
	u8         reserved_at_40[0x60];
6073

6074
	u8         reserved_at_a0[0x8];
6075 6076
	u8         table_index[0x18];

6077
	u8         reserved_at_c0[0x140];
6078 6079 6080 6081
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
6082
	u8         reserved_at_8[0x18];
6083 6084 6085

	u8         syndrome[0x20];

6086
	u8         reserved_at_40[0x40];
6087 6088 6089 6090
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
6091
	u8         reserved_at_10[0x10];
6092

6093
	u8         reserved_at_20[0x10];
6094 6095
	u8         op_mod[0x10];

6096 6097 6098 6099 6100
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6101 6102

	u8         table_type[0x8];
6103
	u8         reserved_at_88[0x18];
6104

6105
	u8         reserved_at_a0[0x8];
6106 6107
	u8         table_id[0x18];

6108
	u8         reserved_at_c0[0x40];
6109 6110 6111

	u8         flow_index[0x20];

6112
	u8         reserved_at_120[0xe0];
6113 6114 6115 6116
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6117
	u8         reserved_at_8[0x18];
6118 6119 6120

	u8         syndrome[0x20];

6121
	u8         reserved_at_40[0x40];
6122 6123 6124 6125
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6126
	u8         reserved_at_10[0x10];
6127

6128
	u8         reserved_at_20[0x10];
6129 6130
	u8         op_mod[0x10];

6131
	u8         reserved_at_40[0x8];
6132 6133
	u8         xrcd[0x18];

6134
	u8         reserved_at_60[0x20];
6135 6136 6137 6138
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6139
	u8         reserved_at_8[0x18];
6140 6141 6142

	u8         syndrome[0x20];

6143
	u8         reserved_at_40[0x40];
6144 6145 6146 6147
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6148
	u8         reserved_at_10[0x10];
6149

6150
	u8         reserved_at_20[0x10];
6151 6152
	u8         op_mod[0x10];

6153
	u8         reserved_at_40[0x8];
6154 6155
	u8         uar[0x18];

6156
	u8         reserved_at_60[0x20];
6157 6158 6159 6160
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6161
	u8         reserved_at_8[0x18];
6162 6163 6164

	u8         syndrome[0x20];

6165
	u8         reserved_at_40[0x40];
6166 6167 6168 6169
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6170
	u8         reserved_at_10[0x10];
6171

6172
	u8         reserved_at_20[0x10];
6173 6174
	u8         op_mod[0x10];

6175
	u8         reserved_at_40[0x8];
6176 6177
	u8         transport_domain[0x18];

6178
	u8         reserved_at_60[0x20];
6179 6180 6181 6182
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6183
	u8         reserved_at_8[0x18];
6184 6185 6186

	u8         syndrome[0x20];

6187
	u8         reserved_at_40[0x40];
6188 6189 6190 6191
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6192
	u8         reserved_at_10[0x10];
6193

6194
	u8         reserved_at_20[0x10];
6195 6196
	u8         op_mod[0x10];

6197
	u8         reserved_at_40[0x18];
6198 6199
	u8         counter_set_id[0x8];

6200
	u8         reserved_at_60[0x20];
6201 6202 6203 6204
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6205
	u8         reserved_at_8[0x18];
6206 6207 6208

	u8         syndrome[0x20];

6209
	u8         reserved_at_40[0x40];
6210 6211 6212 6213
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6214
	u8         reserved_at_10[0x10];
6215

6216
	u8         reserved_at_20[0x10];
6217 6218
	u8         op_mod[0x10];

6219
	u8         reserved_at_40[0x8];
6220 6221
	u8         pd[0x18];

6222
	u8         reserved_at_60[0x20];
6223 6224
};

6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6271 6272
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6273
	u8         reserved_at_8[0x18];
6274 6275 6276

	u8         syndrome[0x20];

6277
	u8         reserved_at_40[0x8];
6278 6279
	u8         xrc_srqn[0x18];

6280
	u8         reserved_at_60[0x20];
6281 6282 6283 6284
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6285
	u8         reserved_at_10[0x10];
6286

6287
	u8         reserved_at_20[0x10];
6288 6289
	u8         op_mod[0x10];

6290
	u8         reserved_at_40[0x40];
6291 6292 6293

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6294
	u8         reserved_at_280[0x600];
6295 6296 6297 6298 6299 6300

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6301
	u8         reserved_at_8[0x18];
6302 6303 6304

	u8         syndrome[0x20];

6305
	u8         reserved_at_40[0x8];
6306 6307
	u8         tisn[0x18];

6308
	u8         reserved_at_60[0x20];
6309 6310 6311 6312
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6313
	u8         reserved_at_10[0x10];
6314

6315
	u8         reserved_at_20[0x10];
6316 6317
	u8         op_mod[0x10];

6318
	u8         reserved_at_40[0xc0];
6319 6320 6321 6322 6323 6324

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6325
	u8         reserved_at_8[0x18];
6326 6327 6328

	u8         syndrome[0x20];

6329
	u8         reserved_at_40[0x8];
6330 6331
	u8         tirn[0x18];

6332
	u8         reserved_at_60[0x20];
6333 6334 6335 6336
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6337
	u8         reserved_at_10[0x10];
6338

6339
	u8         reserved_at_20[0x10];
6340 6341
	u8         op_mod[0x10];

6342
	u8         reserved_at_40[0xc0];
6343 6344 6345 6346 6347 6348

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6349
	u8         reserved_at_8[0x18];
6350 6351 6352

	u8         syndrome[0x20];

6353
	u8         reserved_at_40[0x8];
6354 6355
	u8         srqn[0x18];

6356
	u8         reserved_at_60[0x20];
6357 6358 6359 6360
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6361
	u8         reserved_at_10[0x10];
6362

6363
	u8         reserved_at_20[0x10];
6364 6365
	u8         op_mod[0x10];

6366
	u8         reserved_at_40[0x40];
6367 6368 6369

	struct mlx5_ifc_srqc_bits srq_context_entry;

6370
	u8         reserved_at_280[0x600];
6371 6372 6373 6374 6375 6376

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6377
	u8         reserved_at_8[0x18];
6378 6379 6380

	u8         syndrome[0x20];

6381
	u8         reserved_at_40[0x8];
6382 6383
	u8         sqn[0x18];

6384
	u8         reserved_at_60[0x20];
6385 6386 6387 6388
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6389
	u8         reserved_at_10[0x10];
6390

6391
	u8         reserved_at_20[0x10];
6392 6393
	u8         op_mod[0x10];

6394
	u8         reserved_at_40[0xc0];
6395 6396 6397 6398

	struct mlx5_ifc_sqc_bits ctx;
};

6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417 6418 6419 6420 6421 6422 6423 6424 6425 6426 6427 6428
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6429 6430
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6431
	u8         reserved_at_8[0x18];
6432 6433 6434

	u8         syndrome[0x20];

6435
	u8         reserved_at_40[0x8];
6436 6437
	u8         rqtn[0x18];

6438
	u8         reserved_at_60[0x20];
6439 6440 6441 6442
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6443
	u8         reserved_at_10[0x10];
6444

6445
	u8         reserved_at_20[0x10];
6446 6447
	u8         op_mod[0x10];

6448
	u8         reserved_at_40[0xc0];
6449 6450 6451 6452 6453 6454

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6455
	u8         reserved_at_8[0x18];
6456 6457 6458

	u8         syndrome[0x20];

6459
	u8         reserved_at_40[0x8];
6460 6461
	u8         rqn[0x18];

6462
	u8         reserved_at_60[0x20];
6463 6464 6465 6466
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6467
	u8         reserved_at_10[0x10];
6468

6469
	u8         reserved_at_20[0x10];
6470 6471
	u8         op_mod[0x10];

6472
	u8         reserved_at_40[0xc0];
6473 6474 6475 6476 6477 6478

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6479
	u8         reserved_at_8[0x18];
6480 6481 6482

	u8         syndrome[0x20];

6483
	u8         reserved_at_40[0x8];
6484 6485
	u8         rmpn[0x18];

6486
	u8         reserved_at_60[0x20];
6487 6488 6489 6490
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6491
	u8         reserved_at_10[0x10];
6492

6493
	u8         reserved_at_20[0x10];
6494 6495
	u8         op_mod[0x10];

6496
	u8         reserved_at_40[0xc0];
6497 6498 6499 6500 6501 6502

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6503
	u8         reserved_at_8[0x18];
6504 6505 6506

	u8         syndrome[0x20];

6507
	u8         reserved_at_40[0x8];
6508 6509
	u8         qpn[0x18];

6510
	u8         reserved_at_60[0x20];
6511 6512 6513 6514
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6515
	u8         reserved_at_10[0x10];
6516

6517
	u8         reserved_at_20[0x10];
6518 6519
	u8         op_mod[0x10];

6520
	u8         reserved_at_40[0x40];
6521 6522 6523

	u8         opt_param_mask[0x20];

6524
	u8         reserved_at_a0[0x20];
6525 6526 6527

	struct mlx5_ifc_qpc_bits qpc;

6528
	u8         reserved_at_800[0x80];
6529 6530 6531 6532 6533 6534

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6535
	u8         reserved_at_8[0x18];
6536 6537 6538

	u8         syndrome[0x20];

6539
	u8         reserved_at_40[0x40];
6540

6541
	u8         reserved_at_80[0x8];
6542 6543
	u8         psv0_index[0x18];

6544
	u8         reserved_at_a0[0x8];
6545 6546
	u8         psv1_index[0x18];

6547
	u8         reserved_at_c0[0x8];
6548 6549
	u8         psv2_index[0x18];

6550
	u8         reserved_at_e0[0x8];
6551 6552 6553 6554 6555
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6556
	u8         reserved_at_10[0x10];
6557

6558
	u8         reserved_at_20[0x10];
6559 6560 6561
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6562
	u8         reserved_at_44[0x4];
6563 6564
	u8         pd[0x18];

6565
	u8         reserved_at_60[0x20];
6566 6567 6568 6569
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6570
	u8         reserved_at_8[0x18];
6571 6572 6573

	u8         syndrome[0x20];

6574
	u8         reserved_at_40[0x8];
6575 6576
	u8         mkey_index[0x18];

6577
	u8         reserved_at_60[0x20];
6578 6579 6580 6581
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6582
	u8         reserved_at_10[0x10];
6583

6584
	u8         reserved_at_20[0x10];
6585 6586
	u8         op_mod[0x10];

6587
	u8         reserved_at_40[0x20];
6588 6589

	u8         pg_access[0x1];
6590
	u8         reserved_at_61[0x1f];
6591 6592 6593

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6594
	u8         reserved_at_280[0x80];
6595 6596 6597

	u8         translations_octword_actual_size[0x20];

6598
	u8         reserved_at_320[0x560];
6599 6600 6601 6602 6603 6604

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6605
	u8         reserved_at_8[0x18];
6606 6607 6608

	u8         syndrome[0x20];

6609
	u8         reserved_at_40[0x8];
6610 6611
	u8         table_id[0x18];

6612
	u8         reserved_at_60[0x20];
6613 6614 6615 6616
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6617
	u8         reserved_at_10[0x10];
6618

6619
	u8         reserved_at_20[0x10];
6620 6621
	u8         op_mod[0x10];

6622 6623 6624 6625 6626
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6627 6628

	u8         table_type[0x8];
6629
	u8         reserved_at_88[0x18];
6630

6631
	u8         reserved_at_a0[0x20];
6632

6633 6634 6635
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_c2[0x2];
6636
	u8         table_miss_mode[0x4];
6637
	u8         level[0x8];
6638
	u8         reserved_at_d0[0x8];
6639 6640
	u8         log_size[0x8];

6641
	u8         reserved_at_e0[0x8];
6642 6643
	u8         table_miss_id[0x18];

6644 6645 6646 6647
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
6648 6649 6650 6651
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6652
	u8         reserved_at_8[0x18];
6653 6654 6655

	u8         syndrome[0x20];

6656
	u8         reserved_at_40[0x8];
6657 6658
	u8         group_id[0x18];

6659
	u8         reserved_at_60[0x20];
6660 6661 6662 6663 6664 6665 6666 6667 6668 6669
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6670
	u8         reserved_at_10[0x10];
6671

6672
	u8         reserved_at_20[0x10];
6673 6674
	u8         op_mod[0x10];

6675 6676 6677 6678 6679
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6680 6681

	u8         table_type[0x8];
6682
	u8         reserved_at_88[0x18];
6683

6684
	u8         reserved_at_a0[0x8];
6685 6686
	u8         table_id[0x18];

6687
	u8         reserved_at_c0[0x20];
6688 6689 6690

	u8         start_flow_index[0x20];

6691
	u8         reserved_at_100[0x20];
6692 6693 6694

	u8         end_flow_index[0x20];

6695
	u8         reserved_at_140[0xa0];
6696

6697
	u8         reserved_at_1e0[0x18];
6698 6699 6700 6701
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6702
	u8         reserved_at_1200[0xe00];
6703 6704 6705 6706
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6707
	u8         reserved_at_8[0x18];
6708 6709 6710

	u8         syndrome[0x20];

6711
	u8         reserved_at_40[0x18];
6712 6713
	u8         eq_number[0x8];

6714
	u8         reserved_at_60[0x20];
6715 6716 6717 6718
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6719
	u8         reserved_at_10[0x10];
6720

6721
	u8         reserved_at_20[0x10];
6722 6723
	u8         op_mod[0x10];

6724
	u8         reserved_at_40[0x40];
6725 6726 6727

	struct mlx5_ifc_eqc_bits eq_context_entry;

6728
	u8         reserved_at_280[0x40];
6729 6730 6731

	u8         event_bitmask[0x40];

6732
	u8         reserved_at_300[0x580];
6733 6734 6735 6736 6737 6738

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6739
	u8         reserved_at_8[0x18];
6740 6741 6742

	u8         syndrome[0x20];

6743
	u8         reserved_at_40[0x8];
6744 6745
	u8         dctn[0x18];

6746
	u8         reserved_at_60[0x20];
6747 6748 6749 6750
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6751
	u8         reserved_at_10[0x10];
6752

6753
	u8         reserved_at_20[0x10];
6754 6755
	u8         op_mod[0x10];

6756
	u8         reserved_at_40[0x40];
6757 6758 6759

	struct mlx5_ifc_dctc_bits dct_context_entry;

6760
	u8         reserved_at_280[0x180];
6761 6762 6763 6764
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6765
	u8         reserved_at_8[0x18];
6766 6767 6768

	u8         syndrome[0x20];

6769
	u8         reserved_at_40[0x8];
6770 6771
	u8         cqn[0x18];

6772
	u8         reserved_at_60[0x20];
6773 6774 6775 6776
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6777
	u8         reserved_at_10[0x10];
6778

6779
	u8         reserved_at_20[0x10];
6780 6781
	u8         op_mod[0x10];

6782
	u8         reserved_at_40[0x40];
6783 6784 6785

	struct mlx5_ifc_cqc_bits cq_context;

6786
	u8         reserved_at_280[0x600];
6787 6788 6789 6790 6791 6792

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6793
	u8         reserved_at_8[0x18];
6794 6795 6796

	u8         syndrome[0x20];

6797
	u8         reserved_at_40[0x4];
6798 6799 6800
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6801
	u8         reserved_at_60[0x20];
6802 6803 6804 6805 6806 6807 6808 6809 6810
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6811
	u8         reserved_at_10[0x10];
6812

6813
	u8         reserved_at_20[0x10];
6814 6815
	u8         op_mod[0x10];

6816
	u8         reserved_at_40[0x4];
6817 6818 6819
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6820
	u8         reserved_at_60[0x20];
6821 6822 6823 6824
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6825
	u8         reserved_at_8[0x18];
6826 6827 6828

	u8         syndrome[0x20];

6829
	u8         reserved_at_40[0x40];
6830 6831 6832 6833
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6834
	u8         reserved_at_10[0x10];
6835

6836
	u8         reserved_at_20[0x10];
6837 6838
	u8         op_mod[0x10];

6839
	u8         reserved_at_40[0x8];
6840 6841
	u8         qpn[0x18];

6842
	u8         reserved_at_60[0x20];
6843 6844 6845 6846

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

6870 6871
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6872
	u8         reserved_at_8[0x18];
6873 6874 6875

	u8         syndrome[0x20];

6876
	u8         reserved_at_40[0x40];
6877 6878 6879 6880 6881 6882 6883 6884
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6885
	u8         reserved_at_10[0x10];
6886

6887
	u8         reserved_at_20[0x10];
6888 6889
	u8         op_mod[0x10];

6890
	u8         reserved_at_40[0x8];
6891 6892
	u8         xrc_srqn[0x18];

6893
	u8         reserved_at_60[0x10];
6894 6895 6896 6897 6898
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6899
	u8         reserved_at_8[0x18];
6900 6901 6902

	u8         syndrome[0x20];

6903
	u8         reserved_at_40[0x40];
6904 6905 6906
};

enum {
S
Saeed Mahameed 已提交
6907 6908
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
6909 6910 6911 6912
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6913
	u8         reserved_at_10[0x10];
6914

6915
	u8         reserved_at_20[0x10];
6916 6917
	u8         op_mod[0x10];

6918
	u8         reserved_at_40[0x8];
6919 6920
	u8         srq_number[0x18];

6921
	u8         reserved_at_60[0x10];
6922 6923 6924 6925 6926
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6927
	u8         reserved_at_8[0x18];
6928 6929 6930

	u8         syndrome[0x20];

6931
	u8         reserved_at_40[0x40];
6932 6933 6934 6935
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6936
	u8         reserved_at_10[0x10];
6937

6938
	u8         reserved_at_20[0x10];
6939 6940
	u8         op_mod[0x10];

6941
	u8         reserved_at_40[0x8];
6942 6943
	u8         dct_number[0x18];

6944
	u8         reserved_at_60[0x20];
6945 6946 6947 6948
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6949
	u8         reserved_at_8[0x18];
6950 6951 6952

	u8         syndrome[0x20];

6953
	u8         reserved_at_40[0x8];
6954 6955
	u8         xrcd[0x18];

6956
	u8         reserved_at_60[0x20];
6957 6958 6959 6960
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6961
	u8         reserved_at_10[0x10];
6962

6963
	u8         reserved_at_20[0x10];
6964 6965
	u8         op_mod[0x10];

6966
	u8         reserved_at_40[0x40];
6967 6968 6969 6970
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6971
	u8         reserved_at_8[0x18];
6972 6973 6974

	u8         syndrome[0x20];

6975
	u8         reserved_at_40[0x8];
6976 6977
	u8         uar[0x18];

6978
	u8         reserved_at_60[0x20];
6979 6980 6981 6982
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6983
	u8         reserved_at_10[0x10];
6984

6985
	u8         reserved_at_20[0x10];
6986 6987
	u8         op_mod[0x10];

6988
	u8         reserved_at_40[0x40];
6989 6990 6991 6992
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6993
	u8         reserved_at_8[0x18];
6994 6995 6996

	u8         syndrome[0x20];

6997
	u8         reserved_at_40[0x8];
6998 6999
	u8         transport_domain[0x18];

7000
	u8         reserved_at_60[0x20];
7001 7002 7003 7004
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
7005
	u8         reserved_at_10[0x10];
7006

7007
	u8         reserved_at_20[0x10];
7008 7009
	u8         op_mod[0x10];

7010
	u8         reserved_at_40[0x40];
7011 7012 7013 7014
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
7015
	u8         reserved_at_8[0x18];
7016 7017 7018

	u8         syndrome[0x20];

7019
	u8         reserved_at_40[0x18];
7020 7021
	u8         counter_set_id[0x8];

7022
	u8         reserved_at_60[0x20];
7023 7024 7025 7026
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
7027
	u8         reserved_at_10[0x10];
7028

7029
	u8         reserved_at_20[0x10];
7030 7031
	u8         op_mod[0x10];

7032
	u8         reserved_at_40[0x40];
7033 7034 7035 7036
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
7037
	u8         reserved_at_8[0x18];
7038 7039 7040

	u8         syndrome[0x20];

7041
	u8         reserved_at_40[0x8];
7042 7043
	u8         pd[0x18];

7044
	u8         reserved_at_60[0x20];
7045 7046 7047
};

struct mlx5_ifc_alloc_pd_in_bits {
7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
7070
	u8         opcode[0x10];
7071
	u8         reserved_at_10[0x10];
7072

7073
	u8         reserved_at_20[0x10];
7074 7075
	u8         op_mod[0x10];

7076
	u8         reserved_at_40[0x40];
7077 7078 7079 7080
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
7081
	u8         reserved_at_8[0x18];
7082 7083 7084

	u8         syndrome[0x20];

7085
	u8         reserved_at_40[0x40];
7086 7087 7088 7089
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
7090
	u8         reserved_at_10[0x10];
7091

7092
	u8         reserved_at_20[0x10];
7093 7094
	u8         op_mod[0x10];

7095
	u8         reserved_at_40[0x20];
7096

7097
	u8         reserved_at_60[0x10];
7098 7099 7100
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

7125 7126
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7127
	u8         reserved_at_8[0x18];
7128 7129 7130

	u8         syndrome[0x20];

7131
	u8         reserved_at_40[0x40];
7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7143
	u8         reserved_at_10[0x10];
7144

7145
	u8         reserved_at_20[0x10];
7146 7147
	u8         op_mod[0x10];

7148
	u8         reserved_at_40[0x10];
7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7161
	u8         reserved_at_12[0x2];
7162
	u8         lane[0x4];
7163
	u8         reserved_at_18[0x8];
7164

7165
	u8         reserved_at_20[0x20];
7166

7167
	u8         reserved_at_40[0x7];
7168 7169 7170 7171 7172
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7173
	u8         reserved_at_60[0xc];
7174 7175 7176 7177
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7178
	u8         reserved_at_80[0x20];
7179 7180 7181 7182 7183 7184 7185
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7186
	u8         reserved_at_12[0x2];
7187
	u8         lane[0x4];
7188
	u8         reserved_at_18[0x8];
7189 7190

	u8         time_to_link_up[0x10];
7191
	u8         reserved_at_30[0xc];
7192 7193 7194 7195 7196
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7197
	u8         reserved_at_60[0x4];
7198 7199 7200 7201 7202 7203
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7204
	u8         reserved_at_a0[0x10];
7205 7206
	u8         height_sigma[0x10];

7207
	u8         reserved_at_c0[0x20];
7208

7209
	u8         reserved_at_e0[0x4];
7210 7211 7212
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7213
	u8         reserved_at_100[0x8];
7214
	u8         phase_eo_pos[0x8];
7215
	u8         reserved_at_110[0x8];
7216 7217 7218 7219 7220 7221 7222
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7223
	u8         reserved_at_0[0x8];
7224
	u8         local_port[0x8];
7225
	u8         reserved_at_10[0x10];
7226

7227
	u8         reserved_at_20[0x1c];
7228 7229
	u8         vl_hw_cap[0x4];

7230
	u8         reserved_at_40[0x1c];
7231 7232
	u8         vl_admin[0x4];

7233
	u8         reserved_at_60[0x1c];
7234 7235 7236 7237 7238 7239
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7240
	u8         reserved_at_10[0x4];
7241
	u8         admin_status[0x4];
7242
	u8         reserved_at_18[0x4];
7243 7244
	u8         oper_status[0x4];

7245
	u8         reserved_at_20[0x60];
7246 7247 7248
};

struct mlx5_ifc_ptys_reg_bits {
7249
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7250
	u8         an_disable_admin[0x1];
7251 7252
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7253
	u8         local_port[0x8];
7254
	u8         reserved_at_10[0xd];
7255 7256
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7257 7258
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7259 7260 7261 7262 7263 7264

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7265
	u8         reserved_at_a0[0x20];
7266 7267 7268 7269 7270 7271

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7272
	u8         reserved_at_100[0x20];
7273 7274 7275 7276 7277 7278

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7279
	u8         reserved_at_160[0x20];
7280 7281 7282

	u8         eth_proto_lp_advertise[0x20];

7283
	u8         reserved_at_1a0[0x60];
7284 7285
};

7286 7287 7288 7289 7290 7291 7292 7293 7294 7295 7296
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7297
struct mlx5_ifc_ptas_reg_bits {
7298
	u8         reserved_at_0[0x20];
7299 7300

	u8         algorithm_options[0x10];
7301
	u8         reserved_at_30[0x4];
7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7327
	u8         reserved_at_110[0x8];
7328 7329 7330 7331 7332
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7333
	u8         reserved_at_140[0x15];
7334 7335 7336 7337 7338 7339 7340
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7341
	u8         reserved_at_18[0x8];
7342

7343
	u8         reserved_at_20[0x20];
7344 7345 7346
};

struct mlx5_ifc_pqdr_reg_bits {
7347
	u8         reserved_at_0[0x8];
7348
	u8         local_port[0x8];
7349
	u8         reserved_at_10[0x5];
7350
	u8         prio[0x3];
7351
	u8         reserved_at_18[0x6];
7352 7353
	u8         mode[0x2];

7354
	u8         reserved_at_20[0x20];
7355

7356
	u8         reserved_at_40[0x10];
7357 7358
	u8         min_threshold[0x10];

7359
	u8         reserved_at_60[0x10];
7360 7361
	u8         max_threshold[0x10];

7362
	u8         reserved_at_80[0x10];
7363 7364
	u8         mark_probability_denominator[0x10];

7365
	u8         reserved_at_a0[0x60];
7366 7367 7368
};

struct mlx5_ifc_ppsc_reg_bits {
7369
	u8         reserved_at_0[0x8];
7370
	u8         local_port[0x8];
7371
	u8         reserved_at_10[0x10];
7372

7373
	u8         reserved_at_20[0x60];
7374

7375
	u8         reserved_at_80[0x1c];
7376 7377
	u8         wrps_admin[0x4];

7378
	u8         reserved_at_a0[0x1c];
7379 7380
	u8         wrps_status[0x4];

7381
	u8         reserved_at_c0[0x8];
7382
	u8         up_threshold[0x8];
7383
	u8         reserved_at_d0[0x8];
7384 7385
	u8         down_threshold[0x8];

7386
	u8         reserved_at_e0[0x20];
7387

7388
	u8         reserved_at_100[0x1c];
7389 7390
	u8         srps_admin[0x4];

7391
	u8         reserved_at_120[0x1c];
7392 7393
	u8         srps_status[0x4];

7394
	u8         reserved_at_140[0x40];
7395 7396 7397
};

struct mlx5_ifc_pplr_reg_bits {
7398
	u8         reserved_at_0[0x8];
7399
	u8         local_port[0x8];
7400
	u8         reserved_at_10[0x10];
7401

7402
	u8         reserved_at_20[0x8];
7403
	u8         lb_cap[0x8];
7404
	u8         reserved_at_30[0x8];
7405 7406 7407 7408
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7409
	u8         reserved_at_0[0x8];
7410
	u8         local_port[0x8];
7411
	u8         reserved_at_10[0x10];
7412

7413
	u8         reserved_at_20[0x20];
7414 7415 7416 7417

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7418
	u8         reserved_at_58[0x8];
7419 7420 7421 7422

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7423
	u8         reserved_at_80[0x20];
7424 7425 7426 7427 7428 7429
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7430
	u8         reserved_at_12[0x8];
7431 7432 7433
	u8         grp[0x6];

	u8         clr[0x1];
7434
	u8         reserved_at_21[0x1c];
7435 7436 7437 7438 7439
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7452
struct mlx5_ifc_ppad_reg_bits {
7453
	u8         reserved_at_0[0x3];
7454
	u8         single_mac[0x1];
7455
	u8         reserved_at_4[0x4];
7456 7457 7458 7459 7460
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7461
	u8         reserved_at_40[0x40];
7462 7463 7464
};

struct mlx5_ifc_pmtu_reg_bits {
7465
	u8         reserved_at_0[0x8];
7466
	u8         local_port[0x8];
7467
	u8         reserved_at_10[0x10];
7468 7469

	u8         max_mtu[0x10];
7470
	u8         reserved_at_30[0x10];
7471 7472

	u8         admin_mtu[0x10];
7473
	u8         reserved_at_50[0x10];
7474 7475

	u8         oper_mtu[0x10];
7476
	u8         reserved_at_70[0x10];
7477 7478 7479
};

struct mlx5_ifc_pmpr_reg_bits {
7480
	u8         reserved_at_0[0x8];
7481
	u8         module[0x8];
7482
	u8         reserved_at_10[0x10];
7483

7484
	u8         reserved_at_20[0x18];
7485 7486
	u8         attenuation_5g[0x8];

7487
	u8         reserved_at_40[0x18];
7488 7489
	u8         attenuation_7g[0x8];

7490
	u8         reserved_at_60[0x18];
7491 7492 7493 7494
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7495
	u8         reserved_at_0[0x8];
7496
	u8         module[0x8];
7497
	u8         reserved_at_10[0xc];
7498 7499
	u8         module_status[0x4];

7500
	u8         reserved_at_20[0x60];
7501 7502 7503 7504 7505 7506 7507
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7508
	u8         reserved_at_0[0x4];
7509 7510
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7511
	u8         reserved_at_10[0x10];
7512 7513

	u8         e[0x1];
7514
	u8         reserved_at_21[0x1f];
7515 7516 7517 7518
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7519
	u8         reserved_at_1[0x7];
7520
	u8         local_port[0x8];
7521
	u8         reserved_at_10[0x8];
7522 7523 7524 7525 7526 7527 7528 7529 7530 7531
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7532
	u8         reserved_at_a0[0x160];
7533 7534 7535
};

struct mlx5_ifc_pmaos_reg_bits {
7536
	u8         reserved_at_0[0x8];
7537
	u8         module[0x8];
7538
	u8         reserved_at_10[0x4];
7539
	u8         admin_status[0x4];
7540
	u8         reserved_at_18[0x4];
7541 7542 7543 7544
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7545
	u8         reserved_at_22[0x1c];
7546 7547
	u8         e[0x2];

7548
	u8         reserved_at_40[0x40];
7549 7550 7551
};

struct mlx5_ifc_plpc_reg_bits {
7552
	u8         reserved_at_0[0x4];
7553
	u8         profile_id[0xc];
7554
	u8         reserved_at_10[0x4];
7555
	u8         proto_mask[0x4];
7556
	u8         reserved_at_18[0x8];
7557

7558
	u8         reserved_at_20[0x10];
7559 7560
	u8         lane_speed[0x10];

7561
	u8         reserved_at_40[0x17];
7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7574
	u8         reserved_at_c0[0x80];
7575 7576 7577
};

struct mlx5_ifc_plib_reg_bits {
7578
	u8         reserved_at_0[0x8];
7579
	u8         local_port[0x8];
7580
	u8         reserved_at_10[0x8];
7581 7582
	u8         ib_port[0x8];

7583
	u8         reserved_at_20[0x60];
7584 7585 7586
};

struct mlx5_ifc_plbf_reg_bits {
7587
	u8         reserved_at_0[0x8];
7588
	u8         local_port[0x8];
7589
	u8         reserved_at_10[0xd];
7590 7591
	u8         lbf_mode[0x3];

7592
	u8         reserved_at_20[0x20];
7593 7594 7595
};

struct mlx5_ifc_pipg_reg_bits {
7596
	u8         reserved_at_0[0x8];
7597
	u8         local_port[0x8];
7598
	u8         reserved_at_10[0x10];
7599 7600

	u8         dic[0x1];
7601
	u8         reserved_at_21[0x19];
7602
	u8         ipg[0x4];
7603
	u8         reserved_at_3e[0x2];
7604 7605 7606
};

struct mlx5_ifc_pifr_reg_bits {
7607
	u8         reserved_at_0[0x8];
7608
	u8         local_port[0x8];
7609
	u8         reserved_at_10[0x10];
7610

7611
	u8         reserved_at_20[0xe0];
7612 7613 7614 7615 7616 7617 7618

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7619
	u8         reserved_at_0[0x8];
7620
	u8         local_port[0x8];
7621
	u8         reserved_at_10[0x10];
7622 7623

	u8         ppan[0x4];
7624
	u8         reserved_at_24[0x4];
7625
	u8         prio_mask_tx[0x8];
7626
	u8         reserved_at_30[0x8];
7627 7628 7629 7630
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7631
	u8         reserved_at_42[0x6];
7632
	u8         pfctx[0x8];
7633
	u8         reserved_at_50[0x10];
7634 7635 7636

	u8         pprx[0x1];
	u8         aprx[0x1];
7637
	u8         reserved_at_62[0x6];
7638
	u8         pfcrx[0x8];
7639
	u8         reserved_at_70[0x10];
7640

7641
	u8         reserved_at_80[0x80];
7642 7643 7644 7645
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7646
	u8         reserved_at_4[0x4];
7647
	u8         local_port[0x8];
7648
	u8         reserved_at_10[0x10];
7649 7650 7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661 7662

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7663
	u8         reserved_at_140[0x80];
7664 7665 7666
};

struct mlx5_ifc_peir_reg_bits {
7667
	u8         reserved_at_0[0x8];
7668
	u8         local_port[0x8];
7669
	u8         reserved_at_10[0x10];
7670

7671
	u8         reserved_at_20[0xc];
7672
	u8         error_count[0x4];
7673
	u8         reserved_at_30[0x10];
7674

7675
	u8         reserved_at_40[0xc];
7676
	u8         lane[0x4];
7677
	u8         reserved_at_50[0x8];
7678 7679 7680
	u8         error_type[0x8];
};

7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735 7736 7737
struct mlx5_ifc_pcam_enhanced_features_bits {
	u8         reserved_at_0[0x7e];

	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
	u8         reserved_at_0[0x7f];

	u8         pcie_performance_group[0x1];
};

struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

7738
struct mlx5_ifc_pcap_reg_bits {
7739
	u8         reserved_at_0[0x8];
7740
	u8         local_port[0x8];
7741
	u8         reserved_at_10[0x10];
7742 7743 7744 7745 7746 7747 7748

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7749
	u8         reserved_at_10[0x4];
7750
	u8         admin_status[0x4];
7751
	u8         reserved_at_18[0x4];
7752 7753 7754 7755
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7756
	u8         reserved_at_22[0x1c];
7757 7758
	u8         e[0x2];

7759
	u8         reserved_at_40[0x40];
7760 7761 7762
};

struct mlx5_ifc_pamp_reg_bits {
7763
	u8         reserved_at_0[0x8];
7764
	u8         opamp_group[0x8];
7765
	u8         reserved_at_10[0xc];
7766 7767 7768
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7769
	u8         reserved_at_30[0x4];
7770 7771 7772 7773 7774
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7775 7776 7777 7778 7779 7780 7781 7782 7783 7784
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7785
struct mlx5_ifc_lane_2_module_mapping_bits {
7786
	u8         reserved_at_0[0x6];
7787
	u8         rx_lane[0x2];
7788
	u8         reserved_at_8[0x6];
7789
	u8         tx_lane[0x2];
7790
	u8         reserved_at_10[0x8];
7791 7792 7793 7794
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7795
	u8         reserved_at_0[0x6];
7796 7797
	u8         lossy[0x1];
	u8         epsb[0x1];
7798
	u8         reserved_at_8[0xc];
7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7810
	u8         reserved_at_0[0x18];
7811 7812
	u8         power_settings_level[0x8];

7813
	u8         reserved_at_20[0x60];
7814 7815 7816 7817
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7818
	u8         reserved_at_1[0x1f];
7819

7820
	u8         reserved_at_20[0x60];
7821 7822 7823
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7824
	u8         reserved_at_0[0x20];
7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7837
	u8         reserved_at_41[0x7];
7838 7839 7840 7841 7842 7843 7844 7845
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7846
	u8         reserved_at_80[0x20];
7847 7848 7849 7850 7851 7852 7853

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7854
	u8         reserved_at_e0[0x1];
7855
	u8         grh[0x1];
7856
	u8         reserved_at_e2[0x2];
7857 7858 7859 7860 7861 7862 7863
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7864
	u8         reserved_at_0[0x10];
7865 7866 7867 7868
	u8         function_id[0x10];

	u8         num_pages[0x20];

7869
	u8         reserved_at_40[0xa0];
7870 7871 7872
};

struct mlx5_ifc_eqe_bits {
7873
	u8         reserved_at_0[0x8];
7874
	u8         event_type[0x8];
7875
	u8         reserved_at_10[0x8];
7876 7877
	u8         event_sub_type[0x8];

7878
	u8         reserved_at_20[0xe0];
7879 7880 7881

	union mlx5_ifc_event_auto_bits event_data;

7882
	u8         reserved_at_1e0[0x10];
7883
	u8         signature[0x8];
7884
	u8         reserved_at_1f8[0x7];
7885 7886 7887 7888 7889 7890 7891 7892 7893
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7894
	u8         reserved_at_8[0x18];
7895 7896 7897 7898 7899 7900

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7901
	u8         reserved_at_77[0x9];
7902 7903 7904 7905 7906 7907 7908 7909

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7910
	u8         reserved_at_1b7[0x9];
7911 7912 7913 7914 7915

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7916
	u8         reserved_at_1f0[0x8];
7917 7918 7919 7920 7921 7922
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7923
	u8         reserved_at_8[0x18];
7924 7925 7926 7927 7928 7929 7930 7931

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7932
	u8         reserved_at_10[0x10];
7933

7934
	u8         reserved_at_20[0x10];
7935 7936 7937 7938 7939 7940 7941 7942
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7943
	u8         reserved_at_1000[0x180];
7944 7945 7946 7947

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7948
	u8         reserved_at_11b6[0xa];
7949 7950 7951

	u8         block_number[0x20];

7952
	u8         reserved_at_11e0[0x8];
7953 7954 7955 7956 7957 7958 7959 7960 7961
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7962
	u8         reserved_at_38[0x6];
7963 7964 7965 7966
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7967 7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

8015 8016 8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

8048
	u8         reserved_at_40[0x40];
8049 8050 8051 8052

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
8053
	u8         reserved_at_b4[0x2];
8054 8055 8056 8057 8058 8059
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

8060
	u8         reserved_at_e0[0xf00];
8061 8062

	u8         initializing[0x1];
8063
	u8         reserved_at_fe1[0x4];
8064
	u8         nic_interface_supported[0x3];
8065
	u8         reserved_at_fe8[0x18];
8066 8067 8068 8069 8070

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

8071
	u8         reserved_at_1220[0x6e40];
8072

8073
	u8         reserved_at_8060[0x1f];
8074 8075 8076 8077 8078
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

8079
	u8         reserved_at_80a0[0x17fc0];
8080 8081
};

8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

	u8         reserved_at_80[0x80];

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];

	u8         reserved_at_1a0[0x60];
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8152
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8168
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8169 8170 8171 8172 8173 8174 8175
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8176
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8177 8178 8179 8180
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8181 8182
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8183
	u8         reserved_at_0[0x60e0];
8184 8185 8186 8187
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8188
	u8         reserved_at_0[0x200];
8189 8190 8191 8192
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8193
	u8         reserved_at_0[0x20060];
8194 8195
};

8196 8197
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8198
	u8         reserved_at_8[0x18];
8199 8200 8201

	u8         syndrome[0x20];

8202
	u8         reserved_at_40[0x40];
8203 8204 8205 8206
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8207
	u8         reserved_at_10[0x10];
8208

8209
	u8         reserved_at_20[0x10];
8210 8211
	u8         op_mod[0x10];

8212 8213 8214 8215 8216
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8217 8218

	u8         table_type[0x8];
8219
	u8         reserved_at_88[0x18];
8220

8221
	u8         reserved_at_a0[0x8];
8222 8223
	u8         table_id[0x18];

8224 8225 8226
	u8         reserved_at_c0[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_e0[0x120];
8227 8228
};

8229
enum {
8230 8231
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8232 8233 8234 8235
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8236
	u8         reserved_at_8[0x18];
8237 8238 8239

	u8         syndrome[0x20];

8240
	u8         reserved_at_40[0x40];
8241 8242 8243 8244
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8245
	u8         reserved_at_10[0x10];
8246

8247
	u8         reserved_at_20[0x10];
8248 8249
	u8         op_mod[0x10];

8250 8251 8252
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8253

8254
	u8         reserved_at_60[0x10];
8255 8256 8257
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8258
	u8         reserved_at_88[0x18];
8259

8260
	u8         reserved_at_a0[0x8];
8261 8262
	u8         table_id[0x18];

8263
	u8         reserved_at_c0[0x4];
8264
	u8         table_miss_mode[0x4];
8265
	u8         reserved_at_c8[0x18];
8266

8267
	u8         reserved_at_e0[0x8];
8268 8269
	u8         table_miss_id[0x18];

8270 8271 8272 8273
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
8274 8275
};

8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509 8510

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

8511
#endif /* MLX5_IFC_H */