mlx5_ifc.h 188.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

69 70 71 72 73
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

74 75 76 77 78 79 80 81 82 83
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
84 85
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
86
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
110
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
111 112 113 114 115 116 117
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
118 119 120 121
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
122 123 124 125 126
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
127 128 129 130
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
131 132 133 134 135 136
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
137
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
138
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
139 140 141 142
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
143 144 145 146
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
S
Saeed Mahameed 已提交
147 148
	MLX5_CMD_OP_SET_RATE_LIMIT                = 0x780,
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
149 150 151 152 153 154
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
155 156 157 158 159 160 161
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
162
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
163 164 165 166 167 168 169
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
170 171 172 173 174 175 176 177 178 179 180 181
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
182 183
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
184 185 186 187 188 189
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
206 207 208 209 210 211 212 213
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
214
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
215 216 217 218 219 220 221 222
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
223
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
224 225 226
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
227
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
228 229
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
230
	MLX5_CMD_OP_MAX
231 232 233 234 235 236
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
237
	u8         reserved_at_3[0x1];
238 239 240
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
241
	u8         reserved_at_7[0x1];
242 243 244
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
245
	u8         reserved_at_b[0x1];
246 247 248 249 250 251 252 253 254 255 256 257 258 259
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
260
	u8         reserved_at_1a[0x5];
261 262 263 264 265
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
266
	u8         reserved_at_23[0x1];
267 268 269
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
270
	u8         reserved_at_27[0x1];
271 272 273
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
274
	u8         reserved_at_2b[0x1];
275 276 277 278 279 280 281 282 283 284 285
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
286
	u8         reserved_at_37[0x9];
287

288
	u8         reserved_at_40[0x40];
289 290 291 292
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
293 294
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
295
	u8	   flow_modify_en[0x1];
296
	u8         modify_root[0x1];
297 298
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
299 300 301
	u8         encap[0x1];
	u8         decap[0x1];
	u8         reserved_at_9[0x17];
302

303
	u8         reserved_at_20[0x2];
304
	u8         log_max_ft_size[0x6];
305
	u8         reserved_at_28[0x10];
306 307
	u8         max_ft_level[0x8];

308
	u8         reserved_at_40[0x20];
309

310
	u8         reserved_at_60[0x18];
311 312
	u8         log_max_ft_num[0x8];

313
	u8         reserved_at_80[0x18];
314 315
	u8         log_max_destination[0x8];

316
	u8         reserved_at_a0[0x18];
317 318
	u8         log_max_flow[0x8];

319
	u8         reserved_at_c0[0x40];
320 321 322 323 324 325 326 327 328 329 330

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
331
	u8         atomic[0x1];
332
	u8         srq_receive[0x1];
333
	u8         reserved_at_6[0x1a];
334 335
};

336
struct mlx5_ifc_ipv4_layout_bits {
337
	u8         reserved_at_0[0x60];
338 339 340 341 342 343 344 345 346 347 348

	u8         ipv4[0x20];
};

struct mlx5_ifc_ipv6_layout_bits {
	u8         ipv6[16][0x8];
};

union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits {
	struct mlx5_ifc_ipv6_layout_bits ipv6_layout;
	struct mlx5_ifc_ipv4_layout_bits ipv4_layout;
349
	u8         reserved_at_0[0x80];
350 351
};

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
368 369
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
370
	u8         frag[0x1];
371
	u8         reserved_at_93[0x4];
372 373 374 375 376
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

377
	u8         reserved_at_c0[0x20];
378 379 380 381

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

382
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
383

384
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
385 386 387
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
388 389
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
390

391
	u8         reserved_at_20[0x10];
392 393 394 395 396 397 398 399 400
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

401 402 403 404 405
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
406 407 408 409 410 411
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
412
	u8         reserved_at_b8[0x8];
413

414
	u8         reserved_at_c0[0x20];
415

416
	u8         reserved_at_e0[0xc];
417 418
	u8         outer_ipv6_flow_label[0x14];

419
	u8         reserved_at_100[0xc];
420 421
	u8         inner_ipv6_flow_label[0x14];

422
	u8         reserved_at_120[0xe0];
423 424 425 426 427 428
};

struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
429
	u8         reserved_at_34[0xc];
430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
454
	u8         reserved_at_2[0xe];
455 456
	u8         pkey_index[0x10];

457
	u8         reserved_at_20[0x8];
458 459 460 461 462
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
463
	u8         reserved_at_45[0x3];
464
	u8         src_addr_index[0x8];
465
	u8         reserved_at_50[0x4];
466 467 468
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

469
	u8         reserved_at_60[0x4];
470 471 472 473 474
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

475
	u8         reserved_at_100[0x4];
476 477
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
478
	u8         reserved_at_106[0x1];
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
	u8         port[0x8];
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
494
	u8         nic_rx_multi_path_tirs[0x1];
495 496 497
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
498 499 500

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

501
	u8         reserved_at_400[0x200];
502 503 504 505 506

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

507
	u8         reserved_at_a00[0x200];
508 509 510

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

511
	u8         reserved_at_e00[0x7200];
512 513
};

514
struct mlx5_ifc_flow_table_eswitch_cap_bits {
515
	u8     reserved_at_0[0x200];
516 517 518 519 520 521 522

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

523
	u8      reserved_at_800[0x7800];
524 525
};

526 527 528 529 530 531
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
532 533 534
	u8         reserved_at_5[0x19];
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
535

536 537 538 539 540 541 542 543 544
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

545 546
};

S
Saeed Mahameed 已提交
547 548
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
549
	u8         esw_scheduling[0x1];
550 551 552
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
	u8         reserved_at_4[0x1c];
553 554 555

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
556
	u8         packet_pacing_max_rate[0x20];
557

S
Saeed Mahameed 已提交
558
	u8         packet_pacing_min_rate[0x20];
559 560

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
561
	u8         packet_pacing_rate_table_size[0x10];
562 563 564 565 566 567 568 569 570 571

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
572 573
};

574 575 576 577 578 579
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
580
	u8         reserved_at_5[0x3];
581
	u8         self_lb_en_modifiable[0x1];
582
	u8         reserved_at_9[0x2];
583
	u8         max_lso_cap[0x5];
584
	u8         multi_pkt_send_wqe[0x2];
585
	u8	   wqe_inline_mode[0x2];
586
	u8         rss_ind_tbl_cap[0x4];
587 588 589
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
	u8         reserved_at_1a[0x1];
590
	u8         tunnel_lso_const_out_ip_id[0x1];
591
	u8         reserved_at_1c[0x2];
592 593 594
	u8         tunnel_statless_gre[0x1];
	u8         tunnel_stateless_vxlan[0x1];

595
	u8         reserved_at_20[0x20];
596

597
	u8         reserved_at_40[0x10];
598 599
	u8         lro_min_mss_size[0x10];

600
	u8         reserved_at_60[0x120];
601 602 603

	u8         lro_timer_supported_periods[4][0x20];

604
	u8         reserved_at_200[0x600];
605 606 607 608
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
609
	u8         reserved_at_1[0x1f];
610

611
	u8         reserved_at_20[0x60];
612

613
	u8         reserved_at_80[0xc];
614
	u8         l3_type[0x4];
615
	u8         reserved_at_90[0x8];
616 617
	u8         roce_version[0x8];

618
	u8         reserved_at_a0[0x10];
619 620 621 622 623
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

624
	u8         reserved_at_e0[0x10];
625 626
	u8         roce_address_table_size[0x10];

627
	u8         reserved_at_100[0x700];
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
655
	u8         reserved_at_0[0x40];
656

657
	u8         atomic_req_8B_endianess_mode[0x2];
658
	u8         reserved_at_42[0x4];
659
	u8         supported_atomic_req_8B_endianess_mode_1[0x1];
660

661
	u8         reserved_at_47[0x19];
662

663
	u8         reserved_at_60[0x20];
664

665
	u8         reserved_at_80[0x10];
666
	u8         atomic_operations[0x10];
667

668
	u8         reserved_at_a0[0x10];
669 670
	u8         atomic_size_qp[0x10];

671
	u8         reserved_at_c0[0x10];
672 673
	u8         atomic_size_dc[0x10];

674
	u8         reserved_at_e0[0x720];
675 676 677
};

struct mlx5_ifc_odp_cap_bits {
678
	u8         reserved_at_0[0x40];
679 680

	u8         sig[0x1];
681
	u8         reserved_at_41[0x1f];
682

683
	u8         reserved_at_60[0x20];
684 685 686 687 688 689 690

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

691
	u8         reserved_at_e0[0x720];
692 693
};

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

721 722 723
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
724
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
763 764
};

765
struct mlx5_ifc_cmd_hca_cap_bits {
766
	u8         reserved_at_0[0x80];
767 768 769

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
770
	u8         reserved_at_90[0xb];
771 772
	u8         log_max_qp[0x5];

773
	u8         reserved_at_a0[0xb];
774
	u8         log_max_srq[0x5];
775
	u8         reserved_at_b0[0x10];
776

777
	u8         reserved_at_c0[0x8];
778
	u8         log_max_cq_sz[0x8];
779
	u8         reserved_at_d0[0xb];
780 781 782
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
783
	u8         reserved_at_e8[0x2];
784
	u8         log_max_mkey[0x6];
785
	u8         reserved_at_f0[0xc];
786 787 788
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
789
	u8         fixed_buffer_size[0x1];
790
	u8         log_max_mrw_sz[0x7];
791
	u8         reserved_at_110[0x2];
792
	u8         log_max_bsf_list_size[0x6];
793 794
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
795 796
	u8         log_max_klm_list_size[0x6];

797
	u8         reserved_at_120[0xa];
798
	u8         log_max_ra_req_dc[0x6];
799
	u8         reserved_at_130[0xa];
800 801
	u8         log_max_ra_res_dc[0x6];

802
	u8         reserved_at_140[0xa];
803
	u8         log_max_ra_req_qp[0x6];
804
	u8         reserved_at_150[0xa];
805 806
	u8         log_max_ra_res_qp[0x6];

807
	u8         end_pad[0x1];
808 809
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
810 811 812
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
	u8         reserved_at_163[0xb];
813
	u8         gid_table_size[0x10];
814

815 816
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
817
	u8         retransmission_q_counters[0x1];
818 819 820
	u8         reserved_at_183[0x1];
	u8         modify_rq_counter_set_id[0x1];
	u8         reserved_at_185[0x1];
821 822 823
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

824 825 826 827
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
828
	u8         reserved_at_1a4[0x1];
829 830
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
831
	u8         eswitch_flow_table[0x1];
832
	u8	   early_vf_enable[0x1];
833 834
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
835
	u8         local_ca_ack_delay[0x5];
836
	u8         port_module_event[0x1];
837
	u8         reserved_at_1b1[0x1];
838
	u8         ports_check[0x1];
839
	u8         reserved_at_1b3[0x1];
840 841
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
842
	u8         port_type[0x2];
843 844
	u8         num_ports[0x8];

845 846 847
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
848
	u8         log_max_msg[0x5];
849
	u8         reserved_at_1c8[0x4];
850
	u8         max_tc[0x4];
S
Saeed Mahameed 已提交
851 852 853
	u8         reserved_at_1d0[0x1];
	u8         dcbx[0x1];
	u8         reserved_at_1d2[0x4];
T
Tariq Toukan 已提交
854 855
	u8         rol_s[0x1];
	u8         rol_g[0x1];
856
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
857 858 859 860 861 862 863
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
864 865

	u8         stat_rate_support[0x10];
866
	u8         reserved_at_1f0[0xc];
867
	u8         cqe_version[0x4];
868

869
	u8         compact_address_vector[0x1];
870
	u8         striding_rq[0x1];
871
	u8         reserved_at_202[0x2];
872
	u8         ipoib_basic_offloads[0x1];
873
	u8         reserved_at_205[0xa];
874
	u8         drain_sigerr[0x1];
875 876
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
877
	u8         reserved_at_213[0x1];
878 879
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
880
	u8         reserved_at_216[0x1];
881 882 883
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
884
	u8         dct[0x1];
S
Saeed Mahameed 已提交
885
	u8         qos[0x1];
886
	u8         eth_net_offloads[0x1];
887 888
	u8         roce[0x1];
	u8         atomic[0x1];
889
	u8         reserved_at_21f[0x1];
890 891 892 893

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
894
	u8         reserved_at_223[0x3];
895
	u8         cq_eq_remap[0x1];
896 897
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
898
	u8         reserved_at_229[0x1];
899
	u8         scqe_break_moderation[0x1];
900
	u8         cq_period_start_from_cqe[0x1];
901
	u8         cd[0x1];
902
	u8         reserved_at_22d[0x1];
903
	u8         apm[0x1];
904
	u8         vector_calc[0x1];
905
	u8         umr_ptr_rlky[0x1];
906
	u8	   imaicl[0x1];
907
	u8         reserved_at_232[0x4];
908 909
	u8         qkv[0x1];
	u8         pkv[0x1];
910 911
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
912 913 914 915 916
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

917 918
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
919
	u8         uar_sz[0x6];
920
	u8         reserved_at_250[0x8];
921 922 923
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
924
	u8         driver_version[0x1];
925
	u8         pad_tx_eth_packet[0x1];
926
	u8         reserved_at_263[0x8];
927
	u8         log_bf_reg_size[0x5];
928 929 930 931

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
932

933
	u8         reserved_at_280[0x10];
934 935
	u8         max_wqe_sz_sq[0x10];

936
	u8         reserved_at_2a0[0x10];
937 938
	u8         max_wqe_sz_rq[0x10];

939
	u8         reserved_at_2c0[0x10];
940 941
	u8         max_wqe_sz_sq_dc[0x10];

942
	u8         reserved_at_2e0[0x7];
943 944
	u8         max_qp_mcg[0x19];

945
	u8         reserved_at_300[0x18];
946 947
	u8         log_max_mcg[0x8];

948
	u8         reserved_at_320[0x3];
949
	u8         log_max_transport_domain[0x5];
950
	u8         reserved_at_328[0x3];
951
	u8         log_max_pd[0x5];
952
	u8         reserved_at_330[0xb];
953 954
	u8         log_max_xrcd[0x5];

955 956 957 958
	u8         reserved_at_340[0x8];
	u8         log_max_flow_counter_bulk[0x8];
	u8         max_flow_counter[0x10];

959

960
	u8         reserved_at_360[0x3];
961
	u8         log_max_rq[0x5];
962
	u8         reserved_at_368[0x3];
963
	u8         log_max_sq[0x5];
964
	u8         reserved_at_370[0x3];
965
	u8         log_max_tir[0x5];
966
	u8         reserved_at_378[0x3];
967 968
	u8         log_max_tis[0x5];

969
	u8         basic_cyclic_rcv_wqe[0x1];
970
	u8         reserved_at_381[0x2];
971
	u8         log_max_rmp[0x5];
972
	u8         reserved_at_388[0x3];
973
	u8         log_max_rqt[0x5];
974
	u8         reserved_at_390[0x3];
975
	u8         log_max_rqt_size[0x5];
976
	u8         reserved_at_398[0x3];
977 978
	u8         log_max_tis_per_sq[0x5];

979
	u8         reserved_at_3a0[0x3];
980
	u8         log_max_stride_sz_rq[0x5];
981
	u8         reserved_at_3a8[0x3];
982
	u8         log_min_stride_sz_rq[0x5];
983
	u8         reserved_at_3b0[0x3];
984
	u8         log_max_stride_sz_sq[0x5];
985
	u8         reserved_at_3b8[0x3];
986 987
	u8         log_min_stride_sz_sq[0x5];

988
	u8         reserved_at_3c0[0x1b];
989 990
	u8         log_max_wq_sz[0x5];

991
	u8         nic_vport_change_event[0x1];
992
	u8         reserved_at_3e1[0xa];
993
	u8         log_max_vlan_list[0x5];
994
	u8         reserved_at_3f0[0x3];
995
	u8         log_max_current_mc_list[0x5];
996
	u8         reserved_at_3f8[0x3];
997 998
	u8         log_max_current_uc_list[0x5];

999
	u8         reserved_at_400[0x80];
1000

1001
	u8         reserved_at_480[0x3];
1002
	u8         log_max_l2_table[0x5];
1003
	u8         reserved_at_488[0x8];
1004 1005
	u8         log_uar_page_sz[0x10];

1006
	u8         reserved_at_4a0[0x20];
1007
	u8         device_frequency_mhz[0x20];
1008
	u8         device_frequency_khz[0x20];
1009

1010 1011 1012
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
	u8         reserved_at_540[0x40];
1013 1014

	u8         reserved_at_580[0x3f];
1015
	u8         cqe_compression[0x1];
1016

1017 1018
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1019

S
Saeed Mahameed 已提交
1020 1021 1022 1023 1024
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1025
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1026 1027
	u8         log_max_xrq[0x5];

1028
	u8         reserved_at_600[0x200];
1029 1030
};

1031 1032 1033 1034
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1035 1036

	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1037
};
1038

1039 1040 1041
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1042

1043
	u8         reserved_at_20[0x20];
1044 1045
};

1046
struct mlx5_ifc_flow_counter_list_bits {
1047 1048
	u8         clear[0x1];
	u8         num_of_counters[0xf];
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	u8         flow_counter_id[0x10];

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1060 1061 1062 1063 1064 1065
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1066

1067
	u8         reserved_at_600[0xa00];
1068 1069
};

1070 1071 1072 1073 1074 1075 1076
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1077

1078 1079 1080 1081 1082
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1083

1084 1085 1086
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1087 1088
};

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1099
	u8         reserved_at_8[0x18];
1100

1101 1102
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1103
	u8         reserved_at_24[0x7];
1104 1105
	u8         page_offset[0x5];
	u8         lwm[0x10];
1106

1107
	u8         reserved_at_40[0x8];
1108 1109
	u8         pd[0x18];

1110
	u8         reserved_at_60[0x8];
1111 1112 1113 1114 1115 1116 1117 1118
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1119
	u8         reserved_at_100[0xc];
1120
	u8         log_wq_stride[0x4];
1121
	u8         reserved_at_110[0x3];
1122
	u8         log_wq_pg_sz[0x5];
1123
	u8         reserved_at_118[0x3];
1124 1125
	u8         log_wq_sz[0x5];

1126 1127 1128 1129 1130 1131 1132
	u8         reserved_at_120[0x15];
	u8         log_wqe_num_of_strides[0x3];
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1133

1134
	struct mlx5_ifc_cmd_pas_bits pas[0];
1135 1136
};

1137
struct mlx5_ifc_rq_num_bits {
1138
	u8         reserved_at_0[0x8];
1139 1140
	u8         rq_num[0x18];
};
1141

1142
struct mlx5_ifc_mac_address_layout_bits {
1143
	u8         reserved_at_0[0x10];
1144
	u8         mac_addr_47_32[0x10];
1145

1146 1147 1148
	u8         mac_addr_31_0[0x20];
};

1149
struct mlx5_ifc_vlan_layout_bits {
1150
	u8         reserved_at_0[0x14];
1151 1152
	u8         vlan[0x0c];

1153
	u8         reserved_at_20[0x20];
1154 1155
};

1156
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1157
	u8         reserved_at_0[0xa0];
1158 1159 1160

	u8         min_time_between_cnps[0x20];

1161
	u8         reserved_at_c0[0x12];
1162
	u8         cnp_dscp[0x6];
1163
	u8         reserved_at_d8[0x5];
1164 1165
	u8         cnp_802p_prio[0x3];

1166
	u8         reserved_at_e0[0x720];
1167 1168 1169
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1170
	u8         reserved_at_0[0x60];
1171

1172
	u8         reserved_at_60[0x4];
1173
	u8         clamp_tgt_rate[0x1];
1174
	u8         reserved_at_65[0x3];
1175
	u8         clamp_tgt_rate_after_time_inc[0x1];
1176
	u8         reserved_at_69[0x17];
1177

1178
	u8         reserved_at_80[0x20];
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1198
	u8         reserved_at_1c0[0xe0];
1199 1200 1201 1202 1203 1204 1205 1206 1207

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1208
	u8         reserved_at_320[0x20];
1209 1210 1211

	u8         initial_alpha_value[0x20];

1212
	u8         reserved_at_360[0x4a0];
1213 1214 1215
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1216
	u8         reserved_at_0[0x80];
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1238
	u8         reserved_at_1c0[0x640];
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1388
	u8         reserved_at_640[0x180];
1389 1390
};

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

	u8	   reserved_at_a0[0xa0];
};

1457 1458 1459 1460 1461
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1462
	u8         reserved_at_40[0x780];
1463 1464 1465 1466 1467 1468 1469
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1470
	u8         reserved_at_40[0xc0];
1471 1472 1473 1474 1475 1476 1477 1478 1479

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1480
	u8         reserved_at_180[0xc0];
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1506
	u8         reserved_at_3c0[0x400];
1507 1508 1509 1510 1511 1512 1513
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1514
	u8         reserved_at_40[0x780];
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1582
	u8         reserved_at_400[0x3c0];
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1670
	u8         reserved_at_540[0x280];
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1726
	u8         reserved_at_340[0x480];
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1806
	u8         reserved_at_4c0[0x300];
1807 1808
};

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

	u8         reserved_at_140[0x680];
};

1833 1834 1835
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

1836
	u8         reserved_at_20[0xc0];
1837 1838 1839
};

struct mlx5_ifc_stall_vl_event_bits {
1840
	u8         reserved_at_0[0x18];
1841
	u8         port_num[0x1];
1842
	u8         reserved_at_19[0x3];
1843 1844
	u8         vl[0x4];

1845
	u8         reserved_at_20[0xa0];
1846 1847 1848 1849
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
1850
	u8         reserved_at_8[0x8];
1851
	u8         congestion_level[0x8];
1852
	u8         reserved_at_18[0x8];
1853

1854
	u8         reserved_at_20[0xa0];
1855 1856 1857
};

struct mlx5_ifc_gpio_event_bits {
1858
	u8         reserved_at_0[0x60];
1859 1860 1861 1862 1863

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

1864
	u8         reserved_at_a0[0x40];
1865 1866 1867
};

struct mlx5_ifc_port_state_change_event_bits {
1868
	u8         reserved_at_0[0x40];
1869 1870

	u8         port_num[0x4];
1871
	u8         reserved_at_44[0x1c];
1872

1873
	u8         reserved_at_60[0x80];
1874 1875 1876
};

struct mlx5_ifc_dropped_packet_logged_bits {
1877
	u8         reserved_at_0[0xe0];
1878 1879 1880 1881 1882 1883 1884 1885
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
1886
	u8         reserved_at_0[0x8];
1887 1888
	u8         cqn[0x18];

1889
	u8         reserved_at_20[0x20];
1890

1891
	u8         reserved_at_40[0x18];
1892 1893
	u8         syndrome[0x8];

1894
	u8         reserved_at_60[0x80];
1895 1896 1897 1898 1899 1900 1901
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

1902
	u8         reserved_at_40[0x10];
1903 1904 1905 1906 1907 1908
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

1909
	u8         reserved_at_c0[0x5];
1910 1911 1912 1913 1914 1915 1916 1917 1918
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

1919
	u8         reserved_at_20[0x10];
1920 1921
	u8         wqe_index[0x10];

1922
	u8         reserved_at_40[0x10];
1923 1924
	u8         len[0x10];

1925
	u8         reserved_at_60[0x60];
1926

1927
	u8         reserved_at_c0[0x5];
1928 1929 1930 1931 1932 1933 1934
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
1935
	u8         reserved_at_0[0xa0];
1936 1937

	u8         type[0x8];
1938
	u8         reserved_at_a8[0x18];
1939

1940
	u8         reserved_at_c0[0x8];
1941 1942 1943 1944
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
1945
	u8         reserved_at_0[0xc0];
1946

1947
	u8         reserved_at_c0[0x8];
1948 1949 1950 1951
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
1952
	u8         reserved_at_0[0xc0];
1953

1954
	u8         reserved_at_c0[0x8];
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2027
	u8         lag_tx_port_affinity[0x4];
2028
	u8         st[0x8];
2029
	u8         reserved_at_10[0x3];
2030
	u8         pm_state[0x2];
2031
	u8         reserved_at_15[0x7];
2032
	u8         end_padding_mode[0x2];
2033
	u8         reserved_at_1e[0x2];
2034 2035 2036 2037 2038

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2039
	u8         reserved_at_24[0x1];
2040
	u8         drain_sigerr[0x1];
2041
	u8         reserved_at_26[0x2];
2042 2043 2044 2045
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2046
	u8         reserved_at_48[0x1];
2047 2048 2049 2050
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2051
	u8         reserved_at_55[0x6];
2052
	u8         rlky[0x1];
2053
	u8         ulp_stateless_offload_mode[0x4];
2054 2055 2056 2057

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2058
	u8         reserved_at_80[0x8];
2059 2060
	u8         user_index[0x18];

2061
	u8         reserved_at_a0[0x3];
2062 2063 2064 2065 2066 2067 2068 2069
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2070
	u8         reserved_at_384[0x4];
2071
	u8         log_sra_max[0x3];
2072
	u8         reserved_at_38b[0x2];
2073 2074
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2075
	u8         reserved_at_393[0x1];
2076 2077 2078
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2079
	u8         reserved_at_39b[0x5];
2080

2081
	u8         reserved_at_3a0[0x20];
2082

2083
	u8         reserved_at_3c0[0x8];
2084 2085
	u8         next_send_psn[0x18];

2086
	u8         reserved_at_3e0[0x8];
2087 2088
	u8         cqn_snd[0x18];

2089 2090 2091 2092
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2093

2094
	u8         reserved_at_440[0x8];
2095 2096
	u8         last_acked_psn[0x18];

2097
	u8         reserved_at_460[0x8];
2098 2099
	u8         ssn[0x18];

2100
	u8         reserved_at_480[0x8];
2101
	u8         log_rra_max[0x3];
2102
	u8         reserved_at_48b[0x1];
2103 2104 2105 2106
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2107
	u8         reserved_at_493[0x1];
2108
	u8         page_offset[0x6];
2109
	u8         reserved_at_49a[0x3];
2110 2111 2112 2113
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2114
	u8         reserved_at_4a0[0x3];
2115 2116 2117
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2118
	u8         reserved_at_4c0[0x8];
2119 2120
	u8         xrcd[0x18];

2121
	u8         reserved_at_4e0[0x8];
2122 2123 2124 2125 2126 2127
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2128
	u8         reserved_at_560[0x5];
2129
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2130
	u8         srqn_rmpn_xrqn[0x18];
2131

2132
	u8         reserved_at_580[0x8];
2133 2134 2135 2136 2137 2138 2139 2140 2141
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2142
	u8         reserved_at_600[0x20];
2143

2144
	u8         reserved_at_620[0xf];
2145 2146 2147 2148 2149 2150
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2151
	u8         reserved_at_680[0xc0];
2152 2153 2154 2155 2156
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2157
	u8         reserved_at_80[0x3];
2158 2159 2160 2161 2162 2163
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2164
	u8         reserved_at_c0[0x14];
2165 2166 2167
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2168
	u8         reserved_at_e0[0x20];
2169 2170 2171 2172 2173 2174 2175 2176 2177
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2178
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2179
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2180
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2181
	struct mlx5_ifc_qos_cap_bits qos_cap;
2182
	u8         reserved_at_0[0x8000];
2183 2184 2185 2186 2187 2188
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2189
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2190 2191
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2192 2193 2194
};

struct mlx5_ifc_flow_context_bits {
2195
	u8         reserved_at_0[0x20];
2196 2197 2198

	u8         group_id[0x20];

2199
	u8         reserved_at_40[0x8];
2200 2201
	u8         flow_tag[0x18];

2202
	u8         reserved_at_60[0x10];
2203 2204
	u8         action[0x10];

2205
	u8         reserved_at_80[0x8];
2206 2207
	u8         destination_list_size[0x18];

2208 2209 2210
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2211 2212 2213
	u8         encap_id[0x20];

	u8         reserved_at_e0[0x120];
2214 2215 2216

	struct mlx5_ifc_fte_match_param_bits match_value;

2217
	u8         reserved_at_1200[0x600];
2218

2219
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2230
	u8         reserved_at_8[0x18];
2231 2232 2233

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2234
	u8         reserved_at_22[0x1];
2235 2236 2237 2238 2239 2240
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2241
	u8         reserved_at_46[0x2];
2242 2243
	u8         cqn[0x18];

2244
	u8         reserved_at_60[0x20];
2245 2246

	u8         user_index_equal_xrc_srqn[0x1];
2247
	u8         reserved_at_81[0x1];
2248 2249 2250
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2251
	u8         reserved_at_a0[0x20];
2252

2253
	u8         reserved_at_c0[0x8];
2254 2255 2256 2257 2258
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2259
	u8         reserved_at_100[0x40];
2260 2261 2262 2263

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2264
	u8         reserved_at_17e[0x2];
2265

2266
	u8         reserved_at_180[0x80];
2267 2268 2269 2270 2271 2272 2273 2274 2275
};

struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2276 2277 2278 2279 2280
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2281
	u8         prio[0x4];
2282
	u8         reserved_at_10[0x10];
2283

2284
	u8         reserved_at_20[0x100];
2285

2286
	u8         reserved_at_120[0x8];
2287 2288
	u8         transport_domain[0x18];

2289
	u8         reserved_at_140[0x3c0];
2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2303 2304 2305
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2306 2307 2308 2309 2310 2311 2312 2313
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2314
	u8         reserved_at_0[0x20];
2315 2316

	u8         disp_type[0x4];
2317
	u8         reserved_at_24[0x1c];
2318

2319
	u8         reserved_at_40[0x40];
2320

2321
	u8         reserved_at_80[0x4];
2322 2323 2324 2325
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2326
	u8         reserved_at_a0[0x40];
2327

2328
	u8         reserved_at_e0[0x8];
2329 2330 2331
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2332
	u8         reserved_at_101[0x1];
2333
	u8         tunneled_offload_en[0x1];
2334
	u8         reserved_at_103[0x5];
2335 2336 2337
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2338
	u8         reserved_at_124[0x2];
2339 2340 2341 2342 2343 2344 2345 2346 2347
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2348
	u8         reserved_at_2c0[0x4c0];
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2359
	u8         reserved_at_8[0x18];
2360 2361 2362

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2363
	u8         reserved_at_22[0x1];
2364
	u8         rlky[0x1];
2365
	u8         reserved_at_24[0x1];
2366 2367 2368 2369
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2370
	u8         reserved_at_46[0x2];
2371 2372
	u8         cqn[0x18];

2373
	u8         reserved_at_60[0x20];
2374

2375
	u8         reserved_at_80[0x2];
2376
	u8         log_page_size[0x6];
2377
	u8         reserved_at_88[0x18];
2378

2379
	u8         reserved_at_a0[0x20];
2380

2381
	u8         reserved_at_c0[0x8];
2382 2383 2384 2385 2386
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2387
	u8         reserved_at_100[0x40];
2388

2389
	u8         dbr_addr[0x40];
2390

2391
	u8         reserved_at_180[0x80];
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2405 2406
	u8         reserved_at_4[0x1];
	u8	   min_wqe_inline_mode[0x3];
2407
	u8         state[0x4];
2408 2409
	u8         reg_umr[0x1];
	u8         reserved_at_d[0x13];
2410

2411
	u8         reserved_at_20[0x8];
2412 2413
	u8         user_index[0x18];

2414
	u8         reserved_at_40[0x8];
2415 2416
	u8         cqn[0x18];

S
Saeed Mahameed 已提交
2417
	u8         reserved_at_60[0x90];
2418

S
Saeed Mahameed 已提交
2419
	u8         packet_pacing_rate_limit_index[0x10];
2420
	u8         tis_lst_sz[0x10];
2421
	u8         reserved_at_110[0x10];
2422

2423
	u8         reserved_at_120[0x40];
2424

2425
	u8         reserved_at_160[0x8];
2426 2427 2428 2429 2430
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2455
struct mlx5_ifc_rqtc_bits {
2456
	u8         reserved_at_0[0xa0];
2457

2458
	u8         reserved_at_a0[0x10];
2459 2460
	u8         rqt_max_size[0x10];

2461
	u8         reserved_at_c0[0x10];
2462 2463
	u8         rqt_actual_size[0x10];

2464
	u8         reserved_at_e0[0x6a0];
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2482 2483
	u8         reserved_at_1[0x1];
	u8         scatter_fcs[0x1];
2484 2485 2486
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2487
	u8         reserved_at_c[0x1];
2488
	u8         flush_in_error_en[0x1];
2489
	u8         reserved_at_e[0x12];
2490

2491
	u8         reserved_at_20[0x8];
2492 2493
	u8         user_index[0x18];

2494
	u8         reserved_at_40[0x8];
2495 2496 2497
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2498
	u8         reserved_at_68[0x18];
2499

2500
	u8         reserved_at_80[0x8];
2501 2502
	u8         rmpn[0x18];

2503
	u8         reserved_at_a0[0xe0];
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2514
	u8         reserved_at_0[0x8];
2515
	u8         state[0x4];
2516
	u8         reserved_at_c[0x14];
2517 2518

	u8         basic_cyclic_rcv_wqe[0x1];
2519
	u8         reserved_at_21[0x1f];
2520

2521
	u8         reserved_at_40[0x140];
2522 2523 2524 2525 2526

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2527 2528 2529
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
	u8         reserved_at_8[0x17];
2530 2531
	u8         roce_en[0x1];

2532
	u8         arm_change_event[0x1];
2533
	u8         reserved_at_21[0x1a];
2534 2535 2536 2537 2538
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2539

2540
	u8         reserved_at_40[0xf0];
2541 2542 2543

	u8         mtu[0x10];

2544 2545 2546 2547
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2548
	u8         reserved_at_200[0x140];
2549
	u8         qkey_violation_counter[0x10];
2550
	u8         reserved_at_350[0x430];
2551 2552 2553 2554

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2555
	u8         reserved_at_783[0x2];
2556
	u8         allowed_list_type[0x3];
2557
	u8         reserved_at_788[0xc];
2558 2559 2560 2561
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2562
	u8         reserved_at_7e0[0x20];
2563 2564 2565 2566 2567 2568 2569 2570

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2571
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2572 2573 2574
};

struct mlx5_ifc_mkc_bits {
2575
	u8         reserved_at_0[0x1];
2576
	u8         free[0x1];
2577
	u8         reserved_at_2[0xd];
2578 2579 2580 2581 2582 2583 2584 2585
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
	u8         access_mode[0x2];
2586
	u8         reserved_at_18[0x8];
2587 2588 2589 2590

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2591
	u8         reserved_at_40[0x20];
2592 2593 2594 2595

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2596
	u8         reserved_at_63[0x2];
2597
	u8         expected_sigerr_count[0x1];
2598
	u8         reserved_at_66[0x1];
2599 2600 2601 2602 2603 2604 2605 2606 2607
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2608
	u8         reserved_at_120[0x80];
2609 2610 2611

	u8         translations_octword_size[0x20];

2612
	u8         reserved_at_1c0[0x1b];
2613 2614
	u8         log_page_size[0x5];

2615
	u8         reserved_at_1e0[0x20];
2616 2617 2618
};

struct mlx5_ifc_pkey_bits {
2619
	u8         reserved_at_0[0x10];
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2630
	u8         reserved_at_20[0xe0];
2631 2632 2633 2634 2635

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2636
	u8         reserved_at_104[0xc];
2637 2638 2639
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2640 2641
	u8         vport_state[0x4];

2642
	u8         reserved_at_120[0x20];
2643 2644

	u8         system_image_guid[0x40];
2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2658
	u8         reserved_at_280[0x80];
2659 2660

	u8         lid[0x10];
2661
	u8         reserved_at_310[0x4];
2662 2663 2664 2665 2666 2667
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2668
	u8         reserved_at_334[0xc];
2669 2670 2671 2672

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2673
	u8         reserved_at_360[0xca0];
2674 2675
};

2676
struct mlx5_ifc_esw_vport_context_bits {
2677
	u8         reserved_at_0[0x3];
2678 2679 2680 2681
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2682
	u8         reserved_at_8[0x18];
2683

2684
	u8         reserved_at_20[0x20];
2685 2686 2687 2688 2689 2690 2691 2692

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2693
	u8         reserved_at_60[0x7a0];
2694 2695
};

2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2708
	u8         reserved_at_4[0x9];
2709 2710
	u8         ec[0x1];
	u8         oi[0x1];
2711
	u8         reserved_at_f[0x5];
2712
	u8         st[0x4];
2713
	u8         reserved_at_18[0x8];
2714

2715
	u8         reserved_at_20[0x20];
2716

2717
	u8         reserved_at_40[0x14];
2718
	u8         page_offset[0x6];
2719
	u8         reserved_at_5a[0x6];
2720

2721
	u8         reserved_at_60[0x3];
2722 2723 2724
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2725
	u8         reserved_at_80[0x20];
2726

2727
	u8         reserved_at_a0[0x18];
2728 2729
	u8         intr[0x8];

2730
	u8         reserved_at_c0[0x3];
2731
	u8         log_page_size[0x5];
2732
	u8         reserved_at_c8[0x18];
2733

2734
	u8         reserved_at_e0[0x60];
2735

2736
	u8         reserved_at_140[0x8];
2737 2738
	u8         consumer_counter[0x18];

2739
	u8         reserved_at_160[0x8];
2740 2741
	u8         producer_counter[0x18];

2742
	u8         reserved_at_180[0x80];
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
2766
	u8         reserved_at_0[0x4];
2767
	u8         state[0x4];
2768
	u8         reserved_at_8[0x18];
2769

2770
	u8         reserved_at_20[0x8];
2771 2772
	u8         user_index[0x18];

2773
	u8         reserved_at_40[0x8];
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
2785
	u8         reserved_at_73[0xd];
2786

2787
	u8         reserved_at_80[0x8];
2788
	u8         cs_res[0x8];
2789
	u8         reserved_at_90[0x3];
2790
	u8         min_rnr_nak[0x5];
2791
	u8         reserved_at_98[0x8];
2792

2793
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
2794
	u8         srqn_xrqn[0x18];
2795

2796
	u8         reserved_at_c0[0x8];
2797 2798 2799
	u8         pd[0x18];

	u8         tclass[0x8];
2800
	u8         reserved_at_e8[0x4];
2801 2802 2803 2804
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

2805
	u8         reserved_at_140[0x5];
2806 2807 2808 2809
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

2810
	u8         reserved_at_160[0x8];
2811
	u8         my_addr_index[0x8];
2812
	u8         reserved_at_170[0x8];
2813 2814 2815 2816
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

2817
	u8         reserved_at_1a0[0x14];
2818 2819 2820 2821 2822
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

2823
	u8         reserved_at_1c0[0x40];
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

2843 2844 2845
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
2846
	MLX5_CQ_PERIOD_NUM_MODES
2847 2848
};

2849 2850
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
2851
	u8         reserved_at_4[0x4];
2852 2853
	u8         cqe_sz[0x3];
	u8         cc[0x1];
2854
	u8         reserved_at_c[0x1];
2855 2856
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
2857 2858
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
2859 2860
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
2861
	u8         reserved_at_18[0x8];
2862

2863
	u8         reserved_at_20[0x20];
2864

2865
	u8         reserved_at_40[0x14];
2866
	u8         page_offset[0x6];
2867
	u8         reserved_at_5a[0x6];
2868

2869
	u8         reserved_at_60[0x3];
2870 2871 2872
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

2873
	u8         reserved_at_80[0x4];
2874 2875 2876
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

2877
	u8         reserved_at_a0[0x18];
2878 2879
	u8         c_eqn[0x8];

2880
	u8         reserved_at_c0[0x3];
2881
	u8         log_page_size[0x5];
2882
	u8         reserved_at_c8[0x18];
2883

2884
	u8         reserved_at_e0[0x20];
2885

2886
	u8         reserved_at_100[0x8];
2887 2888
	u8         last_notified_index[0x18];

2889
	u8         reserved_at_120[0x8];
2890 2891
	u8         last_solicit_index[0x18];

2892
	u8         reserved_at_140[0x8];
2893 2894
	u8         consumer_counter[0x18];

2895
	u8         reserved_at_160[0x8];
2896 2897
	u8         producer_counter[0x18];

2898
	u8         reserved_at_180[0x40];
2899 2900 2901 2902 2903 2904 2905 2906

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
2907
	u8         reserved_at_0[0x800];
2908 2909 2910
};

struct mlx5_ifc_query_adapter_param_block_bits {
2911
	u8         reserved_at_0[0xc0];
2912

2913
	u8         reserved_at_c0[0x8];
2914 2915
	u8         ieee_vendor_id[0x18];

2916
	u8         reserved_at_e0[0x10];
2917 2918 2919 2920 2921 2922 2923
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

2967
	u8         reserved_at_180[0x880];
S
Saeed Mahameed 已提交
2968 2969 2970 2971

	struct mlx5_ifc_wq_bits wq;
};

2972 2973 2974
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
2975
	u8         reserved_at_0[0x20];
2976 2977 2978 2979 2980 2981
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
2982
	u8         reserved_at_0[0x20];
2983 2984 2985 2986 2987 2988 2989 2990 2991 2992
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
2993
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
2994
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
2995
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
2996
	u8         reserved_at_0[0x7c0];
2997 2998
};

2999 3000 3001 3002 3003
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3017
	u8         reserved_at_0[0xe0];
3018 3019 3020
};

struct mlx5_ifc_health_buffer_bits {
3021
	u8         reserved_at_0[0x100];
3022 3023 3024 3025 3026

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3027
	u8         reserved_at_140[0x40];
3028 3029 3030 3031 3032

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3033
	u8         reserved_at_1c0[0x20];
3034 3035 3036 3037 3038 3039 3040 3041

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3042
	u8         reserved_at_1[0x7];
3043
	u8         port[0x8];
3044
	u8         reserved_at_10[0x10];
3045

3046
	u8         reserved_at_20[0x60];
3047 3048
};

3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3072 3073
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3074
	u8         reserved_at_8[0x18];
3075 3076 3077

	u8         syndrome[0x20];

3078
	u8         reserved_at_40[0x40];
3079 3080 3081 3082 3083 3084 3085 3086 3087
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
	MLX5_TEARDOWN_HCA_IN_PROFILE_PANIC_CLOSE     = 0x1,
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3088
	u8         reserved_at_10[0x10];
3089

3090
	u8         reserved_at_20[0x10];
3091 3092
	u8         op_mod[0x10];

3093
	u8         reserved_at_40[0x10];
3094 3095
	u8         profile[0x10];

3096
	u8         reserved_at_60[0x20];
3097 3098 3099 3100
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3101
	u8         reserved_at_8[0x18];
3102 3103 3104

	u8         syndrome[0x20];

3105
	u8         reserved_at_40[0x40];
3106 3107 3108 3109
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3110
	u8         reserved_at_10[0x10];
3111

3112
	u8         reserved_at_20[0x10];
3113 3114
	u8         op_mod[0x10];

3115
	u8         reserved_at_40[0x8];
3116 3117
	u8         qpn[0x18];

3118
	u8         reserved_at_60[0x20];
3119 3120 3121

	u8         opt_param_mask[0x20];

3122
	u8         reserved_at_a0[0x20];
3123 3124 3125

	struct mlx5_ifc_qpc_bits qpc;

3126
	u8         reserved_at_800[0x80];
3127 3128 3129 3130
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3131
	u8         reserved_at_8[0x18];
3132 3133 3134

	u8         syndrome[0x20];

3135
	u8         reserved_at_40[0x40];
3136 3137 3138 3139
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3140
	u8         reserved_at_10[0x10];
3141

3142
	u8         reserved_at_20[0x10];
3143 3144
	u8         op_mod[0x10];

3145
	u8         reserved_at_40[0x8];
3146 3147
	u8         qpn[0x18];

3148
	u8         reserved_at_60[0x20];
3149 3150 3151

	u8         opt_param_mask[0x20];

3152
	u8         reserved_at_a0[0x20];
3153 3154 3155

	struct mlx5_ifc_qpc_bits qpc;

3156
	u8         reserved_at_800[0x80];
3157 3158 3159 3160
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3161
	u8         reserved_at_8[0x18];
3162 3163 3164

	u8         syndrome[0x20];

3165
	u8         reserved_at_40[0x40];
3166 3167 3168 3169
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3170
	u8         reserved_at_10[0x10];
3171

3172
	u8         reserved_at_20[0x10];
3173 3174 3175
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3176
	u8         reserved_at_50[0x10];
3177

3178
	u8         reserved_at_60[0x20];
3179 3180 3181 3182 3183 3184

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3185
	u8         reserved_at_8[0x18];
3186 3187 3188

	u8         syndrome[0x20];

3189
	u8         reserved_at_40[0x40];
3190 3191 3192 3193 3194 3195 3196 3197 3198
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3199
	u8         reserved_at_10[0x10];
3200

3201
	u8         reserved_at_20[0x10];
3202 3203
	u8         op_mod[0x10];

3204
	u8         reserved_at_40[0x20];
3205

3206
	u8         reserved_at_60[0x6];
3207
	u8         demux_mode[0x2];
3208
	u8         reserved_at_68[0x18];
3209 3210 3211 3212
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3213
	u8         reserved_at_8[0x18];
3214 3215 3216

	u8         syndrome[0x20];

3217
	u8         reserved_at_40[0x40];
3218 3219 3220 3221
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3222
	u8         reserved_at_10[0x10];
3223

3224
	u8         reserved_at_20[0x10];
3225 3226
	u8         op_mod[0x10];

3227
	u8         reserved_at_40[0x60];
3228

3229
	u8         reserved_at_a0[0x8];
3230 3231
	u8         table_index[0x18];

3232
	u8         reserved_at_c0[0x20];
3233

3234
	u8         reserved_at_e0[0x13];
3235 3236 3237 3238 3239
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3240
	u8         reserved_at_140[0xc0];
3241 3242 3243 3244
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3245
	u8         reserved_at_8[0x18];
3246 3247 3248

	u8         syndrome[0x20];

3249
	u8         reserved_at_40[0x40];
3250 3251 3252 3253
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3254
	u8         reserved_at_10[0x10];
3255

3256
	u8         reserved_at_20[0x10];
3257 3258
	u8         op_mod[0x10];

3259
	u8         reserved_at_40[0x10];
3260 3261
	u8         current_issi[0x10];

3262
	u8         reserved_at_60[0x20];
3263 3264 3265 3266
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3267
	u8         reserved_at_8[0x18];
3268 3269 3270

	u8         syndrome[0x20];

3271
	u8         reserved_at_40[0x40];
3272 3273 3274 3275
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3276
	u8         reserved_at_10[0x10];
3277

3278
	u8         reserved_at_20[0x10];
3279 3280
	u8         op_mod[0x10];

3281
	u8         reserved_at_40[0x40];
3282 3283 3284 3285

	union mlx5_ifc_hca_cap_union_bits capability;
};

3286 3287 3288 3289 3290 3291 3292
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3293 3294
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3295
	u8         reserved_at_8[0x18];
3296 3297 3298

	u8         syndrome[0x20];

3299
	u8         reserved_at_40[0x40];
3300 3301 3302 3303
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3304
	u8         reserved_at_10[0x10];
3305

3306
	u8         reserved_at_20[0x10];
3307 3308
	u8         op_mod[0x10];

3309 3310 3311 3312 3313
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3314 3315

	u8         table_type[0x8];
3316
	u8         reserved_at_88[0x18];
3317

3318
	u8         reserved_at_a0[0x8];
3319 3320
	u8         table_id[0x18];

3321
	u8         reserved_at_c0[0x18];
3322 3323
	u8         modify_enable_mask[0x8];

3324
	u8         reserved_at_e0[0x20];
3325 3326 3327

	u8         flow_index[0x20];

3328
	u8         reserved_at_120[0xe0];
3329 3330 3331 3332 3333 3334

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3335
	u8         reserved_at_8[0x18];
3336 3337 3338

	u8         syndrome[0x20];

3339
	u8         reserved_at_40[0x40];
3340 3341 3342 3343
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3344
	u8         reserved_at_10[0x10];
3345

3346
	u8         reserved_at_20[0x10];
3347 3348
	u8         op_mod[0x10];

3349
	u8         reserved_at_40[0x8];
3350 3351
	u8         qpn[0x18];

3352
	u8         reserved_at_60[0x20];
3353 3354 3355

	u8         opt_param_mask[0x20];

3356
	u8         reserved_at_a0[0x20];
3357 3358 3359

	struct mlx5_ifc_qpc_bits qpc;

3360
	u8         reserved_at_800[0x80];
3361 3362 3363 3364
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3365
	u8         reserved_at_8[0x18];
3366 3367 3368

	u8         syndrome[0x20];

3369
	u8         reserved_at_40[0x40];
3370 3371 3372 3373
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3374
	u8         reserved_at_10[0x10];
3375

3376
	u8         reserved_at_20[0x10];
3377 3378
	u8         op_mod[0x10];

3379
	u8         reserved_at_40[0x8];
3380 3381
	u8         qpn[0x18];

3382
	u8         reserved_at_60[0x20];
3383 3384 3385

	u8         opt_param_mask[0x20];

3386
	u8         reserved_at_a0[0x20];
3387 3388 3389

	struct mlx5_ifc_qpc_bits qpc;

3390
	u8         reserved_at_800[0x80];
3391 3392 3393 3394
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3395
	u8         reserved_at_8[0x18];
3396 3397 3398

	u8         syndrome[0x20];

3399
	u8         reserved_at_40[0x40];
3400 3401 3402 3403
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3404
	u8         reserved_at_10[0x10];
3405

3406
	u8         reserved_at_20[0x10];
3407 3408
	u8         op_mod[0x10];

3409
	u8         reserved_at_40[0x8];
3410 3411
	u8         qpn[0x18];

3412
	u8         reserved_at_60[0x20];
3413 3414 3415

	u8         opt_param_mask[0x20];

3416
	u8         reserved_at_a0[0x20];
3417 3418 3419

	struct mlx5_ifc_qpc_bits qpc;

3420
	u8         reserved_at_800[0x80];
3421 3422
};

S
Saeed Mahameed 已提交
3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3447 3448
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3449
	u8         reserved_at_8[0x18];
3450 3451 3452

	u8         syndrome[0x20];

3453
	u8         reserved_at_40[0x40];
3454 3455 3456

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3457
	u8         reserved_at_280[0x600];
3458 3459 3460 3461 3462 3463

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3464
	u8         reserved_at_10[0x10];
3465

3466
	u8         reserved_at_20[0x10];
3467 3468
	u8         op_mod[0x10];

3469
	u8         reserved_at_40[0x8];
3470 3471
	u8         xrc_srqn[0x18];

3472
	u8         reserved_at_60[0x20];
3473 3474 3475 3476 3477 3478 3479 3480 3481
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3482
	u8         reserved_at_8[0x18];
3483 3484 3485

	u8         syndrome[0x20];

3486
	u8         reserved_at_40[0x20];
3487

3488
	u8         reserved_at_60[0x18];
3489 3490 3491 3492 3493 3494
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3495
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3496 3497 3498 3499
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3500
	u8         reserved_at_10[0x10];
3501

3502
	u8         reserved_at_20[0x10];
3503 3504 3505
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3506
	u8         reserved_at_41[0xf];
3507 3508
	u8         vport_number[0x10];

3509
	u8         reserved_at_60[0x20];
3510 3511 3512 3513
};

struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3514
	u8         reserved_at_8[0x18];
3515 3516 3517

	u8         syndrome[0x20];

3518
	u8         reserved_at_40[0x40];
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3544
	u8         reserved_at_680[0xa00];
3545 3546 3547 3548 3549 3550 3551 3552
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3553
	u8         reserved_at_10[0x10];
3554

3555
	u8         reserved_at_20[0x10];
3556 3557 3558
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3559 3560
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3561 3562
	u8         vport_number[0x10];

3563
	u8         reserved_at_60[0x60];
3564 3565

	u8         clear[0x1];
3566
	u8         reserved_at_c1[0x1f];
3567

3568
	u8         reserved_at_e0[0x20];
3569 3570 3571 3572
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3573
	u8         reserved_at_8[0x18];
3574 3575 3576

	u8         syndrome[0x20];

3577
	u8         reserved_at_40[0x40];
3578 3579 3580 3581 3582 3583

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3584
	u8         reserved_at_10[0x10];
3585

3586
	u8         reserved_at_20[0x10];
3587 3588
	u8         op_mod[0x10];

3589
	u8         reserved_at_40[0x8];
3590 3591
	u8         tisn[0x18];

3592
	u8         reserved_at_60[0x20];
3593 3594 3595 3596
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3597
	u8         reserved_at_8[0x18];
3598 3599 3600

	u8         syndrome[0x20];

3601
	u8         reserved_at_40[0xc0];
3602 3603 3604 3605 3606 3607

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3608
	u8         reserved_at_10[0x10];
3609

3610
	u8         reserved_at_20[0x10];
3611 3612
	u8         op_mod[0x10];

3613
	u8         reserved_at_40[0x8];
3614 3615
	u8         tirn[0x18];

3616
	u8         reserved_at_60[0x20];
3617 3618 3619 3620
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3621
	u8         reserved_at_8[0x18];
3622 3623 3624

	u8         syndrome[0x20];

3625
	u8         reserved_at_40[0x40];
3626 3627 3628

	struct mlx5_ifc_srqc_bits srq_context_entry;

3629
	u8         reserved_at_280[0x600];
3630 3631 3632 3633 3634 3635

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3636
	u8         reserved_at_10[0x10];
3637

3638
	u8         reserved_at_20[0x10];
3639 3640
	u8         op_mod[0x10];

3641
	u8         reserved_at_40[0x8];
3642 3643
	u8         srqn[0x18];

3644
	u8         reserved_at_60[0x20];
3645 3646 3647 3648
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3649
	u8         reserved_at_8[0x18];
3650 3651 3652

	u8         syndrome[0x20];

3653
	u8         reserved_at_40[0xc0];
3654 3655 3656 3657 3658 3659

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3660
	u8         reserved_at_10[0x10];
3661

3662
	u8         reserved_at_20[0x10];
3663 3664
	u8         op_mod[0x10];

3665
	u8         reserved_at_40[0x8];
3666 3667
	u8         sqn[0x18];

3668
	u8         reserved_at_60[0x20];
3669 3670 3671 3672
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3673
	u8         reserved_at_8[0x18];
3674 3675 3676

	u8         syndrome[0x20];

3677
	u8         dump_fill_mkey[0x20];
3678 3679

	u8         resd_lkey[0x20];
3680 3681 3682 3683

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3684 3685 3686 3687
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3688
	u8         reserved_at_10[0x10];
3689

3690
	u8         reserved_at_20[0x10];
3691 3692
	u8         op_mod[0x10];

3693
	u8         reserved_at_40[0x40];
3694 3695
};

3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

3729 3730
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
3731
	u8         reserved_at_8[0x18];
3732 3733 3734

	u8         syndrome[0x20];

3735
	u8         reserved_at_40[0xc0];
3736 3737 3738 3739 3740 3741

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
3742
	u8         reserved_at_10[0x10];
3743

3744
	u8         reserved_at_20[0x10];
3745 3746
	u8         op_mod[0x10];

3747
	u8         reserved_at_40[0x8];
3748 3749
	u8         rqtn[0x18];

3750
	u8         reserved_at_60[0x20];
3751 3752 3753 3754
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
3755
	u8         reserved_at_8[0x18];
3756 3757 3758

	u8         syndrome[0x20];

3759
	u8         reserved_at_40[0xc0];
3760 3761 3762 3763 3764 3765

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
3766
	u8         reserved_at_10[0x10];
3767

3768
	u8         reserved_at_20[0x10];
3769 3770
	u8         op_mod[0x10];

3771
	u8         reserved_at_40[0x8];
3772 3773
	u8         rqn[0x18];

3774
	u8         reserved_at_60[0x20];
3775 3776 3777 3778
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
3779
	u8         reserved_at_8[0x18];
3780 3781 3782

	u8         syndrome[0x20];

3783
	u8         reserved_at_40[0x40];
3784 3785 3786 3787 3788 3789

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
3790
	u8         reserved_at_10[0x10];
3791

3792
	u8         reserved_at_20[0x10];
3793 3794 3795
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3796
	u8         reserved_at_50[0x10];
3797

3798
	u8         reserved_at_60[0x20];
3799 3800 3801 3802
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
3803
	u8         reserved_at_8[0x18];
3804 3805 3806

	u8         syndrome[0x20];

3807
	u8         reserved_at_40[0xc0];
3808 3809 3810 3811 3812 3813

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
3814
	u8         reserved_at_10[0x10];
3815

3816
	u8         reserved_at_20[0x10];
3817 3818
	u8         op_mod[0x10];

3819
	u8         reserved_at_40[0x8];
3820 3821
	u8         rmpn[0x18];

3822
	u8         reserved_at_60[0x20];
3823 3824 3825 3826
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
3827
	u8         reserved_at_8[0x18];
3828 3829 3830

	u8         syndrome[0x20];

3831
	u8         reserved_at_40[0x40];
3832 3833 3834

	u8         opt_param_mask[0x20];

3835
	u8         reserved_at_a0[0x20];
3836 3837 3838

	struct mlx5_ifc_qpc_bits qpc;

3839
	u8         reserved_at_800[0x80];
3840 3841 3842 3843 3844 3845

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
3846
	u8         reserved_at_10[0x10];
3847

3848
	u8         reserved_at_20[0x10];
3849 3850
	u8         op_mod[0x10];

3851
	u8         reserved_at_40[0x8];
3852 3853
	u8         qpn[0x18];

3854
	u8         reserved_at_60[0x20];
3855 3856 3857 3858
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
3859
	u8         reserved_at_8[0x18];
3860 3861 3862

	u8         syndrome[0x20];

3863
	u8         reserved_at_40[0x40];
3864 3865 3866

	u8         rx_write_requests[0x20];

3867
	u8         reserved_at_a0[0x20];
3868 3869 3870

	u8         rx_read_requests[0x20];

3871
	u8         reserved_at_e0[0x20];
3872 3873 3874

	u8         rx_atomic_requests[0x20];

3875
	u8         reserved_at_120[0x20];
3876 3877 3878

	u8         rx_dct_connect[0x20];

3879
	u8         reserved_at_160[0x20];
3880 3881 3882

	u8         out_of_buffer[0x20];

3883
	u8         reserved_at_1a0[0x20];
3884 3885 3886

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

	u8         reserved_at_320[0x4e0];
3908 3909 3910 3911
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
3912
	u8         reserved_at_10[0x10];
3913

3914
	u8         reserved_at_20[0x10];
3915 3916
	u8         op_mod[0x10];

3917
	u8         reserved_at_40[0x80];
3918 3919

	u8         clear[0x1];
3920
	u8         reserved_at_c1[0x1f];
3921

3922
	u8         reserved_at_e0[0x18];
3923 3924 3925 3926 3927
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
3928
	u8         reserved_at_8[0x18];
3929 3930 3931

	u8         syndrome[0x20];

3932
	u8         reserved_at_40[0x10];
3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
3946
	u8         reserved_at_10[0x10];
3947

3948
	u8         reserved_at_20[0x10];
3949 3950
	u8         op_mod[0x10];

3951
	u8         reserved_at_40[0x10];
3952 3953
	u8         function_id[0x10];

3954
	u8         reserved_at_60[0x20];
3955 3956 3957 3958
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
3959
	u8         reserved_at_8[0x18];
3960 3961 3962

	u8         syndrome[0x20];

3963
	u8         reserved_at_40[0x40];
3964 3965 3966 3967 3968 3969

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
3970
	u8         reserved_at_10[0x10];
3971

3972
	u8         reserved_at_20[0x10];
3973 3974 3975
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3976
	u8         reserved_at_41[0xf];
3977 3978
	u8         vport_number[0x10];

3979
	u8         reserved_at_60[0x5];
3980
	u8         allowed_list_type[0x3];
3981
	u8         reserved_at_68[0x18];
3982 3983 3984 3985
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
3986
	u8         reserved_at_8[0x18];
3987 3988 3989

	u8         syndrome[0x20];

3990
	u8         reserved_at_40[0x40];
3991 3992 3993

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

3994
	u8         reserved_at_280[0x600];
3995 3996 3997 3998 3999 4000 4001 4002

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4003
	u8         reserved_at_10[0x10];
4004

4005
	u8         reserved_at_20[0x10];
4006 4007
	u8         op_mod[0x10];

4008
	u8         reserved_at_40[0x8];
4009 4010 4011
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4012
	u8         reserved_at_61[0x1f];
4013 4014 4015 4016
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4017
	u8         reserved_at_8[0x18];
4018 4019 4020

	u8         syndrome[0x20];

4021
	u8         reserved_at_40[0x40];
4022 4023 4024 4025 4026 4027

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4028
	u8         reserved_at_10[0x10];
4029

4030
	u8         reserved_at_20[0x10];
4031 4032
	u8         op_mod[0x10];

4033
	u8         reserved_at_40[0x40];
4034 4035 4036 4037
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4038
	u8         reserved_at_8[0x18];
4039 4040 4041

	u8         syndrome[0x20];

4042
	u8         reserved_at_40[0xa0];
4043

4044
	u8         reserved_at_e0[0x13];
4045 4046 4047 4048 4049
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4050
	u8         reserved_at_140[0xc0];
4051 4052 4053 4054
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4055
	u8         reserved_at_10[0x10];
4056

4057
	u8         reserved_at_20[0x10];
4058 4059
	u8         op_mod[0x10];

4060
	u8         reserved_at_40[0x60];
4061

4062
	u8         reserved_at_a0[0x8];
4063 4064
	u8         table_index[0x18];

4065
	u8         reserved_at_c0[0x140];
4066 4067 4068 4069
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4070
	u8         reserved_at_8[0x18];
4071 4072 4073

	u8         syndrome[0x20];

4074
	u8         reserved_at_40[0x10];
4075 4076
	u8         current_issi[0x10];

4077
	u8         reserved_at_60[0xa0];
4078

4079
	u8         reserved_at_100[76][0x8];
4080 4081 4082 4083 4084
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4085
	u8         reserved_at_10[0x10];
4086

4087
	u8         reserved_at_20[0x10];
4088 4089
	u8         op_mod[0x10];

4090
	u8         reserved_at_40[0x40];
4091 4092
};

4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4112 4113
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4114
	u8         reserved_at_8[0x18];
4115 4116 4117

	u8         syndrome[0x20];

4118
	u8         reserved_at_40[0x40];
4119 4120 4121 4122 4123 4124

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4125
	u8         reserved_at_10[0x10];
4126

4127
	u8         reserved_at_20[0x10];
4128 4129 4130
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4131
	u8         reserved_at_41[0xb];
4132
	u8         port_num[0x4];
4133 4134
	u8         vport_number[0x10];

4135
	u8         reserved_at_60[0x10];
4136 4137 4138
	u8         pkey_index[0x10];
};

4139 4140 4141 4142 4143 4144
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4145 4146
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4147
	u8         reserved_at_8[0x18];
4148 4149 4150

	u8         syndrome[0x20];

4151
	u8         reserved_at_40[0x20];
4152 4153

	u8         gids_num[0x10];
4154
	u8         reserved_at_70[0x10];
4155 4156 4157 4158 4159 4160

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4161
	u8         reserved_at_10[0x10];
4162

4163
	u8         reserved_at_20[0x10];
4164 4165 4166
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4167
	u8         reserved_at_41[0xb];
4168
	u8         port_num[0x4];
4169 4170
	u8         vport_number[0x10];

4171
	u8         reserved_at_60[0x10];
4172 4173 4174 4175 4176
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4177
	u8         reserved_at_8[0x18];
4178 4179 4180

	u8         syndrome[0x20];

4181
	u8         reserved_at_40[0x40];
4182 4183 4184 4185 4186 4187

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4188
	u8         reserved_at_10[0x10];
4189

4190
	u8         reserved_at_20[0x10];
4191 4192 4193
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4194
	u8         reserved_at_41[0xb];
4195
	u8         port_num[0x4];
4196 4197
	u8         vport_number[0x10];

4198
	u8         reserved_at_60[0x20];
4199 4200 4201 4202
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4203
	u8         reserved_at_8[0x18];
4204 4205 4206

	u8         syndrome[0x20];

4207
	u8         reserved_at_40[0x40];
4208 4209 4210 4211 4212 4213

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4214
	u8         reserved_at_10[0x10];
4215

4216
	u8         reserved_at_20[0x10];
4217 4218
	u8         op_mod[0x10];

4219
	u8         reserved_at_40[0x40];
4220 4221 4222 4223
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4224
	u8         reserved_at_8[0x18];
4225 4226 4227

	u8         syndrome[0x20];

4228
	u8         reserved_at_40[0x80];
4229

4230
	u8         reserved_at_c0[0x8];
4231
	u8         level[0x8];
4232
	u8         reserved_at_d0[0x8];
4233 4234
	u8         log_size[0x8];

4235
	u8         reserved_at_e0[0x120];
4236 4237 4238 4239
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4240
	u8         reserved_at_10[0x10];
4241

4242
	u8         reserved_at_20[0x10];
4243 4244
	u8         op_mod[0x10];

4245
	u8         reserved_at_40[0x40];
4246 4247

	u8         table_type[0x8];
4248
	u8         reserved_at_88[0x18];
4249

4250
	u8         reserved_at_a0[0x8];
4251 4252
	u8         table_id[0x18];

4253
	u8         reserved_at_c0[0x140];
4254 4255 4256 4257
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4258
	u8         reserved_at_8[0x18];
4259 4260 4261

	u8         syndrome[0x20];

4262
	u8         reserved_at_40[0x1c0];
4263 4264 4265 4266 4267 4268

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4269
	u8         reserved_at_10[0x10];
4270

4271
	u8         reserved_at_20[0x10];
4272 4273
	u8         op_mod[0x10];

4274
	u8         reserved_at_40[0x40];
4275 4276

	u8         table_type[0x8];
4277
	u8         reserved_at_88[0x18];
4278

4279
	u8         reserved_at_a0[0x8];
4280 4281
	u8         table_id[0x18];

4282
	u8         reserved_at_c0[0x40];
4283 4284 4285

	u8         flow_index[0x20];

4286
	u8         reserved_at_120[0xe0];
4287 4288 4289 4290 4291 4292 4293 4294 4295 4296
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4297
	u8         reserved_at_8[0x18];
4298 4299 4300

	u8         syndrome[0x20];

4301
	u8         reserved_at_40[0xa0];
4302 4303 4304

	u8         start_flow_index[0x20];

4305
	u8         reserved_at_100[0x20];
4306 4307 4308

	u8         end_flow_index[0x20];

4309
	u8         reserved_at_140[0xa0];
4310

4311
	u8         reserved_at_1e0[0x18];
4312 4313 4314 4315
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4316
	u8         reserved_at_1200[0xe00];
4317 4318 4319 4320
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4321
	u8         reserved_at_10[0x10];
4322

4323
	u8         reserved_at_20[0x10];
4324 4325
	u8         op_mod[0x10];

4326
	u8         reserved_at_40[0x40];
4327 4328

	u8         table_type[0x8];
4329
	u8         reserved_at_88[0x18];
4330

4331
	u8         reserved_at_a0[0x8];
4332 4333 4334 4335
	u8         table_id[0x18];

	u8         group_id[0x20];

4336
	u8         reserved_at_e0[0x120];
4337 4338
};

4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

	u8         reserved_at_e0[0x10];
	u8         flow_counter_id[0x10];
};

4367 4368
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4369
	u8         reserved_at_8[0x18];
4370 4371 4372

	u8         syndrome[0x20];

4373
	u8         reserved_at_40[0x40];
4374 4375 4376 4377 4378 4379

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4380
	u8         reserved_at_10[0x10];
4381

4382
	u8         reserved_at_20[0x10];
4383 4384 4385
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4386
	u8         reserved_at_41[0xf];
4387 4388
	u8         vport_number[0x10];

4389
	u8         reserved_at_60[0x20];
4390 4391 4392 4393
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4394
	u8         reserved_at_8[0x18];
4395 4396 4397

	u8         syndrome[0x20];

4398
	u8         reserved_at_40[0x40];
4399 4400 4401
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4402
	u8         reserved_at_0[0x1c];
4403 4404 4405 4406 4407 4408 4409 4410
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4411
	u8         reserved_at_10[0x10];
4412

4413
	u8         reserved_at_20[0x10];
4414 4415 4416
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4417
	u8         reserved_at_41[0xf];
4418 4419 4420 4421 4422 4423 4424
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4425 4426
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4427
	u8         reserved_at_8[0x18];
4428 4429 4430

	u8         syndrome[0x20];

4431
	u8         reserved_at_40[0x40];
4432 4433 4434

	struct mlx5_ifc_eqc_bits eq_context_entry;

4435
	u8         reserved_at_280[0x40];
4436 4437 4438

	u8         event_bitmask[0x40];

4439
	u8         reserved_at_300[0x580];
4440 4441 4442 4443 4444 4445

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4446
	u8         reserved_at_10[0x10];
4447

4448
	u8         reserved_at_20[0x10];
4449 4450
	u8         op_mod[0x10];

4451
	u8         reserved_at_40[0x18];
4452 4453
	u8         eq_number[0x8];

4454
	u8         reserved_at_60[0x20];
4455 4456
};

4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4536 4537
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4538
	u8         reserved_at_8[0x18];
4539 4540 4541

	u8         syndrome[0x20];

4542
	u8         reserved_at_40[0x40];
4543 4544 4545

	struct mlx5_ifc_dctc_bits dct_context_entry;

4546
	u8         reserved_at_280[0x180];
4547 4548 4549 4550
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4551
	u8         reserved_at_10[0x10];
4552

4553
	u8         reserved_at_20[0x10];
4554 4555
	u8         op_mod[0x10];

4556
	u8         reserved_at_40[0x8];
4557 4558
	u8         dctn[0x18];

4559
	u8         reserved_at_60[0x20];
4560 4561 4562 4563
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4564
	u8         reserved_at_8[0x18];
4565 4566 4567

	u8         syndrome[0x20];

4568
	u8         reserved_at_40[0x40];
4569 4570 4571

	struct mlx5_ifc_cqc_bits cq_context;

4572
	u8         reserved_at_280[0x600];
4573 4574 4575 4576 4577 4578

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
4579
	u8         reserved_at_10[0x10];
4580

4581
	u8         reserved_at_20[0x10];
4582 4583
	u8         op_mod[0x10];

4584
	u8         reserved_at_40[0x8];
4585 4586
	u8         cqn[0x18];

4587
	u8         reserved_at_60[0x20];
4588 4589 4590 4591
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
4592
	u8         reserved_at_8[0x18];
4593 4594 4595

	u8         syndrome[0x20];

4596
	u8         reserved_at_40[0x20];
4597 4598 4599

	u8         enable[0x1];
	u8         tag_enable[0x1];
4600
	u8         reserved_at_62[0x1e];
4601 4602 4603 4604
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
4605
	u8         reserved_at_10[0x10];
4606

4607
	u8         reserved_at_20[0x10];
4608 4609
	u8         op_mod[0x10];

4610
	u8         reserved_at_40[0x18];
4611 4612 4613
	u8         priority[0x4];
	u8         cong_protocol[0x4];

4614
	u8         reserved_at_60[0x20];
4615 4616 4617 4618
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
4619
	u8         reserved_at_8[0x18];
4620 4621 4622

	u8         syndrome[0x20];

4623
	u8         reserved_at_40[0x40];
4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636

	u8         cur_flows[0x20];

	u8         sum_flows[0x20];

	u8         cnp_ignored_high[0x20];

	u8         cnp_ignored_low[0x20];

	u8         cnp_handled_high[0x20];

	u8         cnp_handled_low[0x20];

4637
	u8         reserved_at_140[0x100];
4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

	u8         ecn_marked_roce_packets_high[0x20];

	u8         ecn_marked_roce_packets_low[0x20];

	u8         cnps_sent_high[0x20];

	u8         cnps_sent_low[0x20];

4653
	u8         reserved_at_320[0x560];
4654 4655 4656 4657
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
4658
	u8         reserved_at_10[0x10];
4659

4660
	u8         reserved_at_20[0x10];
4661 4662 4663
	u8         op_mod[0x10];

	u8         clear[0x1];
4664
	u8         reserved_at_41[0x1f];
4665

4666
	u8         reserved_at_60[0x20];
4667 4668 4669 4670
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
4671
	u8         reserved_at_8[0x18];
4672 4673 4674

	u8         syndrome[0x20];

4675
	u8         reserved_at_40[0x40];
4676 4677 4678 4679 4680 4681

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
4682
	u8         reserved_at_10[0x10];
4683

4684
	u8         reserved_at_20[0x10];
4685 4686
	u8         op_mod[0x10];

4687
	u8         reserved_at_40[0x1c];
4688 4689
	u8         cong_protocol[0x4];

4690
	u8         reserved_at_60[0x20];
4691 4692 4693 4694
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
4695
	u8         reserved_at_8[0x18];
4696 4697 4698

	u8         syndrome[0x20];

4699
	u8         reserved_at_40[0x40];
4700 4701 4702 4703 4704 4705

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
4706
	u8         reserved_at_10[0x10];
4707

4708
	u8         reserved_at_20[0x10];
4709 4710
	u8         op_mod[0x10];

4711
	u8         reserved_at_40[0x40];
4712 4713 4714 4715
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
4716
	u8         reserved_at_8[0x18];
4717 4718 4719

	u8         syndrome[0x20];

4720
	u8         reserved_at_40[0x40];
4721 4722 4723 4724
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
4725
	u8         reserved_at_10[0x10];
4726

4727
	u8         reserved_at_20[0x10];
4728 4729
	u8         op_mod[0x10];

4730
	u8         reserved_at_40[0x8];
4731 4732
	u8         qpn[0x18];

4733
	u8         reserved_at_60[0x20];
4734 4735 4736 4737
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
4738
	u8         reserved_at_8[0x18];
4739 4740 4741

	u8         syndrome[0x20];

4742
	u8         reserved_at_40[0x40];
4743 4744 4745 4746
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
4747
	u8         reserved_at_10[0x10];
4748

4749
	u8         reserved_at_20[0x10];
4750 4751
	u8         op_mod[0x10];

4752
	u8         reserved_at_40[0x8];
4753 4754
	u8         qpn[0x18];

4755
	u8         reserved_at_60[0x20];
4756 4757 4758 4759
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
4760
	u8         reserved_at_8[0x18];
4761 4762 4763

	u8         syndrome[0x20];

4764
	u8         reserved_at_40[0x40];
4765 4766 4767 4768
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
4769
	u8         reserved_at_10[0x10];
4770

4771
	u8         reserved_at_20[0x10];
4772 4773 4774
	u8         op_mod[0x10];

	u8         error[0x1];
4775
	u8         reserved_at_41[0x4];
4776 4777
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
4778

4779 4780
	u8         reserved_at_60[0x8];
	u8         token[0x18];
4781 4782 4783 4784
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
4785
	u8         reserved_at_8[0x18];
4786 4787 4788

	u8         syndrome[0x20];

4789
	u8         reserved_at_40[0x40];
4790 4791 4792 4793
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
4794
	u8         reserved_at_10[0x10];
4795

4796
	u8         reserved_at_20[0x10];
4797 4798
	u8         op_mod[0x10];

4799
	u8         reserved_at_40[0x40];
4800 4801 4802 4803
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
4804
	u8         reserved_at_8[0x18];
4805 4806 4807

	u8         syndrome[0x20];

4808
	u8         reserved_at_40[0x40];
4809 4810 4811 4812
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
4813
	u8         reserved_at_10[0x10];
4814

4815
	u8         reserved_at_20[0x10];
4816 4817 4818
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4819
	u8         reserved_at_41[0xf];
4820 4821
	u8         vport_number[0x10];

4822
	u8         reserved_at_60[0x18];
4823
	u8         admin_state[0x4];
4824
	u8         reserved_at_7c[0x4];
4825 4826 4827 4828
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
4829
	u8         reserved_at_8[0x18];
4830 4831 4832

	u8         syndrome[0x20];

4833
	u8         reserved_at_40[0x40];
4834 4835
};

4836
struct mlx5_ifc_modify_tis_bitmask_bits {
4837
	u8         reserved_at_0[0x20];
4838

4839 4840 4841
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
4842 4843 4844
	u8         prio[0x1];
};

4845 4846
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
4847
	u8         reserved_at_10[0x10];
4848

4849
	u8         reserved_at_20[0x10];
4850 4851
	u8         op_mod[0x10];

4852
	u8         reserved_at_40[0x8];
4853 4854
	u8         tisn[0x18];

4855
	u8         reserved_at_60[0x20];
4856

4857
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
4858

4859
	u8         reserved_at_c0[0x40];
4860 4861 4862 4863

	struct mlx5_ifc_tisc_bits ctx;
};

4864
struct mlx5_ifc_modify_tir_bitmask_bits {
4865
	u8	   reserved_at_0[0x20];
4866

4867
	u8         reserved_at_20[0x1b];
4868
	u8         self_lb_en[0x1];
4869 4870 4871
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
4872 4873 4874
	u8         lro[0x1];
};

4875 4876
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
4877
	u8         reserved_at_8[0x18];
4878 4879 4880

	u8         syndrome[0x20];

4881
	u8         reserved_at_40[0x40];
4882 4883 4884 4885
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
4886
	u8         reserved_at_10[0x10];
4887

4888
	u8         reserved_at_20[0x10];
4889 4890
	u8         op_mod[0x10];

4891
	u8         reserved_at_40[0x8];
4892 4893
	u8         tirn[0x18];

4894
	u8         reserved_at_60[0x20];
4895

4896
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
4897

4898
	u8         reserved_at_c0[0x40];
4899 4900 4901 4902 4903 4904

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
4905
	u8         reserved_at_8[0x18];
4906 4907 4908

	u8         syndrome[0x20];

4909
	u8         reserved_at_40[0x40];
4910 4911 4912 4913
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
4914
	u8         reserved_at_10[0x10];
4915

4916
	u8         reserved_at_20[0x10];
4917 4918 4919
	u8         op_mod[0x10];

	u8         sq_state[0x4];
4920
	u8         reserved_at_44[0x4];
4921 4922
	u8         sqn[0x18];

4923
	u8         reserved_at_60[0x20];
4924 4925 4926

	u8         modify_bitmask[0x40];

4927
	u8         reserved_at_c0[0x40];
4928 4929 4930 4931

	struct mlx5_ifc_sqc_bits ctx;
};

4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

4969 4970
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
4971
	u8         reserved_at_8[0x18];
4972 4973 4974

	u8         syndrome[0x20];

4975
	u8         reserved_at_40[0x40];
4976 4977
};

4978
struct mlx5_ifc_rqt_bitmask_bits {
4979
	u8	   reserved_at_0[0x20];
4980

4981
	u8         reserved_at_20[0x1f];
4982 4983 4984
	u8         rqn_list[0x1];
};

4985 4986
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
4987
	u8         reserved_at_10[0x10];
4988

4989
	u8         reserved_at_20[0x10];
4990 4991
	u8         op_mod[0x10];

4992
	u8         reserved_at_40[0x8];
4993 4994
	u8         rqtn[0x18];

4995
	u8         reserved_at_60[0x20];
4996

4997
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
4998

4999
	u8         reserved_at_c0[0x40];
5000 5001 5002 5003 5004 5005

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5006
	u8         reserved_at_8[0x18];
5007 5008 5009

	u8         syndrome[0x20];

5010
	u8         reserved_at_40[0x40];
5011 5012
};

5013 5014 5015 5016 5017
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_MODIFY_RQ_COUNTER_SET_ID = 1ULL << 3,
};

5018 5019
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5020
	u8         reserved_at_10[0x10];
5021

5022
	u8         reserved_at_20[0x10];
5023 5024 5025
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5026
	u8         reserved_at_44[0x4];
5027 5028
	u8         rqn[0x18];

5029
	u8         reserved_at_60[0x20];
5030 5031 5032

	u8         modify_bitmask[0x40];

5033
	u8         reserved_at_c0[0x40];
5034 5035 5036 5037 5038 5039

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5040
	u8         reserved_at_8[0x18];
5041 5042 5043

	u8         syndrome[0x20];

5044
	u8         reserved_at_40[0x40];
5045 5046
};

5047
struct mlx5_ifc_rmp_bitmask_bits {
5048
	u8	   reserved_at_0[0x20];
5049

5050
	u8         reserved_at_20[0x1f];
5051 5052 5053
	u8         lwm[0x1];
};

5054 5055
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5056
	u8         reserved_at_10[0x10];
5057

5058
	u8         reserved_at_20[0x10];
5059 5060 5061
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5062
	u8         reserved_at_44[0x4];
5063 5064
	u8         rmpn[0x18];

5065
	u8         reserved_at_60[0x20];
5066

5067
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5068

5069
	u8         reserved_at_c0[0x40];
5070 5071 5072 5073 5074 5075

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5076
	u8         reserved_at_8[0x18];
5077 5078 5079

	u8         syndrome[0x20];

5080
	u8         reserved_at_40[0x40];
5081 5082 5083
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5084 5085 5086
	u8         reserved_at_0[0x16];
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5087
	u8         min_inline[0x1];
5088 5089 5090
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5091 5092 5093
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5094
	u8         reserved_at_1f[0x1];
5095 5096 5097 5098
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5099
	u8         reserved_at_10[0x10];
5100

5101
	u8         reserved_at_20[0x10];
5102 5103 5104
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5105
	u8         reserved_at_41[0xf];
5106 5107 5108 5109
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5110
	u8         reserved_at_80[0x780];
5111 5112 5113 5114 5115 5116

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5117
	u8         reserved_at_8[0x18];
5118 5119 5120

	u8         syndrome[0x20];

5121
	u8         reserved_at_40[0x40];
5122 5123 5124 5125
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5126
	u8         reserved_at_10[0x10];
5127

5128
	u8         reserved_at_20[0x10];
5129 5130 5131
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5132
	u8         reserved_at_41[0xb];
5133
	u8         port_num[0x4];
5134 5135
	u8         vport_number[0x10];

5136
	u8         reserved_at_60[0x20];
5137 5138 5139 5140 5141 5142

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5143
	u8         reserved_at_8[0x18];
5144 5145 5146

	u8         syndrome[0x20];

5147
	u8         reserved_at_40[0x40];
5148 5149 5150 5151 5152 5153 5154 5155 5156
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5157
	u8         reserved_at_10[0x10];
5158

5159
	u8         reserved_at_20[0x10];
5160 5161
	u8         op_mod[0x10];

5162
	u8         reserved_at_40[0x8];
5163 5164 5165 5166 5167 5168
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5169
	u8         reserved_at_280[0x600];
5170 5171 5172 5173 5174 5175

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5176
	u8         reserved_at_8[0x18];
5177 5178 5179

	u8         syndrome[0x20];

5180
	u8         reserved_at_40[0x40];
5181 5182 5183 5184
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5185
	u8         reserved_at_10[0x10];
5186

5187
	u8         reserved_at_20[0x10];
5188 5189
	u8         op_mod[0x10];

5190
	u8         reserved_at_40[0x18];
5191 5192 5193 5194 5195
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5196
	u8         reserved_at_62[0x1e];
5197 5198 5199 5200
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5201
	u8         reserved_at_8[0x18];
5202 5203 5204

	u8         syndrome[0x20];

5205
	u8         reserved_at_40[0x40];
5206 5207 5208 5209
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5210
	u8         reserved_at_10[0x10];
5211

5212
	u8         reserved_at_20[0x10];
5213 5214
	u8         op_mod[0x10];

5215
	u8         reserved_at_40[0x1c];
5216 5217 5218 5219
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5220
	u8         reserved_at_80[0x80];
5221 5222 5223 5224 5225 5226

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5227
	u8         reserved_at_8[0x18];
5228 5229 5230 5231 5232

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5233
	u8         reserved_at_60[0x20];
5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5246
	u8         reserved_at_10[0x10];
5247

5248
	u8         reserved_at_20[0x10];
5249 5250
	u8         op_mod[0x10];

5251
	u8         reserved_at_40[0x10];
5252 5253 5254 5255 5256 5257 5258 5259 5260
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5261
	u8         reserved_at_8[0x18];
5262 5263 5264

	u8         syndrome[0x20];

5265
	u8         reserved_at_40[0x40];
5266 5267 5268 5269 5270 5271

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5272
	u8         reserved_at_10[0x10];
5273

5274
	u8         reserved_at_20[0x10];
5275 5276 5277
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5278
	u8         reserved_at_50[0x8];
5279 5280
	u8         port[0x8];

5281
	u8         reserved_at_60[0x20];
5282 5283 5284 5285 5286 5287

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5288
	u8         reserved_at_8[0x18];
5289 5290 5291

	u8         syndrome[0x20];

5292
	u8         reserved_at_40[0x40];
5293 5294 5295 5296
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5297
	u8         reserved_at_10[0x10];
5298

5299
	u8         reserved_at_20[0x10];
5300 5301
	u8         op_mod[0x10];

5302
	u8         reserved_at_40[0x40];
5303 5304 5305 5306
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5307
	u8         reserved_at_8[0x18];
5308 5309 5310

	u8         syndrome[0x20];

5311
	u8         reserved_at_40[0x40];
5312 5313 5314 5315
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5316
	u8         reserved_at_10[0x10];
5317

5318
	u8         reserved_at_20[0x10];
5319 5320
	u8         op_mod[0x10];

5321
	u8         reserved_at_40[0x8];
5322 5323
	u8         qpn[0x18];

5324
	u8         reserved_at_60[0x20];
5325 5326 5327

	u8         opt_param_mask[0x20];

5328
	u8         reserved_at_a0[0x20];
5329 5330 5331

	struct mlx5_ifc_qpc_bits qpc;

5332
	u8         reserved_at_800[0x80];
5333 5334 5335 5336
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5337
	u8         reserved_at_8[0x18];
5338 5339 5340

	u8         syndrome[0x20];

5341
	u8         reserved_at_40[0x40];
5342 5343 5344 5345
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5346
	u8         reserved_at_10[0x10];
5347

5348
	u8         reserved_at_20[0x10];
5349 5350
	u8         op_mod[0x10];

5351
	u8         reserved_at_40[0x8];
5352 5353
	u8         qpn[0x18];

5354
	u8         reserved_at_60[0x20];
5355 5356 5357

	u8         opt_param_mask[0x20];

5358
	u8         reserved_at_a0[0x20];
5359 5360 5361

	struct mlx5_ifc_qpc_bits qpc;

5362
	u8         reserved_at_800[0x80];
5363 5364 5365 5366
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5367
	u8         reserved_at_8[0x18];
5368 5369 5370

	u8         syndrome[0x20];

5371
	u8         reserved_at_40[0x40];
5372 5373 5374 5375 5376 5377 5378 5379

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5380
	u8         reserved_at_10[0x10];
5381

5382
	u8         reserved_at_20[0x10];
5383 5384
	u8         op_mod[0x10];

5385
	u8         reserved_at_40[0x40];
5386 5387 5388 5389
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5390
	u8         reserved_at_10[0x10];
5391

5392
	u8         reserved_at_20[0x10];
5393 5394
	u8         op_mod[0x10];

5395
	u8         reserved_at_40[0x18];
5396 5397
	u8         eq_number[0x8];

5398
	u8         reserved_at_60[0x20];
5399 5400 5401 5402 5403 5404

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5405
	u8         reserved_at_8[0x18];
5406 5407 5408

	u8         syndrome[0x20];

5409
	u8         reserved_at_40[0x40];
5410 5411 5412 5413
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5414
	u8         reserved_at_8[0x18];
5415 5416 5417

	u8         syndrome[0x20];

5418
	u8         reserved_at_40[0x20];
5419 5420 5421 5422
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5423
	u8         reserved_at_10[0x10];
5424

5425
	u8         reserved_at_20[0x10];
5426 5427
	u8         op_mod[0x10];

5428
	u8         reserved_at_40[0x10];
5429 5430
	u8         function_id[0x10];

5431
	u8         reserved_at_60[0x20];
5432 5433 5434 5435
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5436
	u8         reserved_at_8[0x18];
5437 5438 5439

	u8         syndrome[0x20];

5440
	u8         reserved_at_40[0x40];
5441 5442 5443 5444
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5445
	u8         reserved_at_10[0x10];
5446

5447
	u8         reserved_at_20[0x10];
5448 5449
	u8         op_mod[0x10];

5450
	u8         reserved_at_40[0x8];
5451 5452
	u8         dctn[0x18];

5453
	u8         reserved_at_60[0x20];
5454 5455 5456 5457
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5458
	u8         reserved_at_8[0x18];
5459 5460 5461

	u8         syndrome[0x20];

5462
	u8         reserved_at_40[0x20];
5463 5464 5465 5466
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5467
	u8         reserved_at_10[0x10];
5468

5469
	u8         reserved_at_20[0x10];
5470 5471
	u8         op_mod[0x10];

5472
	u8         reserved_at_40[0x10];
5473 5474
	u8         function_id[0x10];

5475
	u8         reserved_at_60[0x20];
5476 5477 5478 5479
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5480
	u8         reserved_at_8[0x18];
5481 5482 5483

	u8         syndrome[0x20];

5484
	u8         reserved_at_40[0x40];
5485 5486 5487 5488
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5489
	u8         reserved_at_10[0x10];
5490

5491
	u8         reserved_at_20[0x10];
5492 5493
	u8         op_mod[0x10];

5494
	u8         reserved_at_40[0x8];
5495 5496
	u8         qpn[0x18];

5497
	u8         reserved_at_60[0x20];
5498 5499 5500 5501

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5524 5525
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5526
	u8         reserved_at_8[0x18];
5527 5528 5529

	u8         syndrome[0x20];

5530
	u8         reserved_at_40[0x40];
5531 5532 5533 5534
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5535
	u8         reserved_at_10[0x10];
5536

5537
	u8         reserved_at_20[0x10];
5538 5539
	u8         op_mod[0x10];

5540
	u8         reserved_at_40[0x8];
5541 5542
	u8         xrc_srqn[0x18];

5543
	u8         reserved_at_60[0x20];
5544 5545 5546 5547
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5548
	u8         reserved_at_8[0x18];
5549 5550 5551

	u8         syndrome[0x20];

5552
	u8         reserved_at_40[0x40];
5553 5554 5555 5556
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5557
	u8         reserved_at_10[0x10];
5558

5559
	u8         reserved_at_20[0x10];
5560 5561
	u8         op_mod[0x10];

5562
	u8         reserved_at_40[0x8];
5563 5564
	u8         tisn[0x18];

5565
	u8         reserved_at_60[0x20];
5566 5567 5568 5569
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
5570
	u8         reserved_at_8[0x18];
5571 5572 5573

	u8         syndrome[0x20];

5574
	u8         reserved_at_40[0x40];
5575 5576 5577 5578
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
5579
	u8         reserved_at_10[0x10];
5580

5581
	u8         reserved_at_20[0x10];
5582 5583
	u8         op_mod[0x10];

5584
	u8         reserved_at_40[0x8];
5585 5586
	u8         tirn[0x18];

5587
	u8         reserved_at_60[0x20];
5588 5589 5590 5591
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
5592
	u8         reserved_at_8[0x18];
5593 5594 5595

	u8         syndrome[0x20];

5596
	u8         reserved_at_40[0x40];
5597 5598 5599 5600
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
5601
	u8         reserved_at_10[0x10];
5602

5603
	u8         reserved_at_20[0x10];
5604 5605
	u8         op_mod[0x10];

5606
	u8         reserved_at_40[0x8];
5607 5608
	u8         srqn[0x18];

5609
	u8         reserved_at_60[0x20];
5610 5611 5612 5613
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
5614
	u8         reserved_at_8[0x18];
5615 5616 5617

	u8         syndrome[0x20];

5618
	u8         reserved_at_40[0x40];
5619 5620 5621 5622
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
5623
	u8         reserved_at_10[0x10];
5624

5625
	u8         reserved_at_20[0x10];
5626 5627
	u8         op_mod[0x10];

5628
	u8         reserved_at_40[0x8];
5629 5630
	u8         sqn[0x18];

5631
	u8         reserved_at_60[0x20];
5632 5633
};

5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

5658 5659
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
5660
	u8         reserved_at_8[0x18];
5661 5662 5663

	u8         syndrome[0x20];

5664
	u8         reserved_at_40[0x40];
5665 5666 5667 5668
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
5669
	u8         reserved_at_10[0x10];
5670

5671
	u8         reserved_at_20[0x10];
5672 5673
	u8         op_mod[0x10];

5674
	u8         reserved_at_40[0x8];
5675 5676
	u8         rqtn[0x18];

5677
	u8         reserved_at_60[0x20];
5678 5679 5680 5681
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
5682
	u8         reserved_at_8[0x18];
5683 5684 5685

	u8         syndrome[0x20];

5686
	u8         reserved_at_40[0x40];
5687 5688 5689 5690
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
5691
	u8         reserved_at_10[0x10];
5692

5693
	u8         reserved_at_20[0x10];
5694 5695
	u8         op_mod[0x10];

5696
	u8         reserved_at_40[0x8];
5697 5698
	u8         rqn[0x18];

5699
	u8         reserved_at_60[0x20];
5700 5701 5702 5703
};

struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
5704
	u8         reserved_at_8[0x18];
5705 5706 5707

	u8         syndrome[0x20];

5708
	u8         reserved_at_40[0x40];
5709 5710 5711 5712
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
5713
	u8         reserved_at_10[0x10];
5714

5715
	u8         reserved_at_20[0x10];
5716 5717
	u8         op_mod[0x10];

5718
	u8         reserved_at_40[0x8];
5719 5720
	u8         rmpn[0x18];

5721
	u8         reserved_at_60[0x20];
5722 5723 5724 5725
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
5726
	u8         reserved_at_8[0x18];
5727 5728 5729

	u8         syndrome[0x20];

5730
	u8         reserved_at_40[0x40];
5731 5732 5733 5734
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
5735
	u8         reserved_at_10[0x10];
5736

5737
	u8         reserved_at_20[0x10];
5738 5739
	u8         op_mod[0x10];

5740
	u8         reserved_at_40[0x8];
5741 5742
	u8         qpn[0x18];

5743
	u8         reserved_at_60[0x20];
5744 5745 5746 5747
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
5748
	u8         reserved_at_8[0x18];
5749 5750 5751

	u8         syndrome[0x20];

5752
	u8         reserved_at_40[0x40];
5753 5754 5755 5756
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
5757
	u8         reserved_at_10[0x10];
5758

5759
	u8         reserved_at_20[0x10];
5760 5761
	u8         op_mod[0x10];

5762
	u8         reserved_at_40[0x8];
5763 5764
	u8         psvn[0x18];

5765
	u8         reserved_at_60[0x20];
5766 5767 5768 5769
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
5770
	u8         reserved_at_8[0x18];
5771 5772 5773

	u8         syndrome[0x20];

5774
	u8         reserved_at_40[0x40];
5775 5776 5777 5778
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
5779
	u8         reserved_at_10[0x10];
5780

5781
	u8         reserved_at_20[0x10];
5782 5783
	u8         op_mod[0x10];

5784
	u8         reserved_at_40[0x8];
5785 5786
	u8         mkey_index[0x18];

5787
	u8         reserved_at_60[0x20];
5788 5789 5790 5791
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
5792
	u8         reserved_at_8[0x18];
5793 5794 5795

	u8         syndrome[0x20];

5796
	u8         reserved_at_40[0x40];
5797 5798 5799 5800
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
5801
	u8         reserved_at_10[0x10];
5802

5803
	u8         reserved_at_20[0x10];
5804 5805
	u8         op_mod[0x10];

5806 5807 5808 5809 5810
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5811 5812

	u8         table_type[0x8];
5813
	u8         reserved_at_88[0x18];
5814

5815
	u8         reserved_at_a0[0x8];
5816 5817
	u8         table_id[0x18];

5818
	u8         reserved_at_c0[0x140];
5819 5820 5821 5822
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
5823
	u8         reserved_at_8[0x18];
5824 5825 5826

	u8         syndrome[0x20];

5827
	u8         reserved_at_40[0x40];
5828 5829 5830 5831
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
5832
	u8         reserved_at_10[0x10];
5833

5834
	u8         reserved_at_20[0x10];
5835 5836
	u8         op_mod[0x10];

5837 5838 5839 5840 5841
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5842 5843

	u8         table_type[0x8];
5844
	u8         reserved_at_88[0x18];
5845

5846
	u8         reserved_at_a0[0x8];
5847 5848 5849 5850
	u8         table_id[0x18];

	u8         group_id[0x20];

5851
	u8         reserved_at_e0[0x120];
5852 5853 5854 5855
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
5856
	u8         reserved_at_8[0x18];
5857 5858 5859

	u8         syndrome[0x20];

5860
	u8         reserved_at_40[0x40];
5861 5862 5863 5864
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
5865
	u8         reserved_at_10[0x10];
5866

5867
	u8         reserved_at_20[0x10];
5868 5869
	u8         op_mod[0x10];

5870
	u8         reserved_at_40[0x18];
5871 5872
	u8         eq_number[0x8];

5873
	u8         reserved_at_60[0x20];
5874 5875 5876 5877
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
5878
	u8         reserved_at_8[0x18];
5879 5880 5881

	u8         syndrome[0x20];

5882
	u8         reserved_at_40[0x40];
5883 5884 5885 5886
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
5887
	u8         reserved_at_10[0x10];
5888

5889
	u8         reserved_at_20[0x10];
5890 5891
	u8         op_mod[0x10];

5892
	u8         reserved_at_40[0x8];
5893 5894
	u8         dctn[0x18];

5895
	u8         reserved_at_60[0x20];
5896 5897 5898 5899
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
5900
	u8         reserved_at_8[0x18];
5901 5902 5903

	u8         syndrome[0x20];

5904
	u8         reserved_at_40[0x40];
5905 5906 5907 5908
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
5909
	u8         reserved_at_10[0x10];
5910

5911
	u8         reserved_at_20[0x10];
5912 5913
	u8         op_mod[0x10];

5914
	u8         reserved_at_40[0x8];
5915 5916
	u8         cqn[0x18];

5917
	u8         reserved_at_60[0x20];
5918 5919 5920 5921
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
5922
	u8         reserved_at_8[0x18];
5923 5924 5925

	u8         syndrome[0x20];

5926
	u8         reserved_at_40[0x40];
5927 5928 5929 5930
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
5931
	u8         reserved_at_10[0x10];
5932

5933
	u8         reserved_at_20[0x10];
5934 5935
	u8         op_mod[0x10];

5936
	u8         reserved_at_40[0x20];
5937

5938
	u8         reserved_at_60[0x10];
5939 5940 5941 5942 5943
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
5944
	u8         reserved_at_8[0x18];
5945 5946 5947

	u8         syndrome[0x20];

5948
	u8         reserved_at_40[0x40];
5949 5950 5951 5952
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
5953
	u8         reserved_at_10[0x10];
5954

5955
	u8         reserved_at_20[0x10];
5956 5957
	u8         op_mod[0x10];

5958
	u8         reserved_at_40[0x60];
5959

5960
	u8         reserved_at_a0[0x8];
5961 5962
	u8         table_index[0x18];

5963
	u8         reserved_at_c0[0x140];
5964 5965 5966 5967
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
5968
	u8         reserved_at_8[0x18];
5969 5970 5971

	u8         syndrome[0x20];

5972
	u8         reserved_at_40[0x40];
5973 5974 5975 5976
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
5977
	u8         reserved_at_10[0x10];
5978

5979
	u8         reserved_at_20[0x10];
5980 5981
	u8         op_mod[0x10];

5982 5983 5984 5985 5986
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
5987 5988

	u8         table_type[0x8];
5989
	u8         reserved_at_88[0x18];
5990

5991
	u8         reserved_at_a0[0x8];
5992 5993
	u8         table_id[0x18];

5994
	u8         reserved_at_c0[0x40];
5995 5996 5997

	u8         flow_index[0x20];

5998
	u8         reserved_at_120[0xe0];
5999 6000 6001 6002
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6003
	u8         reserved_at_8[0x18];
6004 6005 6006

	u8         syndrome[0x20];

6007
	u8         reserved_at_40[0x40];
6008 6009 6010 6011
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6012
	u8         reserved_at_10[0x10];
6013

6014
	u8         reserved_at_20[0x10];
6015 6016
	u8         op_mod[0x10];

6017
	u8         reserved_at_40[0x8];
6018 6019
	u8         xrcd[0x18];

6020
	u8         reserved_at_60[0x20];
6021 6022 6023 6024
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6025
	u8         reserved_at_8[0x18];
6026 6027 6028

	u8         syndrome[0x20];

6029
	u8         reserved_at_40[0x40];
6030 6031 6032 6033
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6034
	u8         reserved_at_10[0x10];
6035

6036
	u8         reserved_at_20[0x10];
6037 6038
	u8         op_mod[0x10];

6039
	u8         reserved_at_40[0x8];
6040 6041
	u8         uar[0x18];

6042
	u8         reserved_at_60[0x20];
6043 6044 6045 6046
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6047
	u8         reserved_at_8[0x18];
6048 6049 6050

	u8         syndrome[0x20];

6051
	u8         reserved_at_40[0x40];
6052 6053 6054 6055
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6056
	u8         reserved_at_10[0x10];
6057

6058
	u8         reserved_at_20[0x10];
6059 6060
	u8         op_mod[0x10];

6061
	u8         reserved_at_40[0x8];
6062 6063
	u8         transport_domain[0x18];

6064
	u8         reserved_at_60[0x20];
6065 6066 6067 6068
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6069
	u8         reserved_at_8[0x18];
6070 6071 6072

	u8         syndrome[0x20];

6073
	u8         reserved_at_40[0x40];
6074 6075 6076 6077
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6078
	u8         reserved_at_10[0x10];
6079

6080
	u8         reserved_at_20[0x10];
6081 6082
	u8         op_mod[0x10];

6083
	u8         reserved_at_40[0x18];
6084 6085
	u8         counter_set_id[0x8];

6086
	u8         reserved_at_60[0x20];
6087 6088 6089 6090
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6091
	u8         reserved_at_8[0x18];
6092 6093 6094

	u8         syndrome[0x20];

6095
	u8         reserved_at_40[0x40];
6096 6097 6098 6099
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6100
	u8         reserved_at_10[0x10];
6101

6102
	u8         reserved_at_20[0x10];
6103 6104
	u8         op_mod[0x10];

6105
	u8         reserved_at_40[0x8];
6106 6107
	u8         pd[0x18];

6108
	u8         reserved_at_60[0x20];
6109 6110
};

6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130 6131 6132
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6157 6158
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6159
	u8         reserved_at_8[0x18];
6160 6161 6162

	u8         syndrome[0x20];

6163
	u8         reserved_at_40[0x8];
6164 6165
	u8         xrc_srqn[0x18];

6166
	u8         reserved_at_60[0x20];
6167 6168 6169 6170
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6171
	u8         reserved_at_10[0x10];
6172

6173
	u8         reserved_at_20[0x10];
6174 6175
	u8         op_mod[0x10];

6176
	u8         reserved_at_40[0x40];
6177 6178 6179

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6180
	u8         reserved_at_280[0x600];
6181 6182 6183 6184 6185 6186

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6187
	u8         reserved_at_8[0x18];
6188 6189 6190

	u8         syndrome[0x20];

6191
	u8         reserved_at_40[0x8];
6192 6193
	u8         tisn[0x18];

6194
	u8         reserved_at_60[0x20];
6195 6196 6197 6198
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6199
	u8         reserved_at_10[0x10];
6200

6201
	u8         reserved_at_20[0x10];
6202 6203
	u8         op_mod[0x10];

6204
	u8         reserved_at_40[0xc0];
6205 6206 6207 6208 6209 6210

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6211
	u8         reserved_at_8[0x18];
6212 6213 6214

	u8         syndrome[0x20];

6215
	u8         reserved_at_40[0x8];
6216 6217
	u8         tirn[0x18];

6218
	u8         reserved_at_60[0x20];
6219 6220 6221 6222
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6223
	u8         reserved_at_10[0x10];
6224

6225
	u8         reserved_at_20[0x10];
6226 6227
	u8         op_mod[0x10];

6228
	u8         reserved_at_40[0xc0];
6229 6230 6231 6232 6233 6234

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6235
	u8         reserved_at_8[0x18];
6236 6237 6238

	u8         syndrome[0x20];

6239
	u8         reserved_at_40[0x8];
6240 6241
	u8         srqn[0x18];

6242
	u8         reserved_at_60[0x20];
6243 6244 6245 6246
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6247
	u8         reserved_at_10[0x10];
6248

6249
	u8         reserved_at_20[0x10];
6250 6251
	u8         op_mod[0x10];

6252
	u8         reserved_at_40[0x40];
6253 6254 6255

	struct mlx5_ifc_srqc_bits srq_context_entry;

6256
	u8         reserved_at_280[0x600];
6257 6258 6259 6260 6261 6262

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6263
	u8         reserved_at_8[0x18];
6264 6265 6266

	u8         syndrome[0x20];

6267
	u8         reserved_at_40[0x8];
6268 6269
	u8         sqn[0x18];

6270
	u8         reserved_at_60[0x20];
6271 6272 6273 6274
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6275
	u8         reserved_at_10[0x10];
6276

6277
	u8         reserved_at_20[0x10];
6278 6279
	u8         op_mod[0x10];

6280
	u8         reserved_at_40[0xc0];
6281 6282 6283 6284

	struct mlx5_ifc_sqc_bits ctx;
};

6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6315 6316
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6317
	u8         reserved_at_8[0x18];
6318 6319 6320

	u8         syndrome[0x20];

6321
	u8         reserved_at_40[0x8];
6322 6323
	u8         rqtn[0x18];

6324
	u8         reserved_at_60[0x20];
6325 6326 6327 6328
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6329
	u8         reserved_at_10[0x10];
6330

6331
	u8         reserved_at_20[0x10];
6332 6333
	u8         op_mod[0x10];

6334
	u8         reserved_at_40[0xc0];
6335 6336 6337 6338 6339 6340

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6341
	u8         reserved_at_8[0x18];
6342 6343 6344

	u8         syndrome[0x20];

6345
	u8         reserved_at_40[0x8];
6346 6347
	u8         rqn[0x18];

6348
	u8         reserved_at_60[0x20];
6349 6350 6351 6352
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6353
	u8         reserved_at_10[0x10];
6354

6355
	u8         reserved_at_20[0x10];
6356 6357
	u8         op_mod[0x10];

6358
	u8         reserved_at_40[0xc0];
6359 6360 6361 6362 6363 6364

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6365
	u8         reserved_at_8[0x18];
6366 6367 6368

	u8         syndrome[0x20];

6369
	u8         reserved_at_40[0x8];
6370 6371
	u8         rmpn[0x18];

6372
	u8         reserved_at_60[0x20];
6373 6374 6375 6376
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6377
	u8         reserved_at_10[0x10];
6378

6379
	u8         reserved_at_20[0x10];
6380 6381
	u8         op_mod[0x10];

6382
	u8         reserved_at_40[0xc0];
6383 6384 6385 6386 6387 6388

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6389
	u8         reserved_at_8[0x18];
6390 6391 6392

	u8         syndrome[0x20];

6393
	u8         reserved_at_40[0x8];
6394 6395
	u8         qpn[0x18];

6396
	u8         reserved_at_60[0x20];
6397 6398 6399 6400
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6401
	u8         reserved_at_10[0x10];
6402

6403
	u8         reserved_at_20[0x10];
6404 6405
	u8         op_mod[0x10];

6406
	u8         reserved_at_40[0x40];
6407 6408 6409

	u8         opt_param_mask[0x20];

6410
	u8         reserved_at_a0[0x20];
6411 6412 6413

	struct mlx5_ifc_qpc_bits qpc;

6414
	u8         reserved_at_800[0x80];
6415 6416 6417 6418 6419 6420

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6421
	u8         reserved_at_8[0x18];
6422 6423 6424

	u8         syndrome[0x20];

6425
	u8         reserved_at_40[0x40];
6426

6427
	u8         reserved_at_80[0x8];
6428 6429
	u8         psv0_index[0x18];

6430
	u8         reserved_at_a0[0x8];
6431 6432
	u8         psv1_index[0x18];

6433
	u8         reserved_at_c0[0x8];
6434 6435
	u8         psv2_index[0x18];

6436
	u8         reserved_at_e0[0x8];
6437 6438 6439 6440 6441
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6442
	u8         reserved_at_10[0x10];
6443

6444
	u8         reserved_at_20[0x10];
6445 6446 6447
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6448
	u8         reserved_at_44[0x4];
6449 6450
	u8         pd[0x18];

6451
	u8         reserved_at_60[0x20];
6452 6453 6454 6455
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6456
	u8         reserved_at_8[0x18];
6457 6458 6459

	u8         syndrome[0x20];

6460
	u8         reserved_at_40[0x8];
6461 6462
	u8         mkey_index[0x18];

6463
	u8         reserved_at_60[0x20];
6464 6465 6466 6467
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6468
	u8         reserved_at_10[0x10];
6469

6470
	u8         reserved_at_20[0x10];
6471 6472
	u8         op_mod[0x10];

6473
	u8         reserved_at_40[0x20];
6474 6475

	u8         pg_access[0x1];
6476
	u8         reserved_at_61[0x1f];
6477 6478 6479

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6480
	u8         reserved_at_280[0x80];
6481 6482 6483

	u8         translations_octword_actual_size[0x20];

6484
	u8         reserved_at_320[0x560];
6485 6486 6487 6488 6489 6490

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6491
	u8         reserved_at_8[0x18];
6492 6493 6494

	u8         syndrome[0x20];

6495
	u8         reserved_at_40[0x8];
6496 6497
	u8         table_id[0x18];

6498
	u8         reserved_at_60[0x20];
6499 6500 6501 6502
};

struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6503
	u8         reserved_at_10[0x10];
6504

6505
	u8         reserved_at_20[0x10];
6506 6507
	u8         op_mod[0x10];

6508 6509 6510 6511 6512
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6513 6514

	u8         table_type[0x8];
6515
	u8         reserved_at_88[0x18];
6516

6517
	u8         reserved_at_a0[0x20];
6518

6519 6520 6521
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_c2[0x2];
6522
	u8         table_miss_mode[0x4];
6523
	u8         level[0x8];
6524
	u8         reserved_at_d0[0x8];
6525 6526
	u8         log_size[0x8];

6527
	u8         reserved_at_e0[0x8];
6528 6529
	u8         table_miss_id[0x18];

6530 6531 6532 6533
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
6534 6535 6536 6537
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
6538
	u8         reserved_at_8[0x18];
6539 6540 6541

	u8         syndrome[0x20];

6542
	u8         reserved_at_40[0x8];
6543 6544
	u8         group_id[0x18];

6545
	u8         reserved_at_60[0x20];
6546 6547 6548 6549 6550 6551 6552 6553 6554 6555
};

enum {
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
6556
	u8         reserved_at_10[0x10];
6557

6558
	u8         reserved_at_20[0x10];
6559 6560
	u8         op_mod[0x10];

6561 6562 6563 6564 6565
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6566 6567

	u8         table_type[0x8];
6568
	u8         reserved_at_88[0x18];
6569

6570
	u8         reserved_at_a0[0x8];
6571 6572
	u8         table_id[0x18];

6573
	u8         reserved_at_c0[0x20];
6574 6575 6576

	u8         start_flow_index[0x20];

6577
	u8         reserved_at_100[0x20];
6578 6579 6580

	u8         end_flow_index[0x20];

6581
	u8         reserved_at_140[0xa0];
6582

6583
	u8         reserved_at_1e0[0x18];
6584 6585 6586 6587
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

6588
	u8         reserved_at_1200[0xe00];
6589 6590 6591 6592
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
6593
	u8         reserved_at_8[0x18];
6594 6595 6596

	u8         syndrome[0x20];

6597
	u8         reserved_at_40[0x18];
6598 6599
	u8         eq_number[0x8];

6600
	u8         reserved_at_60[0x20];
6601 6602 6603 6604
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
6605
	u8         reserved_at_10[0x10];
6606

6607
	u8         reserved_at_20[0x10];
6608 6609
	u8         op_mod[0x10];

6610
	u8         reserved_at_40[0x40];
6611 6612 6613

	struct mlx5_ifc_eqc_bits eq_context_entry;

6614
	u8         reserved_at_280[0x40];
6615 6616 6617

	u8         event_bitmask[0x40];

6618
	u8         reserved_at_300[0x580];
6619 6620 6621 6622 6623 6624

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
6625
	u8         reserved_at_8[0x18];
6626 6627 6628

	u8         syndrome[0x20];

6629
	u8         reserved_at_40[0x8];
6630 6631
	u8         dctn[0x18];

6632
	u8         reserved_at_60[0x20];
6633 6634 6635 6636
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
6637
	u8         reserved_at_10[0x10];
6638

6639
	u8         reserved_at_20[0x10];
6640 6641
	u8         op_mod[0x10];

6642
	u8         reserved_at_40[0x40];
6643 6644 6645

	struct mlx5_ifc_dctc_bits dct_context_entry;

6646
	u8         reserved_at_280[0x180];
6647 6648 6649 6650
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
6651
	u8         reserved_at_8[0x18];
6652 6653 6654

	u8         syndrome[0x20];

6655
	u8         reserved_at_40[0x8];
6656 6657
	u8         cqn[0x18];

6658
	u8         reserved_at_60[0x20];
6659 6660 6661 6662
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
6663
	u8         reserved_at_10[0x10];
6664

6665
	u8         reserved_at_20[0x10];
6666 6667
	u8         op_mod[0x10];

6668
	u8         reserved_at_40[0x40];
6669 6670 6671

	struct mlx5_ifc_cqc_bits cq_context;

6672
	u8         reserved_at_280[0x600];
6673 6674 6675 6676 6677 6678

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
6679
	u8         reserved_at_8[0x18];
6680 6681 6682

	u8         syndrome[0x20];

6683
	u8         reserved_at_40[0x4];
6684 6685 6686
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6687
	u8         reserved_at_60[0x20];
6688 6689 6690 6691 6692 6693 6694 6695 6696
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
6697
	u8         reserved_at_10[0x10];
6698

6699
	u8         reserved_at_20[0x10];
6700 6701
	u8         op_mod[0x10];

6702
	u8         reserved_at_40[0x4];
6703 6704 6705
	u8         min_delay[0xc];
	u8         int_vector[0x10];

6706
	u8         reserved_at_60[0x20];
6707 6708 6709 6710
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
6711
	u8         reserved_at_8[0x18];
6712 6713 6714

	u8         syndrome[0x20];

6715
	u8         reserved_at_40[0x40];
6716 6717 6718 6719
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
6720
	u8         reserved_at_10[0x10];
6721

6722
	u8         reserved_at_20[0x10];
6723 6724
	u8         op_mod[0x10];

6725
	u8         reserved_at_40[0x8];
6726 6727
	u8         qpn[0x18];

6728
	u8         reserved_at_60[0x20];
6729 6730 6731 6732

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752 6753 6754 6755
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

6756 6757
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
6758
	u8         reserved_at_8[0x18];
6759 6760 6761

	u8         syndrome[0x20];

6762
	u8         reserved_at_40[0x40];
6763 6764 6765 6766 6767 6768 6769 6770
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
6771
	u8         reserved_at_10[0x10];
6772

6773
	u8         reserved_at_20[0x10];
6774 6775
	u8         op_mod[0x10];

6776
	u8         reserved_at_40[0x8];
6777 6778
	u8         xrc_srqn[0x18];

6779
	u8         reserved_at_60[0x10];
6780 6781 6782 6783 6784
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
6785
	u8         reserved_at_8[0x18];
6786 6787 6788

	u8         syndrome[0x20];

6789
	u8         reserved_at_40[0x40];
6790 6791 6792
};

enum {
S
Saeed Mahameed 已提交
6793 6794
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
6795 6796 6797 6798
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
6799
	u8         reserved_at_10[0x10];
6800

6801
	u8         reserved_at_20[0x10];
6802 6803
	u8         op_mod[0x10];

6804
	u8         reserved_at_40[0x8];
6805 6806
	u8         srq_number[0x18];

6807
	u8         reserved_at_60[0x10];
6808 6809 6810 6811 6812
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
6813
	u8         reserved_at_8[0x18];
6814 6815 6816

	u8         syndrome[0x20];

6817
	u8         reserved_at_40[0x40];
6818 6819 6820 6821
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
6822
	u8         reserved_at_10[0x10];
6823

6824
	u8         reserved_at_20[0x10];
6825 6826
	u8         op_mod[0x10];

6827
	u8         reserved_at_40[0x8];
6828 6829
	u8         dct_number[0x18];

6830
	u8         reserved_at_60[0x20];
6831 6832 6833 6834
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
6835
	u8         reserved_at_8[0x18];
6836 6837 6838

	u8         syndrome[0x20];

6839
	u8         reserved_at_40[0x8];
6840 6841
	u8         xrcd[0x18];

6842
	u8         reserved_at_60[0x20];
6843 6844 6845 6846
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
6847
	u8         reserved_at_10[0x10];
6848

6849
	u8         reserved_at_20[0x10];
6850 6851
	u8         op_mod[0x10];

6852
	u8         reserved_at_40[0x40];
6853 6854 6855 6856
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
6857
	u8         reserved_at_8[0x18];
6858 6859 6860

	u8         syndrome[0x20];

6861
	u8         reserved_at_40[0x8];
6862 6863
	u8         uar[0x18];

6864
	u8         reserved_at_60[0x20];
6865 6866 6867 6868
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
6869
	u8         reserved_at_10[0x10];
6870

6871
	u8         reserved_at_20[0x10];
6872 6873
	u8         op_mod[0x10];

6874
	u8         reserved_at_40[0x40];
6875 6876 6877 6878
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
6879
	u8         reserved_at_8[0x18];
6880 6881 6882

	u8         syndrome[0x20];

6883
	u8         reserved_at_40[0x8];
6884 6885
	u8         transport_domain[0x18];

6886
	u8         reserved_at_60[0x20];
6887 6888 6889 6890
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
6891
	u8         reserved_at_10[0x10];
6892

6893
	u8         reserved_at_20[0x10];
6894 6895
	u8         op_mod[0x10];

6896
	u8         reserved_at_40[0x40];
6897 6898 6899 6900
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
6901
	u8         reserved_at_8[0x18];
6902 6903 6904

	u8         syndrome[0x20];

6905
	u8         reserved_at_40[0x18];
6906 6907
	u8         counter_set_id[0x8];

6908
	u8         reserved_at_60[0x20];
6909 6910 6911 6912
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
6913
	u8         reserved_at_10[0x10];
6914

6915
	u8         reserved_at_20[0x10];
6916 6917
	u8         op_mod[0x10];

6918
	u8         reserved_at_40[0x40];
6919 6920 6921 6922
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
6923
	u8         reserved_at_8[0x18];
6924 6925 6926

	u8         syndrome[0x20];

6927
	u8         reserved_at_40[0x8];
6928 6929
	u8         pd[0x18];

6930
	u8         reserved_at_60[0x20];
6931 6932 6933
};

struct mlx5_ifc_alloc_pd_in_bits {
6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         flow_counter_id[0x10];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
6956
	u8         opcode[0x10];
6957
	u8         reserved_at_10[0x10];
6958

6959
	u8         reserved_at_20[0x10];
6960 6961
	u8         op_mod[0x10];

6962
	u8         reserved_at_40[0x40];
6963 6964 6965 6966
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6967
	u8         reserved_at_8[0x18];
6968 6969 6970

	u8         syndrome[0x20];

6971
	u8         reserved_at_40[0x40];
6972 6973 6974 6975
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6976
	u8         reserved_at_10[0x10];
6977

6978
	u8         reserved_at_20[0x10];
6979 6980
	u8         op_mod[0x10];

6981
	u8         reserved_at_40[0x20];
6982

6983
	u8         reserved_at_60[0x10];
6984 6985 6986
	u8         vxlan_udp_port[0x10];
};

S
Saeed Mahameed 已提交
6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010
struct mlx5_ifc_set_rate_limit_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_rate_limit_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
};

7011 7012
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7013
	u8         reserved_at_8[0x18];
7014 7015 7016

	u8         syndrome[0x20];

7017
	u8         reserved_at_40[0x40];
7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7029
	u8         reserved_at_10[0x10];
7030

7031
	u8         reserved_at_20[0x10];
7032 7033
	u8         op_mod[0x10];

7034
	u8         reserved_at_40[0x10];
7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7047
	u8         reserved_at_12[0x2];
7048
	u8         lane[0x4];
7049
	u8         reserved_at_18[0x8];
7050

7051
	u8         reserved_at_20[0x20];
7052

7053
	u8         reserved_at_40[0x7];
7054 7055 7056 7057 7058
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7059
	u8         reserved_at_60[0xc];
7060 7061 7062 7063
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7064
	u8         reserved_at_80[0x20];
7065 7066 7067 7068 7069 7070 7071
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7072
	u8         reserved_at_12[0x2];
7073
	u8         lane[0x4];
7074
	u8         reserved_at_18[0x8];
7075 7076

	u8         time_to_link_up[0x10];
7077
	u8         reserved_at_30[0xc];
7078 7079 7080 7081 7082
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7083
	u8         reserved_at_60[0x4];
7084 7085 7086 7087 7088 7089
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7090
	u8         reserved_at_a0[0x10];
7091 7092
	u8         height_sigma[0x10];

7093
	u8         reserved_at_c0[0x20];
7094

7095
	u8         reserved_at_e0[0x4];
7096 7097 7098
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7099
	u8         reserved_at_100[0x8];
7100
	u8         phase_eo_pos[0x8];
7101
	u8         reserved_at_110[0x8];
7102 7103 7104 7105 7106 7107 7108
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7109
	u8         reserved_at_0[0x8];
7110
	u8         local_port[0x8];
7111
	u8         reserved_at_10[0x10];
7112

7113
	u8         reserved_at_20[0x1c];
7114 7115
	u8         vl_hw_cap[0x4];

7116
	u8         reserved_at_40[0x1c];
7117 7118
	u8         vl_admin[0x4];

7119
	u8         reserved_at_60[0x1c];
7120 7121 7122 7123 7124 7125
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7126
	u8         reserved_at_10[0x4];
7127
	u8         admin_status[0x4];
7128
	u8         reserved_at_18[0x4];
7129 7130
	u8         oper_status[0x4];

7131
	u8         reserved_at_20[0x60];
7132 7133 7134
};

struct mlx5_ifc_ptys_reg_bits {
7135
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7136
	u8         an_disable_admin[0x1];
7137 7138
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7139
	u8         local_port[0x8];
7140
	u8         reserved_at_10[0xd];
7141 7142
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7143 7144
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7145 7146 7147 7148 7149 7150

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7151
	u8         reserved_at_a0[0x20];
7152 7153 7154 7155 7156 7157

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7158
	u8         reserved_at_100[0x20];
7159 7160 7161 7162 7163 7164

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7165
	u8         reserved_at_160[0x20];
7166 7167 7168

	u8         eth_proto_lp_advertise[0x20];

7169
	u8         reserved_at_1a0[0x60];
7170 7171
};

7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7183
struct mlx5_ifc_ptas_reg_bits {
7184
	u8         reserved_at_0[0x20];
7185 7186

	u8         algorithm_options[0x10];
7187
	u8         reserved_at_30[0x4];
7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7213
	u8         reserved_at_110[0x8];
7214 7215 7216 7217 7218
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7219
	u8         reserved_at_140[0x15];
7220 7221 7222 7223 7224 7225 7226
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7227
	u8         reserved_at_18[0x8];
7228

7229
	u8         reserved_at_20[0x20];
7230 7231 7232
};

struct mlx5_ifc_pqdr_reg_bits {
7233
	u8         reserved_at_0[0x8];
7234
	u8         local_port[0x8];
7235
	u8         reserved_at_10[0x5];
7236
	u8         prio[0x3];
7237
	u8         reserved_at_18[0x6];
7238 7239
	u8         mode[0x2];

7240
	u8         reserved_at_20[0x20];
7241

7242
	u8         reserved_at_40[0x10];
7243 7244
	u8         min_threshold[0x10];

7245
	u8         reserved_at_60[0x10];
7246 7247
	u8         max_threshold[0x10];

7248
	u8         reserved_at_80[0x10];
7249 7250
	u8         mark_probability_denominator[0x10];

7251
	u8         reserved_at_a0[0x60];
7252 7253 7254
};

struct mlx5_ifc_ppsc_reg_bits {
7255
	u8         reserved_at_0[0x8];
7256
	u8         local_port[0x8];
7257
	u8         reserved_at_10[0x10];
7258

7259
	u8         reserved_at_20[0x60];
7260

7261
	u8         reserved_at_80[0x1c];
7262 7263
	u8         wrps_admin[0x4];

7264
	u8         reserved_at_a0[0x1c];
7265 7266
	u8         wrps_status[0x4];

7267
	u8         reserved_at_c0[0x8];
7268
	u8         up_threshold[0x8];
7269
	u8         reserved_at_d0[0x8];
7270 7271
	u8         down_threshold[0x8];

7272
	u8         reserved_at_e0[0x20];
7273

7274
	u8         reserved_at_100[0x1c];
7275 7276
	u8         srps_admin[0x4];

7277
	u8         reserved_at_120[0x1c];
7278 7279
	u8         srps_status[0x4];

7280
	u8         reserved_at_140[0x40];
7281 7282 7283
};

struct mlx5_ifc_pplr_reg_bits {
7284
	u8         reserved_at_0[0x8];
7285
	u8         local_port[0x8];
7286
	u8         reserved_at_10[0x10];
7287

7288
	u8         reserved_at_20[0x8];
7289
	u8         lb_cap[0x8];
7290
	u8         reserved_at_30[0x8];
7291 7292 7293 7294
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7295
	u8         reserved_at_0[0x8];
7296
	u8         local_port[0x8];
7297
	u8         reserved_at_10[0x10];
7298

7299
	u8         reserved_at_20[0x20];
7300 7301 7302 7303

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7304
	u8         reserved_at_58[0x8];
7305 7306 7307 7308

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7309
	u8         reserved_at_80[0x20];
7310 7311 7312 7313 7314 7315
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7316
	u8         reserved_at_12[0x8];
7317 7318 7319
	u8         grp[0x6];

	u8         clr[0x1];
7320
	u8         reserved_at_21[0x1c];
7321 7322 7323 7324 7325
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7338
struct mlx5_ifc_ppad_reg_bits {
7339
	u8         reserved_at_0[0x3];
7340
	u8         single_mac[0x1];
7341
	u8         reserved_at_4[0x4];
7342 7343 7344 7345 7346
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7347
	u8         reserved_at_40[0x40];
7348 7349 7350
};

struct mlx5_ifc_pmtu_reg_bits {
7351
	u8         reserved_at_0[0x8];
7352
	u8         local_port[0x8];
7353
	u8         reserved_at_10[0x10];
7354 7355

	u8         max_mtu[0x10];
7356
	u8         reserved_at_30[0x10];
7357 7358

	u8         admin_mtu[0x10];
7359
	u8         reserved_at_50[0x10];
7360 7361

	u8         oper_mtu[0x10];
7362
	u8         reserved_at_70[0x10];
7363 7364 7365
};

struct mlx5_ifc_pmpr_reg_bits {
7366
	u8         reserved_at_0[0x8];
7367
	u8         module[0x8];
7368
	u8         reserved_at_10[0x10];
7369

7370
	u8         reserved_at_20[0x18];
7371 7372
	u8         attenuation_5g[0x8];

7373
	u8         reserved_at_40[0x18];
7374 7375
	u8         attenuation_7g[0x8];

7376
	u8         reserved_at_60[0x18];
7377 7378 7379 7380
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7381
	u8         reserved_at_0[0x8];
7382
	u8         module[0x8];
7383
	u8         reserved_at_10[0xc];
7384 7385
	u8         module_status[0x4];

7386
	u8         reserved_at_20[0x60];
7387 7388 7389 7390 7391 7392 7393
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7394
	u8         reserved_at_0[0x4];
7395 7396
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7397
	u8         reserved_at_10[0x10];
7398 7399

	u8         e[0x1];
7400
	u8         reserved_at_21[0x1f];
7401 7402 7403 7404
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7405
	u8         reserved_at_1[0x7];
7406
	u8         local_port[0x8];
7407
	u8         reserved_at_10[0x8];
7408 7409 7410 7411 7412 7413 7414 7415 7416 7417
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7418
	u8         reserved_at_a0[0x160];
7419 7420 7421
};

struct mlx5_ifc_pmaos_reg_bits {
7422
	u8         reserved_at_0[0x8];
7423
	u8         module[0x8];
7424
	u8         reserved_at_10[0x4];
7425
	u8         admin_status[0x4];
7426
	u8         reserved_at_18[0x4];
7427 7428 7429 7430
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7431
	u8         reserved_at_22[0x1c];
7432 7433
	u8         e[0x2];

7434
	u8         reserved_at_40[0x40];
7435 7436 7437
};

struct mlx5_ifc_plpc_reg_bits {
7438
	u8         reserved_at_0[0x4];
7439
	u8         profile_id[0xc];
7440
	u8         reserved_at_10[0x4];
7441
	u8         proto_mask[0x4];
7442
	u8         reserved_at_18[0x8];
7443

7444
	u8         reserved_at_20[0x10];
7445 7446
	u8         lane_speed[0x10];

7447
	u8         reserved_at_40[0x17];
7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7460
	u8         reserved_at_c0[0x80];
7461 7462 7463
};

struct mlx5_ifc_plib_reg_bits {
7464
	u8         reserved_at_0[0x8];
7465
	u8         local_port[0x8];
7466
	u8         reserved_at_10[0x8];
7467 7468
	u8         ib_port[0x8];

7469
	u8         reserved_at_20[0x60];
7470 7471 7472
};

struct mlx5_ifc_plbf_reg_bits {
7473
	u8         reserved_at_0[0x8];
7474
	u8         local_port[0x8];
7475
	u8         reserved_at_10[0xd];
7476 7477
	u8         lbf_mode[0x3];

7478
	u8         reserved_at_20[0x20];
7479 7480 7481
};

struct mlx5_ifc_pipg_reg_bits {
7482
	u8         reserved_at_0[0x8];
7483
	u8         local_port[0x8];
7484
	u8         reserved_at_10[0x10];
7485 7486

	u8         dic[0x1];
7487
	u8         reserved_at_21[0x19];
7488
	u8         ipg[0x4];
7489
	u8         reserved_at_3e[0x2];
7490 7491 7492
};

struct mlx5_ifc_pifr_reg_bits {
7493
	u8         reserved_at_0[0x8];
7494
	u8         local_port[0x8];
7495
	u8         reserved_at_10[0x10];
7496

7497
	u8         reserved_at_20[0xe0];
7498 7499 7500 7501 7502 7503 7504

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7505
	u8         reserved_at_0[0x8];
7506
	u8         local_port[0x8];
7507
	u8         reserved_at_10[0x10];
7508 7509

	u8         ppan[0x4];
7510
	u8         reserved_at_24[0x4];
7511
	u8         prio_mask_tx[0x8];
7512
	u8         reserved_at_30[0x8];
7513 7514 7515 7516
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7517
	u8         reserved_at_42[0x6];
7518
	u8         pfctx[0x8];
7519
	u8         reserved_at_50[0x10];
7520 7521 7522

	u8         pprx[0x1];
	u8         aprx[0x1];
7523
	u8         reserved_at_62[0x6];
7524
	u8         pfcrx[0x8];
7525
	u8         reserved_at_70[0x10];
7526

7527
	u8         reserved_at_80[0x80];
7528 7529 7530 7531
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
7532
	u8         reserved_at_4[0x4];
7533
	u8         local_port[0x8];
7534
	u8         reserved_at_10[0x10];
7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

7549
	u8         reserved_at_140[0x80];
7550 7551 7552
};

struct mlx5_ifc_peir_reg_bits {
7553
	u8         reserved_at_0[0x8];
7554
	u8         local_port[0x8];
7555
	u8         reserved_at_10[0x10];
7556

7557
	u8         reserved_at_20[0xc];
7558
	u8         error_count[0x4];
7559
	u8         reserved_at_30[0x10];
7560

7561
	u8         reserved_at_40[0xc];
7562
	u8         lane[0x4];
7563
	u8         reserved_at_50[0x8];
7564 7565 7566
	u8         error_type[0x8];
};

7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607 7608 7609 7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623
struct mlx5_ifc_pcam_enhanced_features_bits {
	u8         reserved_at_0[0x7e];

	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
	u8         reserved_at_0[0x7f];

	u8         pcie_performance_group[0x1];
};

struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

7624
struct mlx5_ifc_pcap_reg_bits {
7625
	u8         reserved_at_0[0x8];
7626
	u8         local_port[0x8];
7627
	u8         reserved_at_10[0x10];
7628 7629 7630 7631 7632 7633 7634

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7635
	u8         reserved_at_10[0x4];
7636
	u8         admin_status[0x4];
7637
	u8         reserved_at_18[0x4];
7638 7639 7640 7641
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7642
	u8         reserved_at_22[0x1c];
7643 7644
	u8         e[0x2];

7645
	u8         reserved_at_40[0x40];
7646 7647 7648
};

struct mlx5_ifc_pamp_reg_bits {
7649
	u8         reserved_at_0[0x8];
7650
	u8         opamp_group[0x8];
7651
	u8         reserved_at_10[0xc];
7652 7653 7654
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
7655
	u8         reserved_at_30[0x4];
7656 7657 7658 7659 7660
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

7661 7662 7663 7664 7665 7666 7667 7668 7669 7670
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

7671
struct mlx5_ifc_lane_2_module_mapping_bits {
7672
	u8         reserved_at_0[0x6];
7673
	u8         rx_lane[0x2];
7674
	u8         reserved_at_8[0x6];
7675
	u8         tx_lane[0x2];
7676
	u8         reserved_at_10[0x8];
7677 7678 7679 7680
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
7681
	u8         reserved_at_0[0x6];
7682 7683
	u8         lossy[0x1];
	u8         epsb[0x1];
7684
	u8         reserved_at_8[0xc];
7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
7696
	u8         reserved_at_0[0x18];
7697 7698
	u8         power_settings_level[0x8];

7699
	u8         reserved_at_20[0x60];
7700 7701 7702 7703
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
7704
	u8         reserved_at_1[0x1f];
7705

7706
	u8         reserved_at_20[0x60];
7707 7708 7709
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
7710
	u8         reserved_at_0[0x20];
7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
7723
	u8         reserved_at_41[0x7];
7724 7725 7726 7727 7728 7729 7730 7731
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

7732
	u8         reserved_at_80[0x20];
7733 7734 7735 7736 7737 7738 7739

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

7740
	u8         reserved_at_e0[0x1];
7741
	u8         grh[0x1];
7742
	u8         reserved_at_e2[0x2];
7743 7744 7745 7746 7747 7748 7749
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
7750
	u8         reserved_at_0[0x10];
7751 7752 7753 7754
	u8         function_id[0x10];

	u8         num_pages[0x20];

7755
	u8         reserved_at_40[0xa0];
7756 7757 7758
};

struct mlx5_ifc_eqe_bits {
7759
	u8         reserved_at_0[0x8];
7760
	u8         event_type[0x8];
7761
	u8         reserved_at_10[0x8];
7762 7763
	u8         event_sub_type[0x8];

7764
	u8         reserved_at_20[0xe0];
7765 7766 7767

	union mlx5_ifc_event_auto_bits event_data;

7768
	u8         reserved_at_1e0[0x10];
7769
	u8         signature[0x8];
7770
	u8         reserved_at_1f8[0x7];
7771 7772 7773 7774 7775 7776 7777 7778 7779
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
7780
	u8         reserved_at_8[0x18];
7781 7782 7783 7784 7785 7786

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
7787
	u8         reserved_at_77[0x9];
7788 7789 7790 7791 7792 7793 7794 7795

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
7796
	u8         reserved_at_1b7[0x9];
7797 7798 7799 7800 7801

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
7802
	u8         reserved_at_1f0[0x8];
7803 7804 7805 7806 7807 7808
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
7809
	u8         reserved_at_8[0x18];
7810 7811 7812 7813 7814 7815 7816 7817

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
7818
	u8         reserved_at_10[0x10];
7819

7820
	u8         reserved_at_20[0x10];
7821 7822 7823 7824 7825 7826 7827 7828
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

7829
	u8         reserved_at_1000[0x180];
7830 7831 7832 7833

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
7834
	u8         reserved_at_11b6[0xa];
7835 7836 7837

	u8         block_number[0x20];

7838
	u8         reserved_at_11e0[0x8];
7839 7840 7841 7842 7843 7844 7845 7846 7847
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
7848
	u8         reserved_at_38[0x6];
7849 7850 7851 7852
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

7934
	u8         reserved_at_40[0x40];
7935 7936 7937 7938

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
7939
	u8         reserved_at_b4[0x2];
7940 7941 7942 7943 7944 7945
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

7946
	u8         reserved_at_e0[0xf00];
7947 7948

	u8         initializing[0x1];
7949
	u8         reserved_at_fe1[0x4];
7950
	u8         nic_interface_supported[0x3];
7951
	u8         reserved_at_fe8[0x18];
7952 7953 7954 7955 7956

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

7957
	u8         reserved_at_1220[0x6e40];
7958

7959
	u8         reserved_at_8060[0x1f];
7960 7961 7962 7963 7964
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

7965
	u8         reserved_at_80a0[0x17fc0];
7966 7967
};

7968 7969 7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

	u8         reserved_at_80[0x80];

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];

	u8         reserved_at_1a0[0x60];
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8038
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8054
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8055 8056 8057 8058 8059 8060 8061
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8062
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8063 8064 8065 8066
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8067 8068
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8069
	u8         reserved_at_0[0x60e0];
8070 8071 8072 8073
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8074
	u8         reserved_at_0[0x200];
8075 8076 8077 8078
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8079
	u8         reserved_at_0[0x20060];
8080 8081
};

8082 8083
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8084
	u8         reserved_at_8[0x18];
8085 8086 8087

	u8         syndrome[0x20];

8088
	u8         reserved_at_40[0x40];
8089 8090 8091 8092
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8093
	u8         reserved_at_10[0x10];
8094

8095
	u8         reserved_at_20[0x10];
8096 8097
	u8         op_mod[0x10];

8098 8099 8100 8101 8102
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8103 8104

	u8         table_type[0x8];
8105
	u8         reserved_at_88[0x18];
8106

8107
	u8         reserved_at_a0[0x8];
8108 8109
	u8         table_id[0x18];

8110
	u8         reserved_at_c0[0x140];
8111 8112
};

8113
enum {
8114 8115
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8116 8117 8118 8119
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8120
	u8         reserved_at_8[0x18];
8121 8122 8123

	u8         syndrome[0x20];

8124
	u8         reserved_at_40[0x40];
8125 8126 8127 8128
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8129
	u8         reserved_at_10[0x10];
8130

8131
	u8         reserved_at_20[0x10];
8132 8133
	u8         op_mod[0x10];

8134 8135 8136
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8137

8138
	u8         reserved_at_60[0x10];
8139 8140 8141
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8142
	u8         reserved_at_88[0x18];
8143

8144
	u8         reserved_at_a0[0x8];
8145 8146
	u8         table_id[0x18];

8147
	u8         reserved_at_c0[0x4];
8148
	u8         table_miss_mode[0x4];
8149
	u8         reserved_at_c8[0x18];
8150

8151
	u8         reserved_at_e0[0x8];
8152 8153
	u8         table_miss_id[0x18];

8154 8155 8156 8157
	u8         reserved_at_100[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_120[0x80];
8158 8159
};

8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

8395
#endif /* MLX5_IFC_H */