ixgbe_main.c 209.3 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/sctp.h>
39
#include <linux/pkt_sched.h>
40
#include <linux/ipv6.h>
41
#include <linux/slab.h>
42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
45
#include <linux/if.h>
46
#include <linux/if_vlan.h>
47
#include <linux/prefetch.h>
48
#include <scsi/fc/fc_fcoe.h>
49 50 51

#include "ixgbe.h"
#include "ixgbe_common.h"
52
#include "ixgbe_dcb_82599.h"
53
#include "ixgbe_sriov.h"
54 55

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
56
static const char ixgbe_driver_string[] =
57
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
58
#ifdef IXGBE_FCOE
59 60
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
61 62 63 64
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
65
#define MAJ 3
D
Don Skidmore 已提交
66 67
#define MIN 9
#define BUILD 15
68
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
69
	__stringify(BUILD) "-k"
S
Stephen Hemminger 已提交
70
const char ixgbe_driver_version[] = DRV_VERSION;
71
static const char ixgbe_copyright[] =
D
Don Skidmore 已提交
72
				"Copyright (c) 1999-2012 Intel Corporation.";
73 74

static const struct ixgbe_info *ixgbe_info_tbl[] = {
75
	[board_82598] = &ixgbe_82598_info,
76
	[board_82599] = &ixgbe_82599_info,
77
	[board_X540] = &ixgbe_X540_info,
78 79 80 81 82 83 84 85 86 87
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
88
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
115
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
116
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
117 118 119 120 121
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

122
#ifdef CONFIG_IXGBE_DCA
123
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
124
			    void *p);
125 126 127 128 129 130 131
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

132 133 134
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
135
MODULE_PARM_DESC(max_vfs,
136
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
137 138
#endif /* CONFIG_PCI_IOV */

139 140 141 142 143
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

144 145 146 147 148
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

149 150 151 152 153
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

154 155 156 157 158 159 160 161 162 163 164
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
165
	/* flush memory to make sure state is correct before next watchdog */
166 167 168 169
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
275
		pr_info("%-15s %08x\n", reginfo->name,
276 277 278 279 280 281
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
282
		pr_err("%-15s", rname);
283
		for (j = 0; j < 8; j++)
284 285
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
286 287 288 289 290 291 292 293 294 295 296 297 298 299
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
300
	struct ixgbe_tx_buffer *tx_buffer;
301 302 303 304 305 306 307 308 309 310 311 312 313 314
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
315
		pr_info("Device Name     state            "
316
			"trans_start      last_rx\n");
317 318 319 320 321
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
322 323 324 325
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
326
	pr_info(" Register Name   Value\n");
327 328 329 330 331 332 333 334 335 336
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
337
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
338 339
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
340
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
341
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
342
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
343 344 345 346
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
368 369 370 371
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
372 373 374 375
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
376
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
377
			tx_buffer = &tx_ring->tx_buffer_info[i];
378
			u0 = (struct my_u0 *)tx_desc;
379
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
380
				" %04X  %p %016llX %p", i,
381 382
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
383 384 385 386 387
				(u64)dma_unmap_addr(tx_buffer, dma),
				dma_unmap_len(tx_buffer, len),
				tx_buffer->next_to_watch,
				(u64)tx_buffer->time_stamp,
				tx_buffer->skb);
388 389
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
390
				pr_cont(" NTC/U\n");
391
			else if (i == tx_ring->next_to_use)
392
				pr_cont(" NTU\n");
393
			else if (i == tx_ring->next_to_clean)
394
				pr_cont(" NTC\n");
395
			else
396
				pr_cont("\n");
397 398

			if (netif_msg_pktdata(adapter) &&
399
			    dma_unmap_len(tx_buffer, len) != 0)
400 401
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
402 403 404 405
					phys_to_virt(dma_unmap_addr(tx_buffer,
								    dma)),
					dma_unmap_len(tx_buffer, len),
					true);
406 407 408 409 410 411
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
412
	pr_info("Queue [NTU] [NTC]\n");
413 414
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
415 416
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
447 448 449 450
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
451 452
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
453
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
454 455 456 457 458
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
459
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
460 461 462 463
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
464
				pr_info("RWB[0x%03X]     %016llX "
465 466 467 468 469
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
470
				pr_info("R  [0x%03X]     %016llX "
471 472 473 474 475 476 477 478 479 480
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
481
					   ixgbe_rx_bufsz(rx_ring), true);
482 483 484 485
				}
			}

			if (i == rx_ring->next_to_use)
486
				pr_cont(" NTU\n");
487
			else if (i == rx_ring->next_to_clean)
488
				pr_cont(" NTC\n");
489
			else
490
				pr_cont("\n");
491 492 493 494 495 496 497 498

		}
	}

exit:
	return;
}

499 500 501 502 503 504 505
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
506
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
507 508 509 510 511 512 513 514 515
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
516
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
517
}
518

519 520 521 522 523 524 525 526 527
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
528
			   u8 queue, u8 msix_vector)
529 530
{
	u32 ivar, index;
531 532 533 534 535 536 537 538 539 540 541 542 543
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
544
	case ixgbe_mac_X540:
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
567 568
}

569
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
570
					  u64 qmask)
571 572 573
{
	u32 mask;

574 575
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
576 577
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
578 579
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
580
	case ixgbe_mac_X540:
581 582 583 584
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
585 586 587
		break;
	default:
		break;
588 589 590
	}
}

591 592
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
593
{
594 595 596
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
597
			dma_unmap_single(ring->dev,
598 599 600 601 602 603 604 605
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
606
	}
607 608 609 610
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
611 612
}

613
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
614 615 616 617
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
618
	u32 data;
619

620 621 622
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
623

624 625 626 627 628 629 630 631
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
632

633 634
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
635
		return;
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
655
		return;
656
	}
657 658 659 660 661 662

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
663
			break;
664 665
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
666
		}
667 668 669 670 671 672
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
673
		u8 tc = tx_ring->dcb_tc;
674 675 676

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
677 678 679
	}
}

680
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
681
{
682
	return ring->stats.packets;
683 684 685 686 687
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
688 689
	struct ixgbe_hw *hw = &adapter->hw;

690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
707
	clear_check_for_tx_hang(tx_ring);
708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
730 731
	}

732
	return ret;
733 734
}

735 736 737 738 739 740 741 742 743 744 745 746 747
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
		ixgbe_service_event_schedule(adapter);
	}
}
748

749 750
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
751
 * @q_vector: structure containing interrupt and ring information
752
 * @tx_ring: tx ring to clean
753
 **/
754
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
755
			       struct ixgbe_ring *tx_ring)
756
{
757
	struct ixgbe_adapter *adapter = q_vector->adapter;
758 759
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
760
	unsigned int total_bytes = 0, total_packets = 0;
761
	unsigned int budget = q_vector->tx.work_limit;
762 763 764 765
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
766

767
	tx_buffer = &tx_ring->tx_buffer_info[i];
768
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
769
	i -= tx_ring->count;
770

771
	do {
772 773 774 775 776 777
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

778 779 780
		/* prevent any other reads prior to eop_desc */
		rmb();

781 782 783
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
784

785 786
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
787

788 789 790 791
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

792
#ifdef CONFIG_IXGBE_PTP
J
Jacob Keller 已提交
793 794
		if (unlikely(tx_buffer->tx_flags & IXGBE_TX_FLAGS_TSTAMP))
			ixgbe_ptp_tx_hwtstamp(q_vector, tx_buffer->skb);
795
#endif
J
Jacob Keller 已提交
796

797 798 799
		/* free the skb */
		dev_kfree_skb_any(tx_buffer->skb);

800 801 802 803 804 805
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

806 807
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
808
		dma_unmap_len_set(tx_buffer, len, 0);
809

810 811
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
812 813
			tx_buffer++;
			tx_desc++;
814
			i++;
815 816
			if (unlikely(!i)) {
				i -= tx_ring->count;
817
				tx_buffer = tx_ring->tx_buffer_info;
818
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
819
			}
820

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
843

844 845 846 847 848
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
849
	tx_ring->next_to_clean = i;
850
	u64_stats_update_begin(&tx_ring->syncp);
851
	tx_ring->stats.bytes += total_bytes;
852
	tx_ring->stats.packets += total_packets;
853
	u64_stats_update_end(&tx_ring->syncp);
854 855
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
856

857 858 859 860 861 862 863 864 865 866 867 868 869 870
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
871 872
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
873 874 875 876 877 878 879

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

880
		/* schedule immediate reset if we believe we hung */
881
		ixgbe_tx_timeout_reset(adapter);
882 883

		/* the adapter is about to reset, no point in enabling stuff */
884
		return true;
885
	}
886

887 888 889
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

890
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
891
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
892
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
893 894 895 896
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
897 898 899 900 901
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
902
			++tx_ring->tx_stats.restart_queue;
903
		}
904
	}
905

906
	return !!budget;
907 908
}

909
#ifdef CONFIG_IXGBE_DCA
910 911
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
912
				int cpu)
913
{
914
	struct ixgbe_hw *hw = &adapter->hw;
915 916
	u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
	u16 reg_offset;
917 918 919

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
920
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
921 922
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
923
	case ixgbe_mac_X540:
924 925
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
926 927
		break;
	default:
928 929
		/* for unknown hardware do not write register */
		return;
930
	}
931 932 933 934 935 936 937 938 939 940 941

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
942 943
}

944 945
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
946
				int cpu)
947
{
948
	struct ixgbe_hw *hw = &adapter->hw;
949 950 951
	u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
	u8 reg_idx = rx_ring->reg_idx;

952 953 954

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
955
	case ixgbe_mac_X540:
956
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
957 958 959 960
		break;
	default:
		break;
	}
961 962 963 964 965 966 967 968 969 970 971

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
972 973 974 975 976
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
977
	struct ixgbe_ring *ring;
978 979
	int cpu = get_cpu();

980 981 982
	if (q_vector->cpu == cpu)
		goto out_no_update;

983
	ixgbe_for_each_ring(ring, q_vector->tx)
984
		ixgbe_update_tx_dca(adapter, ring, cpu);
985

986
	ixgbe_for_each_ring(ring, q_vector->rx)
987
		ixgbe_update_rx_dca(adapter, ring, cpu);
988 989 990

	q_vector->cpu = cpu;
out_no_update:
991 992 993 994 995
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
996
	int num_q_vectors;
997 998 999 1000 1001
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1002 1003 1004
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1005 1006 1007 1008 1009 1010 1011 1012
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1013 1014 1015 1016 1017
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1018
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1019 1020
	unsigned long event = *(unsigned long *)data;

1021
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1022 1023
		return 0;

1024 1025
	switch (event) {
	case DCA_PROVIDER_ADD:
1026 1027 1028
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1029
		if (dca_add_requester(dev) == 0) {
1030
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1044
	return 0;
1045
}
E
Emil Tantilov 已提交
1046

1047
#endif /* CONFIG_IXGBE_DCA */
1048 1049
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1050 1051
				 struct sk_buff *skb)
{
1052 1053
	if (ring->netdev->features & NETIF_F_RXHASH)
		skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
E
Emil Tantilov 已提交
1054 1055
}

1056
#ifdef IXGBE_FCOE
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
 * @adapter: address of board private structure
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

	return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1075
#endif /* IXGBE_FCOE */
1076 1077
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1078 1079
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1080 1081
 * @skb: skb currently being received and modified
 **/
1082
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1083
				     union ixgbe_adv_rx_desc *rx_desc,
1084
				     struct sk_buff *skb)
1085
{
1086
	skb_checksum_none_assert(skb);
1087

1088
	/* Rx csum disabled */
1089
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1090
		return;
1091 1092

	/* if IP and error */
1093 1094
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1095
		ring->rx_stats.csum_err++;
1096 1097
		return;
	}
1098

1099
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1100 1101
		return;

1102
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1103
		__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1104 1105 1106 1107 1108

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1109 1110
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1111 1112
			return;

1113
		ring->rx_stats.csum_err++;
1114 1115 1116
		return;
	}

1117
	/* It must be a TCP or UDP packet with a valid checksum */
1118
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1119 1120
}

1121
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1122
{
1123
	rx_ring->next_to_use = val;
1124 1125 1126

	/* update next to alloc since we have filled the ring */
	rx_ring->next_to_alloc = val;
1127 1128 1129 1130 1131 1132 1133
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1134
	writel(val, rx_ring->tail);
1135 1136
}

1137 1138 1139 1140
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
1141
	dma_addr_t dma = bi->dma;
1142

1143 1144
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(dma))
1145 1146
		return true;

1147 1148 1149 1150
	/* alloc new page for storage */
	if (likely(!page)) {
		page = alloc_pages(GFP_ATOMIC | __GFP_COLD,
				   ixgbe_rx_pg_order(rx_ring));
1151 1152 1153 1154
		if (unlikely(!page)) {
			rx_ring->rx_stats.alloc_rx_page_failed++;
			return false;
		}
1155
		bi->page = page;
1156 1157
	}

1158 1159 1160 1161 1162 1163 1164 1165 1166
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1167
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1168
		bi->page = NULL;
1169 1170 1171 1172 1173

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1174 1175 1176
	bi->dma = dma;
	bi->page_offset ^= ixgbe_rx_bufsz(rx_ring);

1177 1178 1179
	return true;
}

1180
/**
1181
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1182 1183
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1184
 **/
1185
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1186 1187
{
	union ixgbe_adv_rx_desc *rx_desc;
1188
	struct ixgbe_rx_buffer *bi;
1189
	u16 i = rx_ring->next_to_use;
1190

1191 1192
	/* nothing to do */
	if (!cleaned_count)
1193 1194
		return;

1195
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1196 1197
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1198

1199 1200
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1201
			break;
1202

1203 1204 1205 1206 1207
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1208

1209 1210
		rx_desc++;
		bi++;
1211
		i++;
1212
		if (unlikely(!i)) {
1213
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1214 1215 1216 1217 1218 1219
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

		/* clear the hdr_addr for the next_to_use descriptor */
		rx_desc->read.hdr_addr = 0;
1220 1221 1222

		cleaned_count--;
	} while (cleaned_count);
1223

1224 1225
	i += rx_ring->count;

1226
	if (rx_ring->next_to_use != i)
1227
		ixgbe_release_rx_desc(rx_ring, i);
1228 1229
}

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
/**
 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
 * @data: pointer to the start of the headers
 * @max_len: total length of section to find headers in
 *
 * This function is meant to determine the length of headers that will
 * be recognized by hardware for LRO, GRO, and RSC offloads.  The main
 * motivation of doing this is to only perform one pull for IPv4 TCP
 * packets so that we can do basic things like calculating the gso_size
 * based on the average data per packet.
 **/
static unsigned int ixgbe_get_headlen(unsigned char *data,
				      unsigned int max_len)
{
	union {
		unsigned char *network;
		/* l2 headers */
		struct ethhdr *eth;
		struct vlan_hdr *vlan;
		/* l3 headers */
		struct iphdr *ipv4;
	} hdr;
	__be16 protocol;
	u8 nexthdr = 0;	/* default to not TCP */
	u8 hlen;

	/* this should never happen, but better safe than sorry */
	if (max_len < ETH_HLEN)
		return max_len;

	/* initialize network frame pointer */
	hdr.network = data;

	/* set first protocol and move network header forward */
	protocol = hdr.eth->h_proto;
	hdr.network += ETH_HLEN;

	/* handle any vlan tag if present */
	if (protocol == __constant_htons(ETH_P_8021Q)) {
		if ((hdr.network - data) > (max_len - VLAN_HLEN))
			return max_len;

		protocol = hdr.vlan->h_vlan_encapsulated_proto;
		hdr.network += VLAN_HLEN;
	}

	/* handle L3 protocols */
	if (protocol == __constant_htons(ETH_P_IP)) {
		if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
			return max_len;

		/* access ihl as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct iphdr))
			return hdr.network - data;

		/* record next protocol */
		nexthdr = hdr.ipv4->protocol;
		hdr.network += hlen;
1291
#ifdef IXGBE_FCOE
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
	} else if (protocol == __constant_htons(ETH_P_FCOE)) {
		if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
			return max_len;
		hdr.network += FCOE_HEADER_LEN;
#endif
	} else {
		return hdr.network - data;
	}

	/* finally sort out TCP */
	if (nexthdr == IPPROTO_TCP) {
		if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
			return max_len;

		/* access doff as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[12] & 0xF0) >> 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct tcphdr))
			return hdr.network - data;

		hdr.network += hlen;
	}

	/*
	 * If everything has gone correctly hdr.network should be the
	 * data section of the packet and will be the end of the header.
	 * If not then it probably represents the end of the last recognized
	 * header.
	 */
	if ((hdr.network - data) < max_len)
		return hdr.network - data;
	else
		return max_len;
}

A
Alexander Duyck 已提交
1328 1329 1330
static void ixgbe_get_rsc_cnt(struct ixgbe_ring *rx_ring,
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1331
{
A
Alexander Duyck 已提交
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	__le32 rsc_enabled;
	u32 rsc_cnt;

	if (!ring_is_rsc_enabled(rx_ring))
		return;

	rsc_enabled = rx_desc->wb.lower.lo_dword.data &
		      cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

	/* If this is an RSC frame rsc_cnt should be non-zero */
	if (!rsc_enabled)
		return;

	rsc_cnt = le32_to_cpu(rsc_enabled);
	rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;

	IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1349
}
1350

1351 1352 1353
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1354
	u16 hdr_len = skb_headlen(skb);
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1377 1378 1379 1380 1381
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1382
 *
1383 1384 1385
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1386
 **/
1387 1388 1389
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1390
{
1391 1392
	struct net_device *dev = rx_ring->netdev;

1393 1394 1395
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1396

1397 1398
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1399 1400 1401 1402 1403
#ifdef CONFIG_IXGBE_PTP
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS))
		ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, skb);
#endif

1404 1405
	if ((dev->features & NETIF_F_HW_VLAN_RX) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1406 1407
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
		__vlan_hwaccel_put_tag(skb, vid);
A
Alexander Duyck 已提交
1408 1409
	}

1410
	skb_record_rx_queue(skb, rx_ring->queue_index);
1411

1412
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1413 1414
}

1415 1416
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1417
{
1418 1419 1420 1421 1422 1423
	struct ixgbe_adapter *adapter = q_vector->adapter;

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(&q_vector->napi, skb);
	else
		netif_rx(skb);
1424
}
1425

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

	/* append_cnt indicates packet is RSC, if so fetch nextp */
	if (IXGBE_CB(skb)->append_cnt) {
		ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
		ntc &= IXGBE_RXDADV_NEXTP_MASK;
		ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
	}

	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	struct net_device *netdev = rx_ring->netdev;
	unsigned char *va;
	unsigned int pull_len;

	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
	pull_len = skb_frag_size(frag);
	if (pull_len > 256)
		pull_len = ixgbe_get_headlen(va, pull_len);

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;

	/*
	 * if we sucked the frag empty then we should free it,
	 * if there are other frags here something is screwed up in hardware
	 */
	if (skb_frag_size(frag) == 0) {
		BUG_ON(skb_shinfo(skb)->nr_frags != 1);
		skb_shinfo(skb)->nr_frags = 0;
		__skb_frag_unref(frag);
		skb->truesize -= ixgbe_rx_bufsz(rx_ring);
	}

	/* if skb_pad returns an error the skb was freed */
	if (unlikely(skb->len < 60)) {
		int pad_len = 60 - skb->len;

		if (skb_pad(skb, pad_len))
			return true;
		__skb_put(skb, pad_len);
	}

	return false;
}

/**
 * ixgbe_can_reuse_page - determine if we can reuse a page
 * @rx_buffer: pointer to rx_buffer containing the page we want to reuse
 *
 * Returns true if page can be reused in another Rx buffer
 **/
static inline bool ixgbe_can_reuse_page(struct ixgbe_rx_buffer *rx_buffer)
{
	struct page *page = rx_buffer->page;

	/* if we are only owner of page and it is local we can reuse it */
	return likely(page_count(page) == 1) &&
	       likely(page_to_nid(page) == numa_node_id());
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
 * Syncronizes page for reuse by the adapter
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;
	u16 bufsz = ixgbe_rx_bufsz(rx_ring);

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
	new_buff->page = old_buff->page;
	new_buff->dma = old_buff->dma;

	/* flip page offset to other buffer and store to new_buff */
	new_buff->page_offset = old_buff->page_offset ^ bufsz;

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
					 new_buff->page_offset, bufsz,
					 DMA_FROM_DEVICE);

	/* bump ref count on page before it is given to the stack */
	get_page(new_buff->page);
}

/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
 * This function is based on skb_add_rx_frag.  I would have used that
 * function however it doesn't handle the truesize case correctly since we
 * are allocating more memory than might be used for a single receive.
 **/
static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
			      struct ixgbe_rx_buffer *rx_buffer,
			      struct sk_buff *skb, int size)
{
	skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
			   rx_buffer->page, rx_buffer->page_offset,
			   size);
	skb->len += size;
	skb->data_len += size;
	skb->truesize += ixgbe_rx_bufsz(rx_ring);
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
 * Returns true if all work is completed without reaching budget
 **/
1649
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1650
			       struct ixgbe_ring *rx_ring,
1651
			       int budget)
1652
{
1653
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
1654
#ifdef IXGBE_FCOE
1655
	struct ixgbe_adapter *adapter = q_vector->adapter;
1656 1657
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1658
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
1659

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
	do {
		struct ixgbe_rx_buffer *rx_buffer;
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;
		struct page *page;
		u16 ntc;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

		ntc = rx_ring->next_to_clean;
		rx_desc = IXGBE_RX_DESC(rx_ring, ntc);
		rx_buffer = &rx_ring->rx_buffer_info[ntc];

		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
			break;
1679

1680 1681 1682 1683 1684 1685
		/*
		 * This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * RXD_STAT_DD bit is set
		 */
		rmb();
1686

1687 1688
		page = rx_buffer->page;
		prefetchw(page);
1689

1690
		skb = rx_buffer->skb;
1691

1692 1693 1694
		if (likely(!skb)) {
			void *page_addr = page_address(page) +
					  rx_buffer->page_offset;
1695

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
			/* prefetch first cache line of first page */
			prefetch(page_addr);
#if L1_CACHE_BYTES < 128
			prefetch(page_addr + L1_CACHE_BYTES);
#endif

			/* allocate a skb to store the frags */
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
							IXGBE_RX_HDR_SIZE);
			if (unlikely(!skb)) {
				rx_ring->rx_stats.alloc_rx_buff_failed++;
				break;
1708 1709
			}

1710 1711 1712 1713 1714 1715
			/*
			 * we will be copying header into skb->data in
			 * pskb_may_pull so it is in our interest to prefetch
			 * it now to avoid a possible cache miss
			 */
			prefetchw(skb->data);
A
Alexander Duyck 已提交
1716 1717 1718 1719

			/*
			 * Delay unmapping of the first packet. It carries the
			 * header information, HW may still access the header
1720 1721
			 * after the writeback.  Only unmap it when EOP is
			 * reached
A
Alexander Duyck 已提交
1722
			 */
1723
			IXGBE_CB(skb)->dma = rx_buffer->dma;
1724
		} else {
1725 1726 1727 1728 1729 1730
			/* we are reusing so sync this buffer for CPU use */
			dma_sync_single_range_for_cpu(rx_ring->dev,
						      rx_buffer->dma,
						      rx_buffer->page_offset,
						      ixgbe_rx_bufsz(rx_ring),
						      DMA_FROM_DEVICE);
1731 1732
		}

1733 1734 1735
		/* pull page into skb */
		ixgbe_add_rx_frag(rx_ring, rx_buffer, skb,
				  le16_to_cpu(rx_desc->wb.upper.length));
1736

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
		if (ixgbe_can_reuse_page(rx_buffer)) {
			/* hand second half of page back to the ring */
			ixgbe_reuse_rx_page(rx_ring, rx_buffer);
		} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
			/* the page has been released from the ring */
			IXGBE_CB(skb)->page_released = true;
		} else {
			/* we are not reusing the buffer so unmap it */
			dma_unmap_page(rx_ring->dev, rx_buffer->dma,
				       ixgbe_rx_pg_size(rx_ring),
				       DMA_FROM_DEVICE);
1748 1749
		}

1750 1751 1752 1753
		/* clear contents of buffer_info */
		rx_buffer->skb = NULL;
		rx_buffer->dma = 0;
		rx_buffer->page = NULL;
A
Alexander Duyck 已提交
1754

1755
		ixgbe_get_rsc_cnt(rx_ring, rx_desc, skb);
1756 1757

		cleaned_count++;
A
Alexander Duyck 已提交
1758

1759 1760 1761
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
1762

1763 1764 1765
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
1766

1767 1768 1769 1770
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1771 1772 1773
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

1774 1775
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1776
		if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
1777
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1778 1779
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
1780
				continue;
1781
			}
1782
		}
1783

1784
#endif /* IXGBE_FCOE */
1785
		ixgbe_rx_skb(q_vector, skb);
1786

1787
		/* update budget accounting */
1788
		budget--;
1789
	} while (likely(budget));
1790

1791 1792 1793 1794 1795
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1796
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1797 1798 1799 1800 1801 1802 1803 1804
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}

1805
#endif /* IXGBE_FCOE */
1806 1807 1808 1809
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1810 1811
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
1812

1813 1814 1815
	if (cleaned_count)
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);

1816
	return !!budget;
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1828
	struct ixgbe_q_vector *q_vector;
1829
	int q_vectors, v_idx;
1830
	u32 mask;
1831

1832
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1833

1834 1835 1836 1837 1838 1839
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

1840 1841
	/*
	 * Populate the IVAR table and set the ITR values to the
1842 1843 1844
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1845
		struct ixgbe_ring *ring;
1846
		q_vector = adapter->q_vector[v_idx];
1847

1848
		ixgbe_for_each_ring(ring, q_vector->rx)
1849 1850
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

1851
		ixgbe_for_each_ring(ring, q_vector->tx)
1852 1853
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
		if (q_vector->tx.ring && !q_vector->rx.ring) {
			/* tx only vector */
			if (adapter->tx_itr_setting == 1)
				q_vector->itr = IXGBE_10K_ITR;
			else
				q_vector->itr = adapter->tx_itr_setting;
		} else {
			/* rx or rx/tx vector */
			if (adapter->rx_itr_setting == 1)
				q_vector->itr = IXGBE_20K_ITR;
			else
				q_vector->itr = adapter->rx_itr_setting;
		}
1867

1868
		ixgbe_write_eitr(q_vector);
1869 1870
	}

1871 1872
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1873
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1874
			       v_idx);
1875 1876
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1877
	case ixgbe_mac_X540:
1878
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1879 1880 1881 1882
		break;
	default:
		break;
	}
1883 1884
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1885
	/* set up to autoclear timer, and the vectors */
1886
	mask = IXGBE_EIMS_ENABLE_MASK;
1887 1888 1889 1890
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

1891
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1892 1893
}

1894 1895 1896 1897 1898 1899 1900 1901 1902
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1903 1904
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
1916 1917
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
1918
{
1919 1920 1921
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
1922
	u64 bytes_perint;
1923
	u8 itr_setting = ring_container->itr;
1924 1925

	if (packets == 0)
1926
		return;
1927 1928

	/* simple throttlerate management
1929 1930 1931
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
	 *  20-1249MB/s bulk   (8000 ints/s)
1932 1933
	 */
	/* what was last interrupt timeslice? */
1934
	timepassed_us = q_vector->itr >> 2;
1935 1936 1937 1938
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
1939
		if (bytes_perint > 10)
1940
			itr_setting = low_latency;
1941 1942
		break;
	case low_latency:
1943
		if (bytes_perint > 20)
1944
			itr_setting = bulk_latency;
1945
		else if (bytes_perint <= 10)
1946
			itr_setting = lowest_latency;
1947 1948
		break;
	case bulk_latency:
1949
		if (bytes_perint <= 20)
1950
			itr_setting = low_latency;
1951 1952 1953
		break;
	}

1954 1955 1956 1957 1958 1959
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
1960 1961
}

1962 1963
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1964
 * @q_vector: structure containing interrupt and ring information
1965 1966 1967 1968 1969
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1970
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1971
{
1972
	struct ixgbe_adapter *adapter = q_vector->adapter;
1973
	struct ixgbe_hw *hw = &adapter->hw;
1974
	int v_idx = q_vector->v_idx;
1975
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
1976

1977 1978
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1979 1980
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1981 1982
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1983
	case ixgbe_mac_X540:
1984 1985 1986 1987 1988
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1989 1990 1991
		break;
	default:
		break;
1992 1993 1994 1995
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1996
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
1997
{
1998
	u32 new_itr = q_vector->itr;
1999
	u8 current_itr;
2000

2001 2002
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2003

2004
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2005 2006 2007 2008

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2009
		new_itr = IXGBE_100K_ITR;
2010 2011
		break;
	case low_latency:
2012
		new_itr = IXGBE_20K_ITR;
2013 2014
		break;
	case bulk_latency:
2015
		new_itr = IXGBE_8K_ITR;
2016
		break;
2017 2018
	default:
		break;
2019 2020
	}

2021
	if (new_itr != q_vector->itr) {
2022
		/* do an exponential smoothing */
2023 2024
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2025

2026
		/* save the algorithm value here */
2027
		q_vector->itr = new_itr;
2028 2029

		ixgbe_write_eitr(q_vector);
2030 2031 2032
	}
}

2033
/**
2034
 * ixgbe_check_overtemp_subtask - check for over temperature
2035
 * @adapter: pointer to adapter
2036
 **/
2037
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2038 2039 2040 2041
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2042
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2043 2044
		return;

2045 2046 2047 2048 2049 2050
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2051
	switch (hw->device_id) {
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
			u32 autoneg;
			bool link_up = false;
2067 2068 2069

			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

2070 2071 2072 2073 2074 2075 2076 2077 2078
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2079 2080
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
2081
			return;
2082
		break;
2083
	}
2084 2085 2086 2087
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
2088 2089

	adapter->interrupt_event = 0;
2090 2091
}

2092 2093 2094 2095 2096 2097
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
2098
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2099 2100 2101 2102
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
2103

2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
		if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
}

2137 2138 2139 2140
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

2141 2142 2143
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
2144 2145 2146 2147
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
2148 2149
	}

2150 2151 2152
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2153 2154 2155 2156
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2157 2158 2159
	}
}

2160 2161 2162 2163 2164 2165 2166 2167 2168
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2169
		IXGBE_WRITE_FLUSH(hw);
2170
		ixgbe_service_event_schedule(adapter);
2171 2172 2173
	}
}

2174 2175 2176 2177
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2178
	struct ixgbe_hw *hw = &adapter->hw;
2179

2180 2181
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2182
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2183 2184 2185
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2186
	case ixgbe_mac_X540:
2187
		mask = (qmask & 0xFFFFFFFF);
2188 2189
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2190
		mask = (qmask >> 32);
2191 2192 2193 2194 2195
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2196 2197 2198 2199 2200
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2201
					    u64 qmask)
2202 2203
{
	u32 mask;
2204
	struct ixgbe_hw *hw = &adapter->hw;
2205

2206 2207
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2208
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2209 2210 2211
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2212
	case ixgbe_mac_X540:
2213
		mask = (qmask & 0xFFFFFFFF);
2214 2215
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2216
		mask = (qmask >> 32);
2217 2218 2219 2220 2221
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2222 2223 2224 2225
	}
	/* skip the flush */
}

2226
/**
2227 2228
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2229
 **/
2230 2231
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2232
{
2233
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2234

2235 2236 2237
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2238

2239
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			mask |= IXGBE_EIMS_GPI_SDP0;
			break;
		case ixgbe_mac_X540:
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2250 2251 2252 2253 2254 2255
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2256 2257
	case ixgbe_mac_X540:
		mask |= IXGBE_EIMS_ECC;
2258 2259 2260 2261
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2262
	}
2263 2264 2265
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2266

2267 2268 2269 2270 2271
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2272 2273
}

2274
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2275
{
2276
	struct ixgbe_adapter *adapter = data;
2277
	struct ixgbe_hw *hw = &adapter->hw;
2278
	u32 eicr;
2279

2280 2281 2282 2283 2284 2285 2286 2287
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2288

2289 2290
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2291

2292 2293
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2294

2295 2296
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2297
	case ixgbe_mac_X540:
2298 2299 2300
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC Err, please "
			       "reboot\n");
2301 2302
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2303
			int reinit_count = 0;
2304 2305
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2306
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2307
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2308 2309 2310 2311 2312 2313 2314 2315
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2316 2317
			}
		}
2318
		ixgbe_check_sfp_event(adapter, eicr);
2319
		ixgbe_check_overtemp_event(adapter, eicr);
2320 2321 2322
		break;
	default:
		break;
2323
	}
2324

2325
	ixgbe_check_fan_failure(adapter, eicr);
2326 2327 2328
#ifdef CONFIG_IXGBE_PTP
	ixgbe_ptp_check_pps_event(adapter, eicr);
#endif
2329

2330
	/* re-enable the original interrupt state, no lsc, no queues */
2331
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2332
		ixgbe_irq_enable(adapter, false, false);
2333

2334
	return IRQ_HANDLED;
2335
}
2336

2337
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2338
{
2339
	struct ixgbe_q_vector *q_vector = data;
2340

2341
	/* EIAM disabled interrupts (on this vector) for us */
2342

2343 2344
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
2345

2346
	return IRQ_HANDLED;
2347 2348
}

2349 2350 2351 2352 2353 2354 2355
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2356
int ixgbe_poll(struct napi_struct *napi, int budget)
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

	ixgbe_for_each_ring(ring, q_vector->tx)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

	ixgbe_for_each_ring(ring, q_vector->rx)
		clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
						     per_ring_budget);

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
}

2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2408 2409
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int vector, err;
2410
	int ri = 0, ti = 0;
2411 2412

	for (vector = 0; vector < q_vectors; vector++) {
2413
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2414
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2415

2416
		if (q_vector->tx.ring && q_vector->rx.ring) {
2417
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2418 2419 2420
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2421
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2422 2423
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2424
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2425
				 "%s-%s-%d", netdev->name, "tx", ti++);
2426 2427 2428
		} else {
			/* skip this unused q_vector */
			continue;
2429
		}
2430 2431
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2432
		if (err) {
2433
			e_err(probe, "request_irq failed for MSIX interrupt "
2434
			      "Error: %d\n", err);
2435
			goto free_queue_irqs;
2436
		}
2437 2438 2439 2440
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2441
					      &q_vector->affinity_mask);
2442
		}
2443 2444
	}

2445
	err = request_irq(adapter->msix_entries[vector].vector,
2446
			  ixgbe_msix_other, 0, netdev->name, adapter);
2447
	if (err) {
2448
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2449
		goto free_queue_irqs;
2450 2451 2452 2453
	}

	return 0;

2454
free_queue_irqs:
2455 2456 2457 2458 2459 2460 2461
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2462 2463
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2464 2465 2466 2467 2468 2469
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2470
 * ixgbe_intr - legacy mode Interrupt Handler
2471 2472 2473 2474 2475
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2476
	struct ixgbe_adapter *adapter = data;
2477
	struct ixgbe_hw *hw = &adapter->hw;
2478
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2479 2480
	u32 eicr;

2481
	/*
2482
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2483 2484 2485 2486
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2487
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2488
	 * therefore no explicit interrupt disable is necessary */
2489
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2490
	if (!eicr) {
2491 2492
		/*
		 * shared interrupt alert!
2493
		 * make sure interrupts are enabled because the read will
2494 2495 2496 2497 2498 2499
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2500
		return IRQ_NONE;	/* Not our interrupt */
2501
	}
2502

2503 2504
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2505

2506 2507
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2508
		ixgbe_check_sfp_event(adapter, eicr);
2509 2510 2511 2512 2513
		/* Fall through */
	case ixgbe_mac_X540:
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC err, please "
				     "reboot\n");
2514
		ixgbe_check_overtemp_event(adapter, eicr);
2515 2516 2517 2518
		break;
	default:
		break;
	}
2519

2520
	ixgbe_check_fan_failure(adapter, eicr);
2521 2522 2523
#ifdef CONFIG_IXGBE_PTP
	ixgbe_ptp_check_pps_event(adapter, eicr);
#endif
2524

2525 2526
	/* would disable interrupts here but EIAM disabled it */
	napi_schedule(&q_vector->napi);
2527

2528 2529 2530 2531 2532 2533 2534
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2545
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2546 2547
{
	struct net_device *netdev = adapter->netdev;
2548
	int err;
2549

2550
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2551
		err = ixgbe_request_msix_irqs(adapter);
2552
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2553
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2554
				  netdev->name, adapter);
2555
	else
2556
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2557
				  netdev->name, adapter);
2558

2559
	if (err)
2560
		e_err(probe, "request_irq failed, Error %d\n", err);
2561 2562 2563 2564 2565 2566 2567

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2568
		int i, q_vectors;
2569

2570 2571
		q_vectors = adapter->num_msix_vectors;
		i = q_vectors - 1;
2572
		free_irq(adapter->msix_entries[i].vector, adapter);
2573
		i--;
2574

2575
		for (; i >= 0; i--) {
2576
			/* free only the irqs that were actually requested */
2577 2578
			if (!adapter->q_vector[i]->rx.ring &&
			    !adapter->q_vector[i]->tx.ring)
2579 2580
				continue;

2581 2582 2583 2584
			/* clear the affinity_mask in the IRQ descriptor */
			irq_set_affinity_hint(adapter->msix_entries[i].vector,
					      NULL);

2585
			free_irq(adapter->msix_entries[i].vector,
2586
				 adapter->q_vector[i]);
2587 2588
		}
	} else {
2589
		free_irq(adapter->pdev->irq, adapter);
2590 2591 2592
	}
}

2593 2594 2595 2596 2597 2598
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2599 2600
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2601
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2602 2603
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2604
	case ixgbe_mac_X540:
2605 2606
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2607
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2608 2609 2610
		break;
	default:
		break;
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2622 2623 2624 2625 2626 2627
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
2628
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2629

2630 2631 2632 2633 2634 2635 2636
	/* rx/tx vector */
	if (adapter->rx_itr_setting == 1)
		q_vector->itr = IXGBE_20K_ITR;
	else
		q_vector->itr = adapter->rx_itr_setting;

	ixgbe_write_eitr(q_vector);
2637

2638 2639
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2640

2641
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2642 2643
}

2644 2645 2646 2647 2648 2649 2650
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2651 2652
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2653 2654 2655
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2656
	int wait_loop = 10;
2657
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
2658
	u8 reg_idx = ring->reg_idx;
2659

2660
	/* disable queue to avoid issues while updating state */
2661
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2662 2663
	IXGBE_WRITE_FLUSH(hw);

2664
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2665
			(tdba & DMA_BIT_MASK(32)));
2666 2667 2668 2669 2670
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2671
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2672

2673 2674 2675 2676 2677 2678 2679 2680
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
	 * higher than 1 when ITR is 0 as it could cause false TX hangs
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
2681
	if (!ring->q_vector || (ring->q_vector->itr < 8))
2682 2683 2684 2685
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

2686 2687 2688 2689
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
2690 2691
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
2692 2693

	/* reinitialize flowdirector state */
2694 2695 2696 2697 2698 2699 2700 2701
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2702

2703 2704
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2715
		usleep_range(1000, 2000);
2716 2717 2718 2719
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2720 2721
}

2722 2723 2724 2725
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
2726
	u32 reg;
2727
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2728 2729 2730 2731 2732 2733 2734 2735 2736 2737

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
2738
	switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2739 2740 2741 2742
	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;
2743 2744 2745 2746 2747 2748 2749
	default:
		if (!tcs)
			reg = IXGBE_MTQC_64Q_1PB;
		else if (tcs <= 4)
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2750

2751
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2752

2753 2754 2755 2756 2757 2758
		/* Enable Security TX Buffer IFG for multiple pb */
		if (tcs) {
			reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
			reg |= IXGBE_SECTX_DCB;
			IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
		}
2759 2760 2761 2762 2763 2764 2765 2766
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2767
/**
2768
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2769 2770 2771 2772 2773 2774
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2775 2776
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2777
	u32 i;
2778

2779 2780 2781 2782 2783 2784 2785 2786 2787
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2788
	/* Setup the HW Tx Head and Tail descriptor pointers */
2789 2790
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2791 2792
}

2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

2848
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2849

2850
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2851
				   struct ixgbe_ring *rx_ring)
2852 2853
{
	u32 srrctl;
2854
	u8 reg_idx = rx_ring->reg_idx;
2855

2856 2857 2858 2859
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2860
		reg_idx = reg_idx & mask;
2861
	}
2862 2863
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2864
	case ixgbe_mac_X540:
2865 2866 2867 2868
	default:
		break;
	}

2869
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2870 2871 2872

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2873 2874
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2875

2876 2877 2878
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

2879 2880
#if PAGE_SIZE > IXGBE_MAX_RXBUFFER
	srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2881
#else
2882
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2883
#endif
2884
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
2885

2886
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2887
}
2888

2889
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2890
{
2891 2892
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2893 2894
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2895 2896 2897
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2898
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2899 2900 2901 2902
	int maxq = adapter->ring_feature[RING_F_RSS].indices;

	if (tcs)
		maxq = min(maxq, adapter->num_tx_queues / tcs);
2903

2904 2905 2906 2907 2908 2909
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
2910
		if (j == maxq)
2911 2912 2913 2914 2915 2916 2917
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2918

2919 2920 2921 2922 2923
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

2924 2925
	if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
	    (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
2926
		mrqc = IXGBE_MRQC_RSSEN;
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
	} else {
		int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
					     | IXGBE_FLAG_SRIOV_ENABLED);

		switch (mask) {
		case (IXGBE_FLAG_RSS_ENABLED):
			if (!tcs)
				mrqc = IXGBE_MRQC_RSSEN;
			else if (tcs <= 4)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
			break;
		case (IXGBE_FLAG_SRIOV_ENABLED):
			mrqc = IXGBE_MRQC_VMDQEN;
			break;
		default:
			break;
		}
2946 2947
	}

2948 2949 2950 2951 2952 2953
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

2954 2955 2956 2957 2958
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;

2959
	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2960 2961
}

2962 2963 2964 2965 2966
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2967
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2968
				   struct ixgbe_ring *ring)
2969 2970 2971
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2972
	u8 reg_idx = ring->reg_idx;
2973

A
Alexander Duyck 已提交
2974
	if (!ring_is_rsc_enabled(ring))
2975
		return;
2976

2977
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2978 2979 2980 2981
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
2982
	 * than 65536
2983
	 */
2984 2985 2986 2987
#if (PAGE_SIZE <= 8192)
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (PAGE_SIZE <= 16384)
	rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2988
#else
2989
	rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2990
#endif
2991
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2992 2993
}

2994 2995 2996 2997 2998 2999 3000
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3001
	u8 reg_idx = ring->reg_idx;
3002 3003 3004 3005 3006 3007 3008

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3009
		usleep_range(1000, 2000);
3010 3011 3012 3013 3014 3015 3016 3017 3018
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3049 3050
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3051 3052 3053
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3054
	u32 rxdctl;
3055
	u8 reg_idx = ring->reg_idx;
3056

3057 3058
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3059
	ixgbe_disable_rx_queue(adapter, ring);
3060

3061 3062 3063 3064 3065 3066
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3067
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3068 3069 3070 3071

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

3072 3073 3074 3075 3076 3077 3078 3079
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3097
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3098 3099
}

3100 3101 3102 3103 3104 3105 3106
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3107 3108
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3109
		      IXGBE_PSRTYPE_L2HDR |
3110
		      IXGBE_PSRTYPE_IPV6HDR;
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

3123 3124 3125 3126 3127 3128 3129
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;
3130
	int i;
3131 3132 3133 3134 3135 3136 3137 3138 3139 3140

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
3141
	reg_offset = (adapter->num_vfs >= 32) ? 1 : 0;
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3164
	/* Enable MAC Anti-Spoofing */
G
Greg Rose 已提交
3165
	hw->mac.ops.set_mac_anti_spoofing(hw,
3166
					   (adapter->num_vfs != 0),
3167
					  adapter->num_vfs);
3168 3169 3170 3171 3172
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
	}
3173 3174
}

3175
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3176 3177 3178 3179
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3180 3181 3182
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3183

3184
#ifdef IXGBE_FCOE
3185 3186 3187 3188
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3189

3190 3191 3192 3193 3194 3195 3196 3197 3198
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

3199 3200 3201
	/* MHADD will allow an extra 4 bytes past for vlan tagged frames */
	max_frame += VLAN_HLEN;

3202 3203 3204 3205
	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3206

3207 3208 3209 3210
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3211
	for (i = 0; i < adapter->num_rx_queues; i++) {
3212
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3213 3214
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3215
		else
A
Alexander Duyck 已提交
3216
			clear_ring_rsc_enabled(rx_ring);
3217 3218 3219
	}
}

3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3240
	case ixgbe_mac_X540:
3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3274
	ixgbe_setup_rdrxctl(adapter);
3275

3276
	/* Program registers for the distribution of queues */
3277 3278
	ixgbe_setup_mrqc(adapter);

3279 3280 3281 3282 3283 3284 3285
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3286 3287
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3288

3289 3290 3291 3292 3293 3294 3295
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3296 3297
}

3298
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3299 3300 3301
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3302
	int pool_ndx = adapter->num_vfs;
3303 3304

	/* add VID to filter table */
3305
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3306
	set_bit(vid, adapter->active_vlans);
3307 3308

	return 0;
3309 3310
}

3311
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3312 3313 3314
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3315
	int pool_ndx = adapter->num_vfs;
3316 3317

	/* remove VID from filter table */
3318
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3319
	clear_bit(vid, adapter->active_vlans);
3320 3321

	return 0;
3322 3323
}

3324 3325 3326 3327 3328 3329 3330
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3361 3362 3363 3364
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3365 3366
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3367 3368 3369
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3370
	case ixgbe_mac_X540:
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3384
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3385 3386
 * @adapter: driver data
 */
3387
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3388 3389
{
	struct ixgbe_hw *hw = &adapter->hw;
3390
	u32 vlnctrl;
3391 3392 3393 3394
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3395 3396
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3397 3398 3399
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3400
	case ixgbe_mac_X540:
3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3413 3414
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3415
	u16 vid;
3416

3417 3418 3419 3420
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3421 3422
}

3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
G
Greg Rose 已提交
3437
	unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3465
/**
3466
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3467 3468
 * @netdev: network interface device structure
 *
3469 3470 3471 3472
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3473
 **/
3474
void ixgbe_set_rx_mode(struct net_device *netdev)
3475 3476 3477
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3478 3479
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3480 3481 3482 3483 3484

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3485
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
3486
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
3487 3488 3489 3490
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3491 3492 3493
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3494
	if (netdev->flags & IFF_PROMISC) {
3495
		hw->addr_ctrl.user_set_promisc = true;
3496
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3497
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3498 3499
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3500
	} else {
3501 3502
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3503 3504 3505 3506
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3507
			 * then we should just turn on promiscuous mode so
3508 3509 3510 3511
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3512
		}
3513
		ixgbe_vlan_filter_enable(adapter);
3514
		hw->addr_ctrl.user_set_promisc = false;
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
	count = ixgbe_write_uc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
3526 3527
	}

3528
	if (adapter->num_vfs) {
3529
		ixgbe_restore_vf_multicasts(adapter);
3530 3531 3532 3533 3534 3535
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

B
Ben Greear 已提交
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

3548
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3549 3550 3551 3552 3553

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3554 3555
}

3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3567
		q_vector = adapter->q_vector[q_idx];
3568
		napi_enable(&q_vector->napi);
3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3583
		q_vector = adapter->q_vector[q_idx];
3584 3585 3586 3587
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3588
#ifdef CONFIG_IXGBE_DCB
3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3600
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3601

3602 3603 3604 3605 3606 3607 3608 3609 3610
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3611
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3612

3613
#ifdef IXGBE_FCOE
3614 3615
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3616
#endif
3617 3618 3619

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
3620 3621 3622 3623 3624
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3625 3626 3627 3628 3629 3630 3631
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
3632
	}
3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
		int i;
		u32 reg = 0;

		for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
			u8 msb = 0;
			u8 cnt = adapter->netdev->tc_to_txq[i].count;

			while (cnt >>= 1)
				msb++;

			reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
		}
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
	}
3650
}
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

/*
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if (dev->features & NETIF_F_FCOE_MTU) {
		int fcoe_pb = 0;
3676

3677 3678 3679 3680 3681 3682 3683
#ifdef CONFIG_IXGBE_DCB
		fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);

#endif
		if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
			tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
	}
3684
#endif
3685

3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

/*
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	hw->fc.low_water = ixgbe_lpbthresh(adapter);

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);

		/* Low water marks must not be larger than high water marks */
		if (hw->fc.low_water > hw->fc.high_water[i])
			hw->fc.low_water = 0;
	}
}

3773 3774 3775
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3776 3777
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
3778 3779 3780

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3781 3782 3783
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
3784

3785
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
3786
	ixgbe_pbthresh_setup(adapter);
3787 3788
}

3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
3803 3804 3805 3806 3807
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
3808 3809 3810 3811 3812
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

3813 3814
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
3815 3816
	struct ixgbe_hw *hw = &adapter->hw;

3817
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
3818
#ifdef CONFIG_IXGBE_DCB
3819
	ixgbe_configure_dcb(adapter);
3820
#endif
3821

3822
	ixgbe_set_rx_mode(adapter->netdev);
3823 3824
	ixgbe_restore_vlan(adapter);

3825 3826 3827 3828 3829
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3830 3831 3832 3833 3834 3835 3836 3837 3838 3839

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

3840
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3841 3842
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
3843 3844 3845 3846
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
3847
	}
3848

3849 3850 3851 3852 3853 3854 3855 3856 3857
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

3858
	ixgbe_configure_virtualization(adapter);
3859

3860 3861 3862 3863
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3864 3865 3866 3867 3868 3869 3870
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3871 3872 3873 3874
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3875
		return true;
3876 3877 3878
	case ixgbe_phy_nl:
		if (hw->mac.type == ixgbe_mac_82598EB)
			return true;
3879 3880 3881 3882 3883
	default:
		return false;
	}
}

3884
/**
3885 3886 3887 3888 3889
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3890
	/*
S
Stephen Hemminger 已提交
3891
	 * We are assuming the worst case scenario here, and that
3892 3893 3894 3895 3896 3897
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3898

3899
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3900 3901 3902 3903
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3904 3905 3906 3907
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3908
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3909 3910
{
	u32 autoneg;
3911
	bool negotiation, link_up = false;
3912 3913 3914 3915 3916 3917 3918 3919
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

3920 3921
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
3922 3923
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3924 3925 3926
	if (ret)
		goto link_cfg_out;

3927 3928
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3929 3930 3931 3932
link_cfg_out:
	return ret;
}

3933
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3934 3935
{
	struct ixgbe_hw *hw = &adapter->hw;
3936
	u32 gpie = 0;
3937

3938
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3939 3940 3941
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3942 3943 3944 3945 3946 3947 3948 3949 3950
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3951 3952
		case ixgbe_mac_X540:
		default:
3953 3954 3955 3956 3957
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3958 3959 3960 3961
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3962

3963 3964 3965 3966 3967 3968
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3969 3970
	}

3971
	/* Enable Thermal over heat sensor interrupt */
3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			gpie |= IXGBE_SDP0_GPIEN;
			break;
		case ixgbe_mac_X540:
			gpie |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
	}
3984

3985 3986
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3987 3988
		gpie |= IXGBE_SDP1_GPIEN;

3989
	if (hw->mac.type == ixgbe_mac_82599EB) {
3990 3991
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3992
	}
3993 3994 3995 3996

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

3997
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
3998 3999 4000 4001 4002 4003 4004
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
4005

4006 4007 4008 4009 4010
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

4011 4012 4013
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4014
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4015
	      (hw->mac.type == ixgbe_mac_82599EB))))
4016 4017
		hw->mac.ops.enable_tx_laser(hw);

4018
	clear_bit(__IXGBE_DOWN, &adapter->state);
4019 4020
	ixgbe_napi_enable_all(adapter);

4021 4022 4023 4024 4025 4026 4027 4028
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

4029 4030
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
4031
	ixgbe_irq_enable(adapter, true, true);
4032

4033 4034 4035 4036 4037 4038 4039
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
4040
			e_crit(drv, "Fan has stopped, replace the adapter\n");
4041 4042
	}

4043
	/* enable transmits */
4044
	netif_tx_start_all_queues(adapter->netdev);
4045

4046 4047
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
4048 4049
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
4050
	mod_timer(&adapter->service_timer, jiffies);
4051 4052 4053 4054 4055

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
4056 4057
}

4058 4059 4060
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
4061 4062 4063
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

4064
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
4065
		usleep_range(1000, 2000);
4066
	ixgbe_down(adapter);
4067 4068 4069 4070 4071 4072 4073 4074
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
4075 4076 4077 4078
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

4079
void ixgbe_up(struct ixgbe_adapter *adapter)
4080 4081 4082 4083
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

4084
	ixgbe_up_complete(adapter);
4085 4086 4087 4088
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
4089
	struct ixgbe_hw *hw = &adapter->hw;
4090 4091
	int err;

4092 4093 4094 4095 4096 4097 4098 4099 4100
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

4101
	err = hw->mac.ops.init_hw(hw);
4102 4103 4104
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
4105
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
4106 4107
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
4108
		e_dev_err("master disable timed out\n");
4109
		break;
4110 4111
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
4112
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
4113
			   "Please be aware there may be issues associated with "
4114 4115 4116 4117
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
4118
		break;
4119
	default:
4120
		e_dev_err("Hardware Error: %d\n", err);
4121
	}
4122

4123 4124
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

4125
	/* reprogram the RAR[0] in case user changed it. */
4126 4127
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
4128 4129
}

4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150
/**
 * ixgbe_init_rx_page_offset - initialize page offset values for Rx buffers
 * @rx_ring: ring to setup
 *
 * On many IA platforms the L1 cache has a critical stride of 4K, this
 * results in each receive buffer starting in the same cache set.  To help
 * reduce the pressure on this cache set we can interleave the offsets so
 * that only every other buffer will be in the same cache set.
 **/
static void ixgbe_init_rx_page_offset(struct ixgbe_ring *rx_ring)
{
	struct ixgbe_rx_buffer *rx_buffer = rx_ring->rx_buffer_info;
	u16 i;

	for (i = 0; i < rx_ring->count; i += 2) {
		rx_buffer[0].page_offset = 0;
		rx_buffer[1].page_offset = ixgbe_rx_bufsz(rx_ring);
		rx_buffer = &rx_buffer[2];
	}
}

4151 4152 4153 4154
/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
4155
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4156
{
4157
	struct device *dev = rx_ring->dev;
4158
	unsigned long size;
4159
	u16 i;
4160

4161 4162 4163
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
4164

4165
	/* Free all the Rx ring sk_buffs */
4166
	for (i = 0; i < rx_ring->count; i++) {
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177
		struct ixgbe_rx_buffer *rx_buffer;

		rx_buffer = &rx_ring->rx_buffer_info[i];
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
			if (IXGBE_CB(skb)->page_released) {
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
				IXGBE_CB(skb)->page_released = false;
A
Alexander Duyck 已提交
4178 4179
			}
			dev_kfree_skb(skb);
4180
		}
4181 4182 4183 4184 4185 4186 4187
		rx_buffer->skb = NULL;
		if (rx_buffer->dma)
			dma_unmap_page(dev, rx_buffer->dma,
				       ixgbe_rx_pg_size(rx_ring),
				       DMA_FROM_DEVICE);
		rx_buffer->dma = 0;
		if (rx_buffer->page)
4188 4189
			__free_pages(rx_buffer->page,
				     ixgbe_rx_pg_order(rx_ring));
4190
		rx_buffer->page = NULL;
4191 4192 4193 4194 4195
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

4196 4197
	ixgbe_init_rx_page_offset(rx_ring);

4198 4199 4200
	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

4201
	rx_ring->next_to_alloc = 0;
4202 4203 4204 4205 4206 4207 4208 4209
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4210
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4211 4212 4213
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4214
	u16 i;
4215

4216 4217 4218
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4219

4220
	/* Free all the Tx ring sk_buffs */
4221 4222
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4223
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4224 4225
	}

4226 4227
	netdev_tx_reset_queue(txring_txq(tx_ring));

4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4239
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4240 4241
 * @adapter: board private structure
 **/
4242
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4243 4244 4245
{
	int i;

4246
	for (i = 0; i < adapter->num_rx_queues; i++)
4247
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4248 4249 4250
}

/**
4251
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4252 4253
 * @adapter: board private structure
 **/
4254
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4255 4256 4257
{
	int i;

4258
	for (i = 0; i < adapter->num_tx_queues; i++)
4259
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4260 4261
}

4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

4279 4280 4281
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4282
	struct ixgbe_hw *hw = &adapter->hw;
4283
	u32 rxctrl;
4284
	int i;
4285 4286 4287 4288 4289

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
4290 4291
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4292

4293 4294 4295 4296 4297
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4298
	usleep_range(10000, 20000);
4299

4300 4301
	netif_tx_stop_all_queues(netdev);

4302
	/* call carrier off first to avoid false dev_watchdog timeouts */
4303 4304 4305 4306 4307 4308 4309
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4310 4311
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4312 4313 4314 4315
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4316
	if (adapter->num_vfs) {
4317 4318
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4319 4320 4321

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
4322
			adapter->vfinfo[i].clear_to_send = false;
4323 4324 4325 4326 4327 4328

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4329 4330
	}

4331 4332
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4333
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4334
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4335
	}
4336 4337

	/* Disable the Tx DMA engine on 82599 and X540 */
4338 4339
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4340
	case ixgbe_mac_X540:
4341
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4342 4343
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4344 4345 4346 4347
		break;
	default:
		break;
	}
4348

4349 4350
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4351 4352 4353 4354

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4355
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4356 4357 4358
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4359 4360 4361
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4362
#ifdef CONFIG_IXGBE_DCA
4363
	/* since we reset the hardware DCA settings were cleared */
4364
	ixgbe_setup_dca(adapter);
4365
#endif
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4377
	ixgbe_tx_timeout_reset(adapter);
4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4392
	unsigned int rss;
J
Jeff Kirsher 已提交
4393
#ifdef CONFIG_IXGBE_DCB
4394 4395 4396
	int j;
	struct tc_configuration *tc;
#endif
4397

4398 4399 4400 4401 4402 4403 4404 4405
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4406
	/* Set capability flags */
4407
	rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
4408 4409
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
4410 4411
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4412 4413
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4414
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
4415
		break;
D
Don Skidmore 已提交
4416
	case ixgbe_mac_X540:
4417 4418
		adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
	case ixgbe_mac_82599EB:
4419
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
4420 4421
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4422 4423
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4424 4425 4426
		/* Flow Director hash filters enabled */
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->atr_sample_rate = 20;
4427
		adapter->ring_feature[RING_F_FDIR].indices =
4428
							 IXGBE_MAX_FDIR_INDICES;
4429
		adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4430
#ifdef IXGBE_FCOE
4431 4432 4433
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
4434
#ifdef CONFIG_IXGBE_DCB
4435
		/* Default traffic class to use for FCoE */
4436
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4437
#endif
4438
#endif /* IXGBE_FCOE */
4439 4440 4441
		break;
	default:
		break;
A
Alexander Duyck 已提交
4442
	}
4443

4444 4445 4446
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
4447
#ifdef CONFIG_IXGBE_DCB
4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

4459 4460 4461 4462 4463 4464 4465 4466 4467
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
4468 4469 4470 4471 4472 4473

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

4474 4475
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4476
	adapter->dcb_cfg.pfc_mode_enable = false;
4477
	adapter->dcb_set_bitmap = 0x00;
4478
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
4479 4480
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
4481 4482

#endif
4483 4484

	/* default flow control settings */
4485
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
4486
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
4487
	ixgbe_pbthresh_setup(adapter);
4488 4489
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
4490
	hw->fc.disable_fc_autoneg = false;
4491

4492
	/* enable itr by default in dynamic mode */
4493 4494
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
4495 4496 4497 4498 4499

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

4500
	/* set default work limits */
4501
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
4502

4503
	/* initialize eeprom parameters */
4504
	if (ixgbe_init_eeprom_params_generic(hw)) {
4505
		e_dev_err("EEPROM initialization failed\n");
4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
		return -EIO;
	}

	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4516
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
4517 4518 4519
 *
 * Return 0 on success, negative on failure
 **/
4520
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
4521
{
4522
	struct device *dev = tx_ring->dev;
4523 4524
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4525 4526
	int size;

4527
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4528 4529 4530 4531 4532

	if (tx_ring->q_vector)
		numa_node = tx_ring->q_vector->numa_node;

	tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
4533
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
4534
		tx_ring->tx_buffer_info = vzalloc(size);
4535 4536
	if (!tx_ring->tx_buffer_info)
		goto err;
4537 4538

	/* round up to nearest 4K */
4539
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
4540
	tx_ring->size = ALIGN(tx_ring->size, 4096);
4541

4542 4543 4544 4545 4546 4547 4548 4549 4550
	set_dev_node(dev, numa_node);
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
4551 4552
	if (!tx_ring->desc)
		goto err;
4553

4554 4555
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
4556
	return 0;
4557 4558 4559 4560

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
4561
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
4562
	return -ENOMEM;
4563 4564
}

4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
4580
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
4581 4582
		if (!err)
			continue;
4583
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
4584 4585 4586 4587 4588 4589
		break;
	}

	return err;
}

4590 4591
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
4592
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
4593 4594 4595
 *
 * Returns 0 on success, negative on failure
 **/
4596
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
4597
{
4598
	struct device *dev = rx_ring->dev;
4599 4600
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4601
	int size;
4602

4603
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4604 4605 4606 4607 4608

	if (rx_ring->q_vector)
		numa_node = rx_ring->q_vector->numa_node;

	rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
4609
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
4610
		rx_ring->rx_buffer_info = vzalloc(size);
4611 4612
	if (!rx_ring->rx_buffer_info)
		goto err;
4613 4614

	/* Round up to nearest 4K */
4615 4616
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
4617

4618 4619 4620 4621 4622 4623 4624 4625 4626
	set_dev_node(dev, numa_node);
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
4627 4628
	if (!rx_ring->desc)
		goto err;
4629

4630 4631
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
4632

4633 4634
	ixgbe_init_rx_page_offset(rx_ring);

4635
	return 0;
4636 4637 4638 4639
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
4640
	return -ENOMEM;
4641 4642
}

4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
4658
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
4659 4660
		if (!err)
			continue;
4661
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
4662 4663 4664 4665 4666 4667
		break;
	}

	return err;
}

4668 4669 4670 4671 4672 4673
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
4674
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
4675
{
4676
	ixgbe_clean_tx_ring(tx_ring);
4677 4678 4679 4680

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

4681 4682 4683 4684 4685 4686
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
4702
		if (adapter->tx_ring[i]->desc)
4703
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
4704 4705 4706
}

/**
4707
 * ixgbe_free_rx_resources - Free Rx Resources
4708 4709 4710 4711
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
4712
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
4713
{
4714
	ixgbe_clean_rx_ring(rx_ring);
4715 4716 4717 4718

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

4719 4720 4721 4722 4723 4724
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
4740
		if (adapter->rx_ring[i]->desc)
4741
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

4756
	/* MTU < 68 is an error and causes problems on some kernels */
4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
	 * For 82599EB we cannot allow PF to change MTU greater than 1500
	 * in SR-IOV mode as it may cause buffer overruns in guest VFs that
	 * don't allocate and chain buffers correctly.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
	    (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
4768
			return -EINVAL;
4769

4770
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
4771

4772
	/* must set new MTU before calling down or up */
4773 4774
	netdev->mtu = new_mtu;

4775 4776
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
4797 4798 4799 4800

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
4801

4802 4803
	netif_carrier_off(netdev);

4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

4816
	err = ixgbe_request_irq(adapter);
4817 4818 4819
	if (err)
		goto err_req_irq;

4820
	ixgbe_up_complete(adapter);
4821 4822 4823 4824 4825

	return 0;

err_req_irq:
err_setup_rx:
4826
	ixgbe_free_all_rx_resources(adapter);
4827
err_setup_tx:
4828
	ixgbe_free_all_tx_resources(adapter);
4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

4852 4853
	ixgbe_fdir_filter_exit(adapter);

4854 4855 4856
	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

4857
	ixgbe_release_hw_control(adapter);
4858 4859 4860 4861

	return 0;
}

4862 4863 4864
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
4865 4866
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
4867 4868 4869 4870
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
4871 4872 4873 4874 4875
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
4876 4877

	err = pci_enable_device_mem(pdev);
4878
	if (err) {
4879
		e_dev_err("Cannot enable PCI device from suspend\n");
4880 4881 4882 4883
		return err;
	}
	pci_set_master(pdev);

4884
	pci_wake_from_d3(pdev, false);
4885

4886
	rtnl_lock();
4887
	err = ixgbe_init_interrupt_scheme(adapter);
4888
	rtnl_unlock();
4889
	if (err) {
4890
		e_dev_err("Cannot initialize interrupts for device\n");
4891 4892 4893 4894 4895
		return err;
	}

	ixgbe_reset(adapter);

4896 4897
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

4898
	if (netif_running(netdev)) {
4899
		err = ixgbe_open(netdev);
4900 4901 4902 4903 4904 4905 4906 4907 4908
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
4909 4910

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
4911
{
4912 4913
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
4914 4915 4916
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
4917 4918 4919 4920 4921 4922 4923
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
4924
		rtnl_lock();
4925 4926 4927 4928
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
4929
		rtnl_unlock();
4930 4931
	}

4932 4933
	ixgbe_clear_interrupt_scheme(adapter);

4934 4935 4936 4937
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
4938

4939
#endif
4940 4941
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
4942

D
Don Skidmore 已提交
4943 4944 4945 4946 4947 4948 4949 4950 4951 4952
		/*
		 * enable the optics for both mult-speed fiber and
		 * 82599 SFP+ fiber as we can WoL.
		 */
		if (hw->mac.ops.enable_tx_laser &&
		    (hw->phy.multispeed_fiber ||
		    (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber &&
		     hw->mac.type == ixgbe_mac_82599EB)))
			hw->mac.ops.enable_tx_laser(hw);

4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

4970 4971
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4972
		pci_wake_from_d3(pdev, false);
4973 4974
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4975
	case ixgbe_mac_X540:
4976 4977 4978 4979 4980
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
4981

4982 4983
	*enable_wake = !!wufc;

4984 4985 4986 4987
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5007 5008 5009

	return 0;
}
5010
#endif /* CONFIG_PM */
5011 5012 5013

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5014 5015 5016 5017 5018 5019 5020 5021
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5022 5023
}

5024 5025 5026 5027 5028 5029
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5030
	struct net_device *netdev = adapter->netdev;
5031
	struct ixgbe_hw *hw = &adapter->hw;
5032
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5033 5034
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5035 5036
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5037
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
5038 5039 5040 5041 5042
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe *fcoe = &adapter->fcoe;
	unsigned int cpu;
	u64 fcoe_noddp_counts_sum = 0, fcoe_noddp_ext_buff_counts_sum = 0;
#endif /* IXGBE_FCOE */
5043

5044 5045 5046 5047
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5048
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5049
		u64 rsc_count = 0;
5050 5051
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
5052 5053
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5054 5055 5056
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5057 5058
	}

5059 5060 5061 5062 5063
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5064
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
5065 5066 5067 5068 5069 5070
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5071
	adapter->hw_csum_rx_error = hw_csum_rx_error;
5072 5073 5074 5075 5076
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5077
	/* gather some stats to the adapter struct that are per queue */
5078 5079 5080 5081 5082 5083 5084
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5085
	adapter->restart_queue = restart_queue;
5086 5087 5088
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5089

5090
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5091 5092

	/* 8 register reads */
5093 5094 5095 5096
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5097 5098
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5099 5100
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5101 5102
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5103 5104 5105
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5106 5107
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5108 5109
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5110
		case ixgbe_mac_X540:
5111 5112 5113 5114 5115
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5116
		}
5117
	}
5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
		    (hw->mac.type == ixgbe_mac_X540)) {
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

5132
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5133
	/* work around hardware counting issue */
5134
	hwstats->gprc -= missed_rx;
5135

5136 5137
	ixgbe_update_xoff_received(adapter);

5138
	/* 82598 hardware only has a 32 bit counter in the high register */
5139 5140 5141 5142 5143 5144 5145
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5146
	case ixgbe_mac_X540:
5147 5148 5149 5150 5151 5152
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5153 5154 5155
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5156
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5157
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5158
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5159
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5160
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5161
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5162 5163 5164
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5165
#ifdef IXGBE_FCOE
5166 5167 5168 5169 5170 5171
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183
		/* Add up per cpu counters for total ddp aloc fail */
		if (fcoe->pcpu_noddp && fcoe->pcpu_noddp_ext_buff) {
			for_each_possible_cpu(cpu) {
				fcoe_noddp_counts_sum +=
					*per_cpu_ptr(fcoe->pcpu_noddp, cpu);
				fcoe_noddp_ext_buff_counts_sum +=
					*per_cpu_ptr(fcoe->
						pcpu_noddp_ext_buff, cpu);
			}
		}
		hwstats->fcoe_noddp = fcoe_noddp_counts_sum;
		hwstats->fcoe_noddp_ext_buff = fcoe_noddp_ext_buff_counts_sum;
5184
#endif /* IXGBE_FCOE */
5185 5186 5187
		break;
	default:
		break;
5188
	}
5189
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5190 5191
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5192
	if (hw->mac.type == ixgbe_mac_82598EB)
5193 5194 5195 5196 5197 5198 5199 5200 5201
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5202
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5203
	hwstats->lxontxc += lxon;
5204
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5205 5206 5207
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5208 5209 5210 5211
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5227 5228

	/* Fill out the OS statistics structure */
5229
	netdev->stats.multicast = hwstats->mprc;
5230 5231

	/* Rx Errors */
5232
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5233
	netdev->stats.rx_dropped = 0;
5234 5235
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5236
	netdev->stats.rx_missed_errors = total_mpc;
5237 5238 5239
}

/**
5240 5241
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
 * @adapter - pointer to the device adapter structure
5242
 **/
5243
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
5244
{
5245
	struct ixgbe_hw *hw = &adapter->hw;
5246
	int i;
5247

5248 5249 5250 5251
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5252

5253
	/* if interface is down do nothing */
5254
	if (test_bit(__IXGBE_DOWN, &adapter->state))
5255 5256 5257 5258 5259 5260 5261 5262
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

5263 5264 5265
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5266
			        &(adapter->tx_ring[i]->state));
5267 5268
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
 * @adapter - pointer to the device adapter structure
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
5280
 * in order to make certain interrupts are occurring.  Secondly it sets the
5281
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
5282
 * determine if a hang has occurred.
5283 5284
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5285
{
5286
	struct ixgbe_hw *hw = &adapter->hw;
5287 5288
	u64 eics = 0;
	int i;
5289

5290 5291 5292 5293
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
5294

5295 5296 5297 5298 5299
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
5300

5301 5302 5303 5304 5305 5306 5307 5308
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5309 5310 5311 5312
	} else {
		/* get one bit for every active tx/rx interrupt vector */
		for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
5313
			if (qv->rx.ring || qv->tx.ring)
5314 5315
				eics |= ((u64)1 << i);
		}
5316
	}
5317

5318
	/* Cause software interrupt to ensure rings are cleaned */
5319 5320
	ixgbe_irq_rearm_queues(adapter, eics);

5321 5322
}

5323
/**
5324 5325 5326
 * ixgbe_watchdog_update_link - update the link status
 * @adapter - pointer to the device adapter structure
 * @link_speed - pointer to a u32 to store the link_speed
5327
 **/
5328
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
5329 5330
{
	struct ixgbe_hw *hw = &adapter->hw;
5331 5332
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
5333
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
5334

5335 5336 5337 5338 5339
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5340
	} else {
5341 5342 5343
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
5344
	}
5345 5346 5347 5348

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

5349
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
5350
		hw->mac.ops.fc_enable(hw);
5351 5352
		ixgbe_set_rx_drop_en(adapter);
	}
5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
5364 5365 5366
}

/**
5367 5368 5369
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
 * @adapter - pointer to the device adapter structure
5370
 **/
5371
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5372
{
5373
	struct net_device *netdev = adapter->netdev;
5374
	struct ixgbe_hw *hw = &adapter->hw;
5375 5376
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
5377

5378 5379
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
5380
		return;
5381

5382
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5383

5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
5404
	}
5405 5406 5407 5408 5409

#ifdef CONFIG_IXGBE_PTP
	ixgbe_ptp_start_cyclecounter(adapter);
#endif

5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
5421

5422 5423
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
5424 5425
}

5426
/**
5427 5428 5429
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
 * @adapter - pointer to the adapter structure
5430
 **/
A
Alexander Duyck 已提交
5431
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
5432
{
5433
	struct net_device *netdev = adapter->netdev;
5434
	struct ixgbe_hw *hw = &adapter->hw;
5435

5436 5437
	adapter->link_up = false;
	adapter->link_speed = 0;
5438

5439 5440 5441
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
5442

5443 5444 5445
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5446

5447 5448 5449 5450
#ifdef CONFIG_IXGBE_PTP
	ixgbe_ptp_start_cyclecounter(adapter);
#endif

5451 5452 5453
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
}
5454

5455 5456 5457 5458 5459 5460
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
5461
	int i;
5462
	int some_tx_pending = 0;
5463

5464
	if (!netif_carrier_ok(adapter->netdev)) {
5465
		for (i = 0; i < adapter->num_tx_queues; i++) {
5466
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
5479
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
5480
		}
5481 5482 5483
	}
}

5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500 5501 5502 5503
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

5504 5505 5506 5507 5508 5509 5510
/**
 * ixgbe_watchdog_subtask - check and bring link up
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
5511 5512
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
5513 5514 5515 5516 5517 5518 5519 5520
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
5521

5522
	ixgbe_spoof_check(adapter);
5523
	ixgbe_update_stats(adapter);
5524 5525

	ixgbe_watchdog_flush_tx(adapter);
5526
}
5527

5528
/**
5529 5530
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
 * @adapter - the ixgbe adapter structure
5531
 **/
5532
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5533 5534
{
	struct ixgbe_hw *hw = &adapter->hw;
5535
	s32 err;
5536

5537 5538 5539 5540
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
5541

5542 5543 5544
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
5545

5546 5547 5548
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
5549

5550 5551 5552 5553
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5554
	}
5555

5556 5557 5558
	/* exit on error */
	if (err)
		goto sfp_out;
5559

5560 5561 5562
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
5563

5564
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5565

5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
5592
	}
5593
}
5594

5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
 * @adapter - the ixgbe adapter structure
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
	bool negotiation;

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

5625 5626 5627 5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668 5669
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	int vf;
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	u32 gpc;
	u32 ciaa, ciad;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/*
	 * Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	for (vf = 0; vf < adapter->num_vfs; vf++) {
		ciaa = (vf << 16) | 0x80000000;
		/* 32 bit read so align, we really want status at offset 6 */
		ciaa |= PCI_COMMAND;
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
		ciaa &= 0x7FFFFFFF;
		/* disable debug mode asap after reading data */
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		/* Get the upper 16 bits which will be the PCI status reg */
		ciad >>= 16;
		if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
			netdev_err(netdev, "VF %d Hung DMA\n", vf);
			/* Issue VFLR */
			ciaa = (vf << 16) | 0x80000000;
			ciaa |= 0xA8;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
			ciad = 0x00008000;  /* VFLR */
			IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
			ciaa &= 0x7FFFFFFF;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		}
	}
}

#endif
5670 5671 5672 5673 5674 5675 5676 5677
/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;
5678
	bool ready = true;
5679

5680 5681 5682 5683 5684
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
5685

5686
#ifdef CONFIG_PCI_IOV
5687 5688 5689 5690 5691
	/*
	 * don't bother with SR-IOV VF DMA hang check if there are
	 * no VFs or the link is down
	 */
	if (!adapter->num_vfs ||
5692
	    (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5693 5694 5695 5696 5697 5698 5699
		goto normal_timer_service;

	/* If we have VFs allocated then we must check for DMA hangs */
	ixgbe_check_for_bad_vf(adapter);
	next_event_offset = HZ / 50;
	adapter->timer_event_accumulator++;

5700
	if (adapter->timer_event_accumulator >= 100)
5701
		adapter->timer_event_accumulator = 0;
5702
	else
5703
		ready = false;
5704

5705
normal_timer_service:
5706
#endif
5707 5708 5709
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

5710 5711
	if (ready)
		ixgbe_service_event_schedule(adapter);
5712 5713
}

5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

5733 5734 5735 5736 5737 5738 5739 5740 5741 5742
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);

5743
	ixgbe_reset_subtask(adapter);
5744 5745
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
5746
	ixgbe_check_overtemp_subtask(adapter);
5747
	ixgbe_watchdog_subtask(adapter);
5748
	ixgbe_fdir_reinit_subtask(adapter);
5749
	ixgbe_check_hang_subtask(adapter);
5750 5751 5752
#ifdef CONFIG_IXGBE_PTP
	ixgbe_ptp_overflow_check(adapter);
#endif
5753 5754

	ixgbe_service_event_complete(adapter);
5755 5756
}

5757 5758
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
5759
		     u8 *hdr_len)
5760
{
5761
	struct sk_buff *skb = first->skb;
5762 5763
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
5764

5765 5766
	if (!skb_is_gso(skb))
		return 0;
5767

5768
	if (skb_header_cloned(skb)) {
5769
		int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5770 5771
		if (err)
			return err;
5772 5773
	}

5774 5775 5776
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

5777
	if (first->protocol == __constant_htons(ETH_P_IP)) {
5778 5779 5780 5781 5782 5783 5784 5785
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
5786 5787 5788
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
5789 5790 5791 5792 5793 5794
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
5795 5796
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
5797 5798
	}

5799
	/* compute header lengths */
5800 5801 5802
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

5803 5804 5805 5806
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

5807 5808 5809 5810 5811 5812 5813 5814
	/* mss_l4len_id: use 1 as index for TSO */
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
	mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
5815
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
5816 5817

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
5818
			  mss_l4len_idx);
5819 5820 5821 5822

	return 1;
}

5823 5824
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
5825
{
5826
	struct sk_buff *skb = first->skb;
5827 5828 5829
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
5830

5831
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
5832 5833 5834
		if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		    !(first->tx_flags & IXGBE_TX_FLAGS_TXSW))
			return;
5835 5836
	} else {
		u8 l4_hdr = 0;
5837
		switch (first->protocol) {
5838 5839 5840 5841
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
5842
			break;
5843 5844 5845 5846 5847 5848 5849 5850
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
5851
				 first->protocol);
5852
			}
5853 5854
			break;
		}
5855 5856

		switch (l4_hdr) {
5857
		case IPPROTO_TCP:
5858 5859 5860
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
5861 5862
			break;
		case IPPROTO_SCTP:
5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
5875
				 l4_hdr);
5876
			}
5877 5878
			break;
		}
5879 5880 5881

		/* update TX checksum flag */
		first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
5882 5883
	}

5884
	/* vlan_macip_lens: MACLEN, VLAN tag */
5885
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
5886
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
5887

5888 5889
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
5890 5891
}

5892
static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
5893
{
5894 5895 5896 5897
	/* set type for advanced descriptor with frame checksum insertion */
	__le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
				      IXGBE_ADVTXD_DCMD_IFCS |
				      IXGBE_ADVTXD_DCMD_DEXT);
5898

5899
	/* set HW vlan bit if vlan is present */
5900
	if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
5901
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
5902

5903 5904 5905 5906 5907
#ifdef CONFIG_IXGBE_PTP
	if (tx_flags & IXGBE_TX_FLAGS_TSTAMP)
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_MAC_TSTAMP);
#endif

5908 5909
	/* set segmentation enable bits for TSO/FSO */
#ifdef IXGBE_FCOE
5910
	if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FSO))
5911 5912 5913 5914
#else
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
#endif
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
5915

5916 5917
	return cmd_type;
}
5918

5919 5920
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
5921
{
5922
	__le32 olinfo_status = cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
5923

5924 5925 5926
	/* enable L4 checksum for TSO and TX checksum offload */
	if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
5927

5928 5929 5930
	/* enble IPv4 checksum for TSO */
	if (tx_flags & IXGBE_TX_FLAGS_IPV4)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
5931

5932 5933 5934 5935 5936
	/* use index 1 context for TSO/FSO/FCOE */
#ifdef IXGBE_FCOE
	if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FCOE))
#else
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
5937
#endif
5938 5939
		olinfo_status |= cpu_to_le32(1 << IXGBE_ADVTXD_IDX_SHIFT);

5940 5941 5942 5943
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
5944 5945 5946
#ifdef IXGBE_FCOE
	if (tx_flags & (IXGBE_TX_FLAGS_TXSW | IXGBE_TX_FLAGS_FCOE))
#else
5947
	if (tx_flags & IXGBE_TX_FLAGS_TXSW)
5948
#endif
5949 5950
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);

5951
	tx_desc->read.olinfo_status = olinfo_status;
5952
}
5953

5954 5955 5956 5957 5958 5959 5960
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
5961
	dma_addr_t dma;
5962
	struct sk_buff *skb = first->skb;
5963
	struct ixgbe_tx_buffer *tx_buffer;
5964
	union ixgbe_adv_tx_desc *tx_desc;
5965
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
5966 5967
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
5968
	unsigned int paylen = skb->len - hdr_len;
5969
	u32 tx_flags = first->tx_flags;
5970
	__le32 cmd_type;
5971 5972
	u16 i = tx_ring->next_to_use;

5973 5974 5975 5976 5977
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

	ixgbe_tx_olinfo_status(tx_desc, tx_flags, paylen);
	cmd_type = ixgbe_tx_cmd_type(tx_flags);

5978 5979
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
5980
		if (data_len < sizeof(struct fcoe_crc_eof)) {
5981 5982
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
5983 5984
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
5985 5986
		}
	}
5987

5988
#endif
5989 5990
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
	if (dma_mapping_error(tx_ring->dev, dma))
5991
		goto dma_error;
5992

5993 5994 5995
	/* record length, and DMA address */
	dma_unmap_len_set(first, len, size);
	dma_unmap_addr_set(first, dma, dma);
5996

5997
	tx_desc->read.buffer_addr = cpu_to_le64(dma);
5998

5999
	for (;;) {
6000
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
6001 6002
			tx_desc->read.cmd_type_len =
				cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6003

6004
			i++;
6005
			tx_desc++;
6006
			if (i == tx_ring->count) {
6007
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6008 6009
				i = 0;
			}
6010 6011 6012 6013 6014 6015

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
			tx_desc->read.olinfo_status = 0;
6016
		}
6017

6018 6019
		if (likely(!data_len))
			break;
6020

6021 6022
		if (unlikely(skb->no_fcs))
			cmd_type &= ~(cpu_to_le32(IXGBE_ADVTXD_DCMD_IFCS));
6023
		tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6024

6025 6026 6027 6028 6029 6030
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
6031

6032
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
6033
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
6034
#else
E
Eric Dumazet 已提交
6035
		size = skb_frag_size(frag);
6036 6037
#endif
		data_len -= size;
6038

6039 6040 6041
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(tx_ring->dev, dma))
6042
			goto dma_error;
6043

6044 6045 6046
		tx_buffer = &tx_ring->tx_buffer_info[i];
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);
6047

6048 6049
		tx_desc->read.buffer_addr = cpu_to_le64(dma);
		tx_desc->read.olinfo_status = 0;
6050

6051 6052
		frag++;
	}
6053

6054 6055 6056
	/* write last descriptor with RS and EOP bits */
	cmd_type |= cpu_to_le32(size) | cpu_to_le32(IXGBE_TXD_CMD);
	tx_desc->read.cmd_type_len = cmd_type;
6057

6058
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
6059

6060 6061
	/* set the timestamp */
	first->time_stamp = jiffies;
6062 6063

	/*
6064 6065 6066 6067 6068 6069
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
6070 6071 6072
	 */
	wmb();

6073 6074 6075
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

6076 6077 6078 6079 6080 6081
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

6082
	/* notify HW of packet */
6083
	writel(i, tx_ring->tail);
6084 6085 6086

	return;
dma_error:
6087
	dev_err(tx_ring->dev, "TX DMA map failed\n");
6088 6089 6090

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
6091 6092 6093
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
6094 6095 6096 6097 6098 6099 6100
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
6101 6102
}

6103
static void ixgbe_atr(struct ixgbe_ring *ring,
6104
		      struct ixgbe_tx_buffer *first)
6105 6106 6107 6108 6109 6110 6111 6112 6113
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6114
	struct tcphdr *th;
6115
	__be16 vlan_id;
6116

6117 6118 6119 6120 6121 6122
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6123
		return;
6124

6125
	ring->atr_count++;
6126

6127
	/* snag network header to get L4 type and address */
6128
	hdr.network = skb_network_header(first->skb);
6129 6130

	/* Currently only IPv4/IPv6 with TCP is supported */
6131
	if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
6132
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6133
	    (first->protocol != __constant_htons(ETH_P_IP) ||
6134 6135
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6136

6137
	th = tcp_hdr(first->skb);
6138

6139 6140
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
6141 6142 6143 6144 6145 6146 6147 6148 6149
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

6150
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
6165
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
6166 6167
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
6168
		common.port.src ^= th->dest ^ first->protocol;
6169 6170
	common.port.dst ^= th->source;

6171
	if (first->protocol == __constant_htons(ETH_P_IP)) {
6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183 6184
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6185 6186

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6187 6188
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6189 6190
}

6191
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6192
{
6193
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6194 6195 6196 6197 6198 6199 6200
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
6201
	if (likely(ixgbe_desc_unused(tx_ring) < size))
6202 6203 6204
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6205
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6206
	++tx_ring->tx_stats.restart_queue;
6207 6208 6209
	return 0;
}

6210
static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6211
{
6212
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
6213
		return 0;
6214
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6215 6216
}

6217 6218 6219
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6220 6221
	int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					       smp_processor_id();
6222
#ifdef IXGBE_FCOE
6223
	__be16 protocol = vlan_get_protocol(skb);
6224

6225 6226 6227 6228 6229 6230
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
		txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
		txq += adapter->ring_feature[RING_F_FCOE].mask;
		return txq;
6231 6232 6233
	}
#endif

K
Krishna Kumar 已提交
6234 6235 6236
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6237
		return txq;
K
Krishna Kumar 已提交
6238
	}
6239

6240 6241 6242
	return skb_tx_hash(dev, skb);
}

6243
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6244 6245
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6246
{
6247
	struct ixgbe_tx_buffer *first;
6248
	int tso;
6249
	u32 tx_flags = 0;
6250 6251 6252 6253
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	unsigned short f;
#endif
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
6254
	__be16 protocol = skb->protocol;
6255
	u8 hdr_len = 0;
6256

6257 6258
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6259
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
6260 6261 6262 6263 6264 6265 6266 6267 6268 6269 6270 6271 6272 6273 6274
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
#else
	count += skb_shinfo(skb)->nr_frags;
#endif
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

6275 6276 6277
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
6278 6279
	first->bytecount = skb->len;
	first->gso_segs = 1;
6280

6281
	/* if we have a HW VLAN tag being added default to the HW one */
6282
	if (vlan_tx_tag_present(skb)) {
6283 6284 6285 6286 6287 6288 6289 6290 6291 6292
		tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
	} else if (protocol == __constant_htons(ETH_P_8021Q)) {
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

		protocol = vhdr->h_vlan_encapsulated_proto;
6293 6294
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
6295 6296 6297
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}

6298 6299
	skb_tx_timestamp(skb);

6300 6301 6302 6303 6304 6305 6306
#ifdef CONFIG_IXGBE_PTP
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
	}
#endif

6307 6308 6309 6310 6311 6312 6313 6314 6315
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		tx_flags |= IXGBE_TX_FLAGS_TXSW;

#endif
6316
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
6317
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
6318 6319
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
6320
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6321 6322
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6323 6324 6325 6326 6327 6328 6329 6330 6331 6332
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
			if (skb_header_cloned(skb) &&
			    pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6333
		}
6334
	}
6335

6336 6337 6338 6339
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

6340
#ifdef IXGBE_FCOE
6341 6342 6343
	/* setup tx offload for FCoE */
	if ((protocol == __constant_htons(ETH_P_FCOE)) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6344
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
6345 6346
		if (tso < 0)
			goto out_drop;
6347

6348
		goto xmit_fcoe;
6349
	}
6350

6351
#endif /* IXGBE_FCOE */
6352
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
6353
	if (tso < 0)
6354
		goto out_drop;
6355 6356
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
6357 6358 6359

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6360
		ixgbe_atr(tx_ring, first);
6361 6362 6363 6364

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
6365
	ixgbe_tx_map(tx_ring, first, hdr_len);
6366 6367

	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6368 6369

	return NETDEV_TX_OK;
6370 6371

out_drop:
6372 6373 6374
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

6375
	return NETDEV_TX_OK;
6376 6377
}

6378 6379
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
6380 6381 6382 6383
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

6384 6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398
	if (skb->len <= 0) {
		dev_kfree_skb_any(skb);
		return NETDEV_TX_OK;
	}

	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
	if (skb->len < 17) {
		if (skb_padto(skb, 17))
			return NETDEV_TX_OK;
		skb->len = 17;
	}

6399
	tx_ring = adapter->tx_ring[skb->queue_mapping];
6400
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6401 6402
}

6403 6404 6405 6406 6407 6408 6409 6410 6411 6412
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6413
	struct ixgbe_hw *hw = &adapter->hw;
6414 6415 6416 6417 6418 6419
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6420
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6421

6422 6423
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6424 6425 6426 6427

	return 0;
}

6428 6429 6430 6431 6432 6433 6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6459 6460 6461 6462 6463 6464 6465 6466
	switch (cmd) {
#ifdef CONFIG_IXGBE_PTP
	case SIOCSHWTSTAMP:
		return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
#endif
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
6467 6468
}

6469 6470
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6471
 * netdev->dev_addrs
6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6492
 * netdev->dev_addrs
6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6511 6512 6513 6514 6515 6516 6517 6518 6519
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6520
	int i;
6521

6522 6523 6524 6525
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6526
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6527 6528 6529 6530
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6531
			ixgbe_msix_clean_rings(0, q_vector);
6532 6533 6534 6535
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6536 6537 6538
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}

A
Alexander Duyck 已提交
6539
#endif
E
Eric Dumazet 已提交
6540 6541 6542 6543 6544 6545
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
6546
	rcu_read_lock();
E
Eric Dumazet 已提交
6547
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6548
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6549 6550 6551
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6552 6553 6554 6555 6556 6557 6558 6559 6560
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6561
	}
E
Eric Dumazet 已提交
6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
6578
	rcu_read_unlock();
E
Eric Dumazet 已提交
6579 6580 6581 6582 6583 6584 6585 6586 6587
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

6588
#ifdef CONFIG_IXGBE_DCB
6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635
/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * #adapter: pointer to ixgbe_adapter
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
 * classes.
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

6636 6637 6638 6639 6640
	/* Multiple traffic classes requires multiple queues */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		e_err(drv, "Enable failed, needs MSI-X\n");
		return -EINVAL;
	}
6641 6642

	/* Hardware supports up to 8 traffic classes */
6643
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
A
Alexander Duyck 已提交
6644 6645
	    (hw->mac.type == ixgbe_mac_82598EB &&
	     tc < MAX_TRAFFIC_CLASS))
6646 6647 6648
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
6649
	 * match packet buffer alignment. Unfortunately, the
6650 6651 6652 6653 6654 6655
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

6656
	if (tc) {
6657
		netdev_set_num_tc(dev, tc);
6658 6659 6660
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;

6661 6662
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
6663
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
6664
		}
6665
	} else {
6666
		netdev_reset_tc(dev);
6667 6668
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
6669 6670 6671 6672 6673 6674 6675 6676

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

6677 6678 6679 6680 6681 6682 6683
	ixgbe_init_interrupt_scheme(adapter);
	ixgbe_validate_rtr(adapter, tc);
	if (netif_running(dev))
		ixgbe_open(dev);

	return 0;
}
E
Eric Dumazet 已提交
6684

6685
#endif /* CONFIG_IXGBE_DCB */
6686 6687 6688 6689 6690 6691 6692 6693 6694 6695
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

6696
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
6697
					    netdev_features_t features)
6698 6699 6700 6701 6702
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* return error if RXHASH is being enabled when RSS is not supported */
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
6703
		features &= ~NETIF_F_RXHASH;
6704 6705

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6706 6707
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
6708

6709 6710 6711
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
6712

6713
	return features;
6714 6715
}

6716
static int ixgbe_set_features(struct net_device *netdev,
6717
			      netdev_features_t features)
6718 6719
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6720
	netdev_features_t changed = netdev->features ^ features;
6721 6722 6723
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
6724 6725
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
6726
			need_reset = true;
6727 6728 6729 6730 6731 6732 6733 6734 6735 6736
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
6737 6738 6739 6740 6741 6742 6743
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
6744 6745 6746 6747 6748 6749
	if (!(features & NETIF_F_NTUPLE)) {
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
			/* turn off Flow Director, set ATR and reset */
			if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
			    !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
				adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6750 6751 6752
			need_reset = true;
		}
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6753 6754 6755 6756
	} else if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
		/* turn off ATR, enable perfect filters and reset */
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6757 6758 6759
		need_reset = true;
	}

6760 6761 6762 6763 6764
	if (features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);

B
Ben Greear 已提交
6765 6766 6767
	if (changed & NETIF_F_RXALL)
		need_reset = true;

6768
	netdev->features = features;
6769 6770 6771 6772 6773 6774
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;
}

J
John Fastabend 已提交
6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm,
			     struct net_device *dev,
			     unsigned char *addr,
			     u16 flags)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	int err = -EOPNOTSUPP;

	if (ndm->ndm_state & NUD_PERMANENT) {
		pr_info("%s: FDB only supports static addresses\n",
			ixgbe_driver_name);
		return -EINVAL;
	}

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (is_unicast_ether_addr(addr))
			err = dev_uc_add_excl(dev, addr);
		else if (is_multicast_ether_addr(addr))
			err = dev_mc_add_excl(dev, addr);
		else
			err = -EINVAL;
	}

	/* Only return duplicate errors if NLM_F_EXCL is set */
	if (err == -EEXIST && !(flags & NLM_F_EXCL))
		err = 0;

	return err;
}

static int ixgbe_ndo_fdb_del(struct ndmsg *ndm,
			     struct net_device *dev,
			     unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	int err = -EOPNOTSUPP;

	if (ndm->ndm_state & NUD_PERMANENT) {
		pr_info("%s: FDB only supports static addresses\n",
			ixgbe_driver_name);
		return -EINVAL;
	}

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (is_unicast_ether_addr(addr))
			err = dev_uc_del(dev, addr);
		else if (is_multicast_ether_addr(addr))
			err = dev_mc_del(dev, addr);
		else
			err = -EINVAL;
	}

	return err;
}

static int ixgbe_ndo_fdb_dump(struct sk_buff *skb,
			      struct netlink_callback *cb,
			      struct net_device *dev,
			      int idx)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		idx = ndo_dflt_fdb_dump(skb, cb, dev, idx);

	return idx;
}

6843
static const struct net_device_ops ixgbe_netdev_ops = {
6844
	.ndo_open		= ixgbe_open,
6845
	.ndo_stop		= ixgbe_close,
6846
	.ndo_start_xmit		= ixgbe_xmit_frame,
6847
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
6848
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
6849 6850 6851 6852 6853 6854
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
6855
	.ndo_do_ioctl		= ixgbe_ioctl,
6856 6857 6858
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
6859
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
6860
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
6861
	.ndo_get_stats64	= ixgbe_get_stats64,
6862
#ifdef CONFIG_IXGBE_DCB
J
John Fastabend 已提交
6863
	.ndo_setup_tc		= ixgbe_setup_tc,
6864
#endif
6865 6866 6867
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
6868 6869
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
6870
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
6871
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
6872 6873
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
6874
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
6875
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
6876
#endif /* IXGBE_FCOE */
6877 6878
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
6879 6880 6881
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
	.ndo_fdb_del		= ixgbe_ndo_fdb_del,
	.ndo_fdb_dump		= ixgbe_ndo_fdb_dump,
6882 6883
};

6884
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
6885
				     const struct ixgbe_info *ii)
6886 6887 6888 6889
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;

G
Greg Rose 已提交
6890
	if (hw->mac.type == ixgbe_mac_82598EB)
6891 6892 6893 6894 6895
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
6896 6897
	 * physical function.  If the user requests greater thn
	 * 63 VFs then it is an error - reset to default of zero.
6898
	 */
6899
	adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
G
Greg Rose 已提交
6900
	ixgbe_enable_sriov(adapter, ii);
6901 6902 6903
#endif /* CONFIG_PCI_IOV */
}

6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
		case IXGBE_SUBDEV_ID_82599_SFP:
			is_wol_supported = 1;
			break;
		}
		break;
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
6967
				 const struct pci_device_id *ent)
6968 6969 6970 6971 6972 6973 6974
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
6975
	u8 part_str[IXGBE_PBANUM_LENGTH];
6976
	unsigned int indices = num_possible_cpus();
6977 6978 6979
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
6980
	u32 eec;
6981

6982 6983 6984 6985 6986 6987 6988 6989 6990
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

6991
	err = pci_enable_device_mem(pdev);
6992 6993 6994
	if (err)
		return err;

6995 6996
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
6997 6998
		pci_using_dac = 1;
	} else {
6999
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7000
		if (err) {
7001 7002
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7003
			if (err) {
7004 7005
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7006 7007 7008 7009 7010 7011
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7012
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7013
					   IORESOURCE_MEM), ixgbe_driver_name);
7014
	if (err) {
7015 7016
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7017 7018 7019
		goto err_pci_reg;
	}

7020
	pci_enable_pcie_error_reporting(pdev);
7021

7022
	pci_set_master(pdev);
7023
	pci_save_state(pdev);
7024

7025 7026 7027 7028
#ifdef CONFIG_IXGBE_DCB
	indices *= MAX_TRAFFIC_CLASS;
#endif

7029 7030 7031 7032 7033
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7034
#ifdef IXGBE_FCOE
7035 7036 7037 7038
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7039 7040 7041 7042 7043 7044 7045 7046
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7047
	pci_set_drvdata(pdev, adapter);
7048 7049 7050 7051 7052

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
7053
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
7054

7055
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7056
			      pci_resource_len(pdev, 0));
7057 7058 7059 7060 7061 7062 7063 7064 7065 7066
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7067
	netdev->netdev_ops = &ixgbe_netdev_ops;
7068 7069
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7070
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7071 7072 7073 7074 7075

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7076
	hw->mac.type  = ii->mac;
7077

7078 7079 7080 7081 7082 7083 7084 7085 7086
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7087
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7088 7089 7090 7091 7092 7093 7094
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7095

7096
	ii->get_invariants(hw);
7097 7098 7099 7100 7101 7102

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7103
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7104 7105 7106
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7107
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7108 7109 7110 7111
		break;
	default:
		break;
	}
7112

7113 7114 7115 7116 7117 7118 7119
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7120
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7121 7122
	}

7123 7124 7125
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

7126
	/* reset_hw fills in the perm_addr as well */
7127
	hw->phy.reset_if_overtemp = true;
7128
	err = hw->mac.ops.reset_hw(hw);
7129
	hw->phy.reset_if_overtemp = false;
7130 7131 7132 7133
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7134
		e_dev_err("failed to load because an unsupported SFP+ "
7135 7136 7137
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7138 7139
		goto err_sw_init;
	} else if (err) {
7140
		e_dev_err("HW Init failed: %d\n", err);
7141 7142 7143
		goto err_sw_init;
	}

7144 7145
	ixgbe_probe_vf(adapter, ii);

7146
	netdev->features = NETIF_F_SG |
7147
			   NETIF_F_IP_CSUM |
7148
			   NETIF_F_IPV6_CSUM |
7149 7150
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
7151 7152 7153 7154 7155
			   NETIF_F_HW_VLAN_FILTER |
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
			   NETIF_F_RXCSUM;
7156

7157
	netdev->hw_features = netdev->features;
7158

7159 7160 7161
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7162
		netdev->features |= NETIF_F_SCTP_CSUM;
7163 7164
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
7165 7166 7167 7168
		break;
	default:
		break;
	}
7169

B
Ben Greear 已提交
7170 7171
	netdev->hw_features |= NETIF_F_RXALL;

7172 7173
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7174
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7175
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7176 7177
	netdev->vlan_features |= NETIF_F_SG;

7178
	netdev->priv_flags |= IFF_UNICAST_FLT;
7179
	netdev->priv_flags |= IFF_SUPP_NOFCS;
7180

7181 7182 7183
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7184

J
Jeff Kirsher 已提交
7185
#ifdef CONFIG_IXGBE_DCB
7186 7187 7188
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7189
#ifdef IXGBE_FCOE
7190
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7191 7192
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7193 7194
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7195 7196
		}
	}
7197 7198 7199 7200 7201
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7202
#endif /* IXGBE_FCOE */
7203
	if (pci_using_dac) {
7204
		netdev->features |= NETIF_F_HIGHDMA;
7205 7206
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7207

7208 7209
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
7210
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7211 7212
		netdev->features |= NETIF_F_LRO;

7213
	/* make sure the EEPROM is good */
7214
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7215
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7216
		err = -EIO;
7217
		goto err_sw_init;
7218 7219 7220 7221 7222
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7223
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7224
		e_dev_err("invalid MAC address\n");
7225
		err = -EIO;
7226
		goto err_sw_init;
7227 7228
	}

7229
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
7230
		    (unsigned long) adapter);
7231

7232 7233
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7234

7235 7236 7237
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7238

7239 7240
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
		netdev->hw_features &= ~NETIF_F_RXHASH;
E
Emil Tantilov 已提交
7241
		netdev->features &= ~NETIF_F_RXHASH;
7242
	}
E
Emil Tantilov 已提交
7243

7244
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
7245
	adapter->wol = 0;
7246 7247
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
	if (ixgbe_wol_supported(adapter, pdev->device, pdev->subsystem_device))
7248
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
7249

7250 7251
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7252 7253 7254 7255
#ifdef CONFIG_IXGBE_PTP
	ixgbe_ptp_init(adapter);
#endif /* CONFIG_IXGBE_PTP*/

7256 7257 7258 7259
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

7260 7261 7262
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7263
	/* print bus type/speed/width info */
7264
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7265 7266
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7267 7268 7269 7270 7271 7272
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7273 7274 7275

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7276
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7277
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7278
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7279
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7280
		           part_str);
7281
	else
7282 7283
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7284

7285
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7286 7287 7288 7289
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7290 7291
	}

7292
	/* reset the hardware with the new settings */
7293 7294 7295
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7296 7297 7298 7299 7300 7301
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7302
	}
7303 7304 7305 7306 7307
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7308 7309 7310 7311 7312 7313 7314
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

7315 7316 7317
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7318
#ifdef CONFIG_IXGBE_DCA
7319
	if (dca_add_requester(&pdev->dev) == 0) {
7320 7321 7322 7323
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7324
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7325
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7326 7327 7328 7329
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7330 7331 7332
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
7333
	if (hw->mac.ops.set_fw_drv_ver)
7334 7335
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
7336

7337 7338
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7339

7340
	e_dev_info("%s\n", ixgbe_default_device_descr);
7341
	cards_found++;
7342

7343
#ifdef CONFIG_IXGBE_HWMON
7344 7345
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
7346
#endif /* CONFIG_IXGBE_HWMON */
7347

7348 7349 7350
	return 0;

err_register:
7351
	ixgbe_release_hw_control(adapter);
7352
	ixgbe_clear_interrupt_scheme(adapter);
7353
err_sw_init:
7354 7355
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
7356
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7357 7358 7359 7360
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7361 7362
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7380 7381
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7382 7383

	set_bit(__IXGBE_DOWN, &adapter->state);
7384
	cancel_work_sync(&adapter->service_task);
7385

7386 7387 7388 7389
#ifdef CONFIG_IXGBE_PTP
	ixgbe_ptp_stop(adapter);
#endif

7390
#ifdef CONFIG_IXGBE_DCA
7391 7392 7393 7394 7395 7396 7397
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7398
#ifdef CONFIG_IXGBE_HWMON
7399
	ixgbe_sysfs_exit(adapter);
7400
#endif /* CONFIG_IXGBE_HWMON */
7401

7402 7403 7404 7405 7406
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7407 7408 7409 7410

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7411 7412
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7413

G
Greg Rose 已提交
7414 7415 7416 7417 7418 7419 7420
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (!(ixgbe_check_vf_assignment(adapter)))
			ixgbe_disable_sriov(adapter);
		else
			e_dev_warn("Unloading driver while VFs are assigned "
				   "- VFs will not be deallocated\n");
	}
7421

7422
	ixgbe_clear_interrupt_scheme(adapter);
7423

7424
	ixgbe_release_hw_control(adapter);
7425

7426 7427 7428 7429 7430
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
7431
	iounmap(adapter->hw.hw_addr);
7432
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7433
				     IORESOURCE_MEM));
7434

7435
	e_dev_info("complete\n");
7436

7437 7438
	free_netdev(netdev);

7439
	pci_disable_pcie_error_reporting(pdev);
7440

7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7453
						pci_channel_state_t state)
7454
{
7455 7456
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7457

7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481 7482 7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507 7508 7509 7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521 7522 7523 7524 7525 7526 7527 7528 7529 7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542
#ifdef CONFIG_PCI_IOV
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
	while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
		vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID, device_id, NULL);
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
			vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID,
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
			e_dev_err("Issuing VFLR to VF %d\n", vf);
			pci_write_config_dword(vfdev, 0xA8, 0x00008000);
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
7543 7544
	netif_device_detach(netdev);

7545 7546 7547
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7548 7549 7550 7551
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7552
	/* Request a slot reset. */
7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7564
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7565 7566
	pci_ers_result_t result;
	int err;
7567

7568
	if (pci_enable_device_mem(pdev)) {
7569
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7570 7571 7572 7573
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7574
		pci_save_state(pdev);
7575

7576
		pci_wake_from_d3(pdev, false);
7577

7578
		ixgbe_reset(adapter);
7579
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7580 7581 7582 7583 7584
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7585 7586
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7587 7588
		/* non-fatal, continue */
	}
7589

7590
	return result;
7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7602 7603
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7604

7605 7606 7607 7608 7609 7610 7611 7612
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
7613 7614
	if (netif_running(netdev))
		ixgbe_up(adapter);
7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7647
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7648
	pr_info("%s\n", ixgbe_copyright);
7649

7650
#ifdef CONFIG_IXGBE_DCA
7651 7652
	dca_register_notify(&dca_notifier);
#endif
7653

7654 7655 7656
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7657

7658 7659 7660 7661 7662 7663 7664 7665 7666 7667
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7668
#ifdef CONFIG_IXGBE_DCA
7669 7670
	dca_unregister_notify(&dca_notifier);
#endif
7671
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7672
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7673
}
7674

7675
#ifdef CONFIG_IXGBE_DCA
7676
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7677
			    void *p)
7678 7679 7680 7681
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7682
					 __ixgbe_notify_dca);
7683 7684 7685

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7686

7687
#endif /* CONFIG_IXGBE_DCA */
7688

7689 7690 7691
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */