emulate.c 111.2 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
A
Avi Kivity 已提交
27

28
#include "x86.h"
29
#include "tss.h"
30

A
Avi Kivity 已提交
31 32 33 34 35 36 37 38 39 40
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
41
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
42
/* Destination operand type. */
43 44 45 46 47 48
#define ImplicitOps (1<<1)	/* Implicit in opcode. No generic decode. */
#define DstReg      (2<<1)	/* Register operand. */
#define DstMem      (3<<1)	/* Memory operand. */
#define DstAcc      (4<<1)	/* Destination Accumulator */
#define DstDI       (5<<1)	/* Destination is in ES:(E)DI */
#define DstMem64    (6<<1)	/* 64bit memory operand */
49
#define DstImmUByte (7<<1)	/* 8-bit unsigned immediate operand */
50
#define DstMask     (7<<1)
A
Avi Kivity 已提交
51
/* Source operand type. */
52 53 54 55 56 57 58
#define SrcNone     (0<<4)	/* No source operand. */
#define SrcReg      (1<<4)	/* Register operand. */
#define SrcMem      (2<<4)	/* Memory operand. */
#define SrcMem16    (3<<4)	/* Memory operand (16-bit). */
#define SrcMem32    (4<<4)	/* Memory operand (32-bit). */
#define SrcImm      (5<<4)	/* Immediate operand. */
#define SrcImmByte  (6<<4)	/* 8-bit sign-extended immediate operand. */
59
#define SrcOne      (7<<4)	/* Implied '1' */
60
#define SrcImmUByte (8<<4)      /* 8-bit unsigned immediate operand. */
61
#define SrcImmU     (9<<4)      /* Immediate operand, unsigned */
62
#define SrcSI       (0xa<<4)	/* Source is in the DS:RSI */
63 64
#define SrcImmFAddr (0xb<<4)	/* Source is immediate far address */
#define SrcMemFAddr (0xc<<4)	/* Source is far address in memory */
65
#define SrcAcc      (0xd<<4)	/* Source Accumulator */
66
#define SrcImmU16   (0xe<<4)    /* Immediate operand, unsigned, 16 bits */
67
#define SrcMask     (0xf<<4)
A
Avi Kivity 已提交
68
/* Generic ModRM decode. */
69
#define ModRM       (1<<8)
A
Avi Kivity 已提交
70
/* Destination is only written; never read. */
71 72 73
#define Mov         (1<<9)
#define BitOp       (1<<10)
#define MemAbs      (1<<11)      /* Memory operand is absolute displacement */
74 75
#define String      (1<<12)     /* String instruction (rep capable) */
#define Stack       (1<<13)     /* Stack instruction (push/pop) */
76 77
#define Group       (1<<14)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (1<<15)     /* Alternate decoding of mod == 3 */
78
#define Prefix      (1<<16)     /* Instruction varies with 66/f2/f3 prefix */
A
Avi Kivity 已提交
79
#define Sse         (1<<17)     /* SSE Vector instruction */
80
#define RMExt       (1<<18)     /* Opcode extension in ModRM r/m if mod == 3 */
81
/* Misc flags */
82
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
83
#define VendorSpecific (1<<22) /* Vendor specific instruction */
84
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
85
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
86
#define Undefined   (1<<25) /* No Such Instruction */
87
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
88
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
89
#define No64	    (1<<28)
90 91 92 93 94
/* Source 2 operand type */
#define Src2None    (0<<29)
#define Src2CL      (1<<29)
#define Src2ImmByte (2<<29)
#define Src2One     (3<<29)
95
#define Src2Imm     (4<<29)
96
#define Src2Mask    (7<<29)
A
Avi Kivity 已提交
97

98 99 100 101 102 103 104 105
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
106

107 108
struct opcode {
	u32 flags;
109
	u8 intercept;
110
	union {
111
		int (*execute)(struct x86_emulate_ctxt *ctxt);
112 113
		struct opcode *group;
		struct group_dual *gdual;
114
		struct gprefix *gprefix;
115
	} u;
116
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
117 118 119 120 121
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
122 123
};

124 125 126 127 128 129 130
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

A
Avi Kivity 已提交
131
/* EFLAGS bit definitions. */
132 133 134 135
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
136 137
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
138 139
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
140 141
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
142
#define EFLG_IF (1<<9)
143
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
144 145 146 147 148 149
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

150 151 152
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

A
Avi Kivity 已提交
153 154 155 156 157 158 159
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

160
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
161 162 163 164 165 166 167 168 169 170 171 172 173 174
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
190 191 192 193 194 195 196 197 198

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

199 200 201 202 203 204
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

205
#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
206 207 208 209 210
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
211
			: "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
212 213
			  "=&r" (_tmp)					\
			: _y ((_src).val), "i" (EFLAGS_MASK));		\
214
	} while (0)
215 216


A
Avi Kivity 已提交
217 218
/* Raw emulation: instruction has two explicit operands. */
#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
219 220 221 222 223
	do {								\
		unsigned long _tmp;					\
									\
		switch ((_dst).bytes) {					\
		case 2:							\
224
			____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
225 226
			break;						\
		case 4:							\
227
			____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
228 229
			break;						\
		case 8:							\
230
			ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
231 232
			break;						\
		}							\
A
Avi Kivity 已提交
233 234 235 236
	} while (0)

#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
	do {								     \
237
		unsigned long _tmp;					     \
M
Mike Day 已提交
238
		switch ((_dst).bytes) {				             \
A
Avi Kivity 已提交
239
		case 1:							     \
240
			____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
A
Avi Kivity 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
			break;						     \
		default:						     \
			__emulate_2op_nobyte(_op, _src, _dst, _eflags,	     \
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
#define emulate_2op_SrcB(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "c", "b", "c", "b", "c", "b", "c")

/* Source operand is byte, word, long or quad sized. */
#define emulate_2op_SrcV(_op, _src, _dst, _eflags)                      \
	__emulate_2op(_op, _src, _dst, _eflags,				\
		      "b", "q", "w", "r", _LO32, "r", "", "r")

/* Source operand is word, long or quad sized. */
#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags)               \
	__emulate_2op_nobyte(_op, _src, _dst, _eflags,			\
			     "w", "r", _LO32, "r", "", "r")

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
/* Instruction has three operands and one operand is stored in ECX register */
#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) 	\
	do {									\
		unsigned long _tmp;						\
		_type _clv  = (_cl).val;  					\
		_type _srcv = (_src).val;    					\
		_type _dstv = (_dst).val;					\
										\
		__asm__ __volatile__ (						\
			_PRE_EFLAGS("0", "5", "2")				\
			_op _suffix " %4,%1 \n"					\
			_POST_EFLAGS("0", "5", "2")				\
			: "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp)		\
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)		\
			); 							\
										\
		(_cl).val  = (unsigned long) _clv;				\
		(_src).val = (unsigned long) _srcv;				\
		(_dst).val = (unsigned long) _dstv;				\
	} while (0)

#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags)				\
	do {									\
		switch ((_dst).bytes) {						\
		case 2:								\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"w", unsigned short);         	\
			break;							\
		case 4: 							\
			__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,  	\
						"l", unsigned int);           	\
			break;							\
		case 8:								\
			ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags,	\
						"q", unsigned long));  		\
			break;							\
		}								\
	} while (0)

303
#define __emulate_1op(_op, _dst, _eflags, _suffix)			\
A
Avi Kivity 已提交
304 305 306
	do {								\
		unsigned long _tmp;					\
									\
307 308 309 310 311 312 313 314 315 316 317 318
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
			: "=m" (_eflags), "+m" ((_dst).val),		\
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
#define emulate_1op(_op, _dst, _eflags)                                    \
	do {								\
M
Mike Day 已提交
319
		switch ((_dst).bytes) {				        \
320 321 322 323
		case 1:	__emulate_1op(_op, _dst, _eflags, "b"); break;	\
		case 2:	__emulate_1op(_op, _dst, _eflags, "w"); break;	\
		case 4:	__emulate_1op(_op, _dst, _eflags, "l"); break;	\
		case 8:	ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
A
Avi Kivity 已提交
324 325 326
		}							\
	} while (0)

327 328 329 330 331 332 333 334 335 336 337 338 339 340
#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix)		\
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "1")			\
			_op _suffix " %5; "				\
			_POST_EFLAGS("0", "4", "1")			\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx)			\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
	do {								\
		unsigned long _tmp;					\
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
			: "=m" (_eflags), "=&r" (_tmp),			\
			  "+a" (_rax), "+d" (_rdx), "+qm"(_ex)		\
			: "i" (EFLAGS_MASK), "m" ((_src).val),		\
			  "a" (_rax), "d" (_rdx));			\
	} while (0)

362 363 364 365 366 367 368 369 370 371 372
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags)			\
	do {									\
		switch((_src).bytes) {						\
		case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
		case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx,  _eflags, "w"); break; \
		case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
		case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
		}							\
	} while (0)

373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex)	\
	do {								\
		switch((_src).bytes) {					\
		case 1:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx,	\
						 _eflags, "b", _ex);	\
			break;						\
		case 2:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "w", _ex);	\
			break;						\
		case 4:							\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "l", _ex);	\
			break;						\
		case 8: ON64(						\
			__emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
						 _eflags, "q", _ex));	\
			break;						\
		}							\
	} while (0)

A
Avi Kivity 已提交
395 396 397
/* Fetch next part of the instruction being emulated. */
#define insn_fetch(_type, _size, _eip)                                  \
({	unsigned long _x;						\
398
	rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size));		\
399
	if (rc != X86EMUL_CONTINUE)					\
A
Avi Kivity 已提交
400 401 402 403 404
		goto done;						\
	(_eip) += (_size);						\
	(_type)_x;							\
})

405 406 407 408 409 410 411
#define insn_fetch_arr(_arr, _size, _eip)                                \
({	rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size));		\
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_eip) += (_size);						\
})

412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
		.rep_prefix = ctxt->decode.rep_prefix,
		.modrm_mod  = ctxt->decode.modrm_mod,
		.modrm_reg  = ctxt->decode.modrm_reg,
		.modrm_rm   = ctxt->decode.modrm_rm,
		.src_val    = ctxt->decode.src.val64,
		.src_bytes  = ctxt->decode.src.bytes,
		.dst_bytes  = ctxt->decode.dst.bytes,
		.ad_bytes   = ctxt->decode.ad_bytes,
		.next_rip   = ctxt->eip,
	};

	return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
}

432 433 434 435 436
static inline unsigned long ad_mask(struct decode_cache *c)
{
	return (1UL << (c->ad_bytes << 3)) - 1;
}

A
Avi Kivity 已提交
437
/* Access/update address held in a register, based on addressing mode. */
438 439 440 441 442 443 444 445 446 447
static inline unsigned long
address_mask(struct decode_cache *c, unsigned long reg)
{
	if (c->ad_bytes == sizeof(unsigned long))
		return reg;
	else
		return reg & ad_mask(c);
}

static inline unsigned long
448
register_address(struct decode_cache *c, unsigned long reg)
449
{
450
	return address_mask(c, reg);
451 452
}

453 454 455 456 457 458 459 460
static inline void
register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
{
	if (c->ad_bytes == sizeof(unsigned long))
		*reg += inc;
	else
		*reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
}
A
Avi Kivity 已提交
461

462 463 464 465
static inline void jmp_rel(struct decode_cache *c, int rel)
{
	register_address_increment(c, &c->eip, rel);
}
466

467 468 469 470 471 472 473
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

474 475 476 477 478 479
static void set_seg_override(struct decode_cache *c, int seg)
{
	c->has_seg_override = true;
	c->seg_override = seg;
}

480 481
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops, int seg)
482 483 484 485
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

486
	return ops->get_cached_segment_base(seg, ctxt->vcpu);
487 488
}

489 490 491
static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops,
			     struct decode_cache *c)
492 493 494 495
{
	if (!c->has_seg_override)
		return 0;

496
	return c->seg_override;
497 498
}

499 500
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
501
{
502 503 504
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
505
	return X86EMUL_PROPAGATE_FAULT;
506 507
}

508 509 510 511 512
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

513
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
514
{
515
	return emulate_exception(ctxt, GP_VECTOR, err, true);
516 517
}

518 519 520 521 522
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

523
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
524
{
525
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
526 527
}

528
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
529
{
530
	return emulate_exception(ctxt, TS_VECTOR, err, true);
531 532
}

533 534
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
535
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
536 537
}

A
Avi Kivity 已提交
538 539 540 541 542
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

543
static int __linearize(struct x86_emulate_ctxt *ctxt,
544
		     struct segmented_address addr,
545
		     unsigned size, bool write, bool fetch,
546 547 548
		     ulong *linear)
{
	struct decode_cache *c = &ctxt->decode;
549 550
	struct desc_struct desc;
	bool usable;
551
	ulong la;
552 553
	u32 lim;
	unsigned cpl, rpl;
554 555

	la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
	switch (ctxt->mode) {
	case X86EMUL_MODE_REAL:
		break;
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
		usable = ctxt->ops->get_cached_descriptor(&desc, NULL, addr.seg,
							  ctxt->vcpu);
		if (!usable)
			goto bad;
		/* code segment or read-only data segment */
		if (((desc.type & 8) || !(desc.type & 2)) && write)
			goto bad;
		/* unreadable code segment */
572
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
			/* exapand-down segment */
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
		cpl = ctxt->ops->cpl(ctxt->vcpu);
		rpl = ctxt->ops->get_segment_selector(addr.seg, ctxt->vcpu) & 3;
		cpl = max(cpl, rpl);
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
605
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
606 607 608
		la &= (u32)-1;
	*linear = la;
	return X86EMUL_CONTINUE;
609 610 611 612 613
bad:
	if (addr.seg == VCPU_SREG_SS)
		return emulate_ss(ctxt, addr.seg);
	else
		return emulate_gp(ctxt, addr.seg);
614 615
}

616 617 618 619 620 621 622 623 624
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


625 626 627 628 629
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
630 631 632
	int rc;
	ulong linear;

633
	rc = linearize(ctxt, addr, size, false, &linear);
634 635 636
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return ctxt->ops->read_std(linear, data, size, ctxt->vcpu,
637 638 639
				   &ctxt->exception);
}

640 641
static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops,
642
			      unsigned long eip, u8 *dest)
643 644 645
{
	struct fetch_cache *fc = &ctxt->decode.fetch;
	int rc;
646
	int size, cur_size;
647

648
	if (eip == fc->end) {
649 650
		unsigned long linear;
		struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
651 652
		cur_size = fc->end - fc->start;
		size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
653 654 655
		rc = __linearize(ctxt, addr, size, false, true, &linear);
		if (rc != X86EMUL_CONTINUE)
			return rc;
656
		rc = ops->fetch(linear, fc->data + cur_size,
657
				size, ctxt->vcpu, &ctxt->exception);
658
		if (rc != X86EMUL_CONTINUE)
659
			return rc;
660
		fc->end += size;
661
	}
662
	*dest = fc->data[eip - fc->start];
663
	return X86EMUL_CONTINUE;
664 665 666 667 668 669
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long eip, void *dest, unsigned size)
{
670
	int rc;
671

672
	/* x86 instructions are limited to 15 bytes. */
673
	if (eip + size - ctxt->eip > 15)
674
		return X86EMUL_UNHANDLEABLE;
675 676
	while (size--) {
		rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
677
		if (rc != X86EMUL_CONTINUE)
678 679
			return rc;
	}
680
	return X86EMUL_CONTINUE;
681 682
}

683 684 685 686 687 688 689
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
static void *decode_register(u8 modrm_reg, unsigned long *regs,
			     int highbyte_regs)
A
Avi Kivity 已提交
690 691 692 693 694 695 696 697 698 699 700
{
	void *p;

	p = &regs[modrm_reg];
	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
		p = (unsigned char *)&regs[modrm_reg & 3] + 1;
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
701
			   struct segmented_address addr,
A
Avi Kivity 已提交
702 703 704 705 706 707 708
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
709
	rc = segmented_read_std(ctxt, addr, size, 2);
710
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
711
		return rc;
712
	addr.ea += 2;
713
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
714 715 716
	return rc;
}

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
static int test_cc(unsigned int condition, unsigned int flags)
{
	int rc = 0;

	switch ((condition & 15) >> 1) {
	case 0: /* o */
		rc |= (flags & EFLG_OF);
		break;
	case 1: /* b/c/nae */
		rc |= (flags & EFLG_CF);
		break;
	case 2: /* z/e */
		rc |= (flags & EFLG_ZF);
		break;
	case 3: /* be/na */
		rc |= (flags & (EFLG_CF|EFLG_ZF));
		break;
	case 4: /* s */
		rc |= (flags & EFLG_SF);
		break;
	case 5: /* p/pe */
		rc |= (flags & EFLG_PF);
		break;
	case 7: /* le/ng */
		rc |= (flags & EFLG_ZF);
		/* fall through */
	case 6: /* l/nge */
		rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
		break;
	}

	/* Odd condition identifiers (lsb == 1) have inverted sense. */
	return (!!rc ^ (condition & 1));
}

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
#ifdef CONFIG_X86_64
	case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
				    struct operand *op,
827 828 829
				    struct decode_cache *c,
				    int inhibit_bytereg)
{
830
	unsigned reg = c->modrm_reg;
831
	int highbyte_regs = c->rex_prefix == 0;
832 833 834

	if (!(c->d & ModRM))
		reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
835 836 837 838 839 840 841 842 843

	if (c->d & Sse) {
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}

844 845
	op->type = OP_REG;
	if ((c->d & ByteOp) && !inhibit_bytereg) {
846
		op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
847 848
		op->bytes = 1;
	} else {
849
		op->addr.reg = decode_register(reg, c->regs, 0);
850 851
		op->bytes = c->op_bytes;
	}
852
	fetch_register_operand(op);
853 854 855
	op->orig_val = op->val;
}

856
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
857 858
			struct x86_emulate_ops *ops,
			struct operand *op)
859 860 861
{
	struct decode_cache *c = &ctxt->decode;
	u8 sib;
862
	int index_reg = 0, base_reg = 0, scale;
863
	int rc = X86EMUL_CONTINUE;
864
	ulong modrm_ea = 0;
865 866 867 868 869 870 871 872 873 874 875

	if (c->rex_prefix) {
		c->modrm_reg = (c->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
		c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
	}

	c->modrm = insn_fetch(u8, 1, c->eip);
	c->modrm_mod |= (c->modrm & 0xc0) >> 6;
	c->modrm_reg |= (c->modrm & 0x38) >> 3;
	c->modrm_rm |= (c->modrm & 0x07);
876
	c->modrm_seg = VCPU_SREG_DS;
877 878

	if (c->modrm_mod == 3) {
879 880 881
		op->type = OP_REG;
		op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
		op->addr.reg = decode_register(c->modrm_rm,
882
					       c->regs, c->d & ByteOp);
A
Avi Kivity 已提交
883 884 885 886 887 888 889
		if (c->d & Sse) {
			op->type = OP_XMM;
			op->bytes = 16;
			op->addr.xmm = c->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
			return rc;
		}
890
		fetch_register_operand(op);
891 892 893
		return rc;
	}

894 895
	op->type = OP_MEM;

896 897 898 899 900 901 902 903 904 905
	if (c->ad_bytes == 2) {
		unsigned bx = c->regs[VCPU_REGS_RBX];
		unsigned bp = c->regs[VCPU_REGS_RBP];
		unsigned si = c->regs[VCPU_REGS_RSI];
		unsigned di = c->regs[VCPU_REGS_RDI];

		/* 16-bit ModR/M decode. */
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 6)
906
				modrm_ea += insn_fetch(u16, 2, c->eip);
907 908
			break;
		case 1:
909
			modrm_ea += insn_fetch(s8, 1, c->eip);
910 911
			break;
		case 2:
912
			modrm_ea += insn_fetch(u16, 2, c->eip);
913 914 915 916
			break;
		}
		switch (c->modrm_rm) {
		case 0:
917
			modrm_ea += bx + si;
918 919
			break;
		case 1:
920
			modrm_ea += bx + di;
921 922
			break;
		case 2:
923
			modrm_ea += bp + si;
924 925
			break;
		case 3:
926
			modrm_ea += bp + di;
927 928
			break;
		case 4:
929
			modrm_ea += si;
930 931
			break;
		case 5:
932
			modrm_ea += di;
933 934 935
			break;
		case 6:
			if (c->modrm_mod != 0)
936
				modrm_ea += bp;
937 938
			break;
		case 7:
939
			modrm_ea += bx;
940 941 942 943
			break;
		}
		if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
		    (c->modrm_rm == 6 && c->modrm_mod != 0))
944
			c->modrm_seg = VCPU_SREG_SS;
945
		modrm_ea = (u16)modrm_ea;
946 947
	} else {
		/* 32/64-bit ModR/M decode. */
948
		if ((c->modrm_rm & 7) == 4) {
949 950 951 952 953
			sib = insn_fetch(u8, 1, c->eip);
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

954
			if ((base_reg & 7) == 5 && c->modrm_mod == 0)
955
				modrm_ea += insn_fetch(s32, 4, c->eip);
956
			else
957
				modrm_ea += c->regs[base_reg];
958
			if (index_reg != 4)
959
				modrm_ea += c->regs[index_reg] << scale;
960 961
		} else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
			if (ctxt->mode == X86EMUL_MODE_PROT64)
962
				c->rip_relative = 1;
963
		} else
964
			modrm_ea += c->regs[c->modrm_rm];
965 966 967
		switch (c->modrm_mod) {
		case 0:
			if (c->modrm_rm == 5)
968
				modrm_ea += insn_fetch(s32, 4, c->eip);
969 970
			break;
		case 1:
971
			modrm_ea += insn_fetch(s8, 1, c->eip);
972 973
			break;
		case 2:
974
			modrm_ea += insn_fetch(s32, 4, c->eip);
975 976 977
			break;
		}
	}
978
	op->addr.mem.ea = modrm_ea;
979 980 981 982 983
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
984 985
		      struct x86_emulate_ops *ops,
		      struct operand *op)
986 987
{
	struct decode_cache *c = &ctxt->decode;
988
	int rc = X86EMUL_CONTINUE;
989

990
	op->type = OP_MEM;
991 992
	switch (c->ad_bytes) {
	case 2:
993
		op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
994 995
		break;
	case 4:
996
		op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
997 998
		break;
	case 8:
999
		op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
1000 1001 1002 1003 1004 1005
		break;
	}
done:
	return rc;
}

1006 1007
static void fetch_bit_operand(struct decode_cache *c)
{
1008
	long sv = 0, mask;
1009

1010
	if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
1011 1012 1013 1014 1015 1016 1017
		mask = ~(c->dst.bytes * 8 - 1);

		if (c->src.bytes == 2)
			sv = (s16)c->src.val & (s16)mask;
		else if (c->src.bytes == 4)
			sv = (s32)c->src.val & (s32)mask;

1018
		c->dst.addr.mem.ea += (sv >> 3);
1019
	}
1020 1021 1022

	/* only subword offset */
	c->src.val &= (c->dst.bytes << 3) - 1;
1023 1024
}

1025 1026 1027
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 struct x86_emulate_ops *ops,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1028
{
1029 1030
	int rc;
	struct read_cache *mc = &ctxt->decode.mem_read;
A
Avi Kivity 已提交
1031

1032 1033 1034 1035 1036
	while (size) {
		int n = min(size, 8u);
		size -= n;
		if (mc->pos < mc->end)
			goto read_cached;
1037

1038 1039
		rc = ops->read_emulated(addr, mc->data + mc->end, n,
					&ctxt->exception, ctxt->vcpu);
1040 1041 1042
		if (rc != X86EMUL_CONTINUE)
			return rc;
		mc->end += n;
A
Avi Kivity 已提交
1043

1044 1045 1046 1047 1048
	read_cached:
		memcpy(dest, mc->data + mc->pos, n);
		mc->pos += n;
		dest += n;
		addr += n;
A
Avi Kivity 已提交
1049
	}
1050 1051
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1052

1053 1054 1055 1056 1057
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1058 1059 1060
	int rc;
	ulong linear;

1061
	rc = linearize(ctxt, addr, size, false, &linear);
1062 1063 1064
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return read_emulated(ctxt, ctxt->ops, linear, data, size);
1065 1066 1067 1068 1069 1070 1071
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1072 1073 1074
	int rc;
	ulong linear;

1075
	rc = linearize(ctxt, addr, size, true, &linear);
1076 1077 1078
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return ctxt->ops->write_emulated(linear, data, size,
1079 1080 1081 1082 1083 1084 1085 1086
					 &ctxt->exception, ctxt->vcpu);
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1087 1088 1089
	int rc;
	ulong linear;

1090
	rc = linearize(ctxt, addr, size, true, &linear);
1091 1092 1093
	if (rc != X86EMUL_CONTINUE)
		return rc;
	return ctxt->ops->cmpxchg_emulated(linear, orig_data, data,
1094 1095 1096
					   size, &ctxt->exception, ctxt->vcpu);
}

1097 1098 1099 1100 1101 1102
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops,
			   unsigned int size, unsigned short port,
			   void *dest)
{
	struct read_cache *rc = &ctxt->decode.io_read;
1103

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	if (rc->pos == rc->end) { /* refill pio read ahead */
		struct decode_cache *c = &ctxt->decode;
		unsigned int in_page, n;
		unsigned int count = c->rep_prefix ?
			address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
		in_page = (ctxt->eflags & EFLG_DF) ?
			offset_in_page(c->regs[VCPU_REGS_RDI]) :
			PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
		if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1120 1121
	}

1122 1123 1124 1125
	memcpy(dest, rc->data + rc->pos, size);
	rc->pos += size;
	return 1;
}
A
Avi Kivity 已提交
1126

1127 1128 1129 1130 1131 1132 1133
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     struct x86_emulate_ops *ops,
				     u16 selector, struct desc_ptr *dt)
{
	if (selector & 1 << 2) {
		struct desc_struct desc;
		memset (dt, 0, sizeof *dt);
1134 1135
		if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
						ctxt->vcpu))
1136
			return;
1137

1138 1139 1140 1141 1142
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
		ops->get_gdt(dt, ctxt->vcpu);
}
1143

1144 1145 1146 1147 1148 1149 1150 1151 1152
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	int ret;
	ulong addr;
1153

1154
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1155

1156 1157
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1158
	addr = dt.address + index * 8;
1159 1160
	ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
			    &ctxt->exception);
1161

1162 1163
       return ret;
}
1164

1165 1166 1167 1168 1169 1170 1171 1172 1173
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops *ops,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
	int ret;
A
Avi Kivity 已提交
1174

1175
	get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1176

1177 1178
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1179

1180
	addr = dt.address + index * 8;
1181 1182
	ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
			     &ctxt->exception);
1183

1184 1185
	return ret;
}
1186

1187
/* Does not support long mode */
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   struct x86_emulate_ops *ops,
				   u16 selector, int seg)
{
	struct desc_struct seg_desc;
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
	int ret;
1198

1199
	memset(&seg_desc, 0, sizeof seg_desc);
1200

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
	    || ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		goto load;
	}

	/* NULL selector is not valid for TR, CS and SS */
	if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

	ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

	/* can't load system descriptor into segment selecor */
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	rpl = selector & 3;
	dpl = seg_desc.dpl;
	cpl = ops->cpl(ctxt->vcpu);

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1252
		break;
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1268
		break;
1269 1270 1271 1272 1273 1274 1275 1276 1277
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1278
		/*
1279 1280 1281
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1282
		 */
1283 1284 1285 1286
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1287
		break;
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
		ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
	ops->set_segment_selector(selector, seg, ctxt->vcpu);
1299
	ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
1300 1301 1302 1303 1304 1305
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1325 1326 1327 1328 1329 1330 1331 1332
static inline int writeback(struct x86_emulate_ctxt *ctxt,
			    struct x86_emulate_ops *ops)
{
	int rc;
	struct decode_cache *c = &ctxt->decode;

	switch (c->dst.type) {
	case OP_REG:
1333
		write_register_operand(&c->dst);
A
Avi Kivity 已提交
1334
		break;
1335 1336
	case OP_MEM:
		if (c->lock_prefix)
1337 1338 1339 1340 1341
			rc = segmented_cmpxchg(ctxt,
					       c->dst.addr.mem,
					       &c->dst.orig_val,
					       &c->dst.val,
					       c->dst.bytes);
1342
		else
1343 1344 1345 1346
			rc = segmented_write(ctxt,
					     c->dst.addr.mem,
					     &c->dst.val,
					     c->dst.bytes);
1347 1348
		if (rc != X86EMUL_CONTINUE)
			return rc;
1349
		break;
A
Avi Kivity 已提交
1350 1351 1352
	case OP_XMM:
		write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
		break;
1353 1354
	case OP_NONE:
		/* no writeback */
1355
		break;
1356
	default:
1357
		break;
A
Avi Kivity 已提交
1358
	}
1359 1360
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1361

1362
static int em_push(struct x86_emulate_ctxt *ctxt)
1363 1364
{
	struct decode_cache *c = &ctxt->decode;
1365
	struct segmented_address addr;
1366

1367
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
1368 1369 1370 1371 1372 1373
	addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	addr.seg = VCPU_SREG_SS;

	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
1374
}
1375

1376 1377 1378 1379 1380 1381
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
1382
	struct segmented_address addr;
1383

1384 1385
	addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
	addr.seg = VCPU_SREG_SS;
1386
	rc = segmented_read(ctxt, addr, dest, len);
1387 1388 1389 1390 1391
	if (rc != X86EMUL_CONTINUE)
		return rc;

	register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
	return rc;
1392 1393
}

1394 1395 1396
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops,
		       void *dest, int len)
1397 1398
{
	int rc;
1399 1400 1401
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
	int cpl = ops->cpl(ctxt->vcpu);
1402

1403 1404 1405
	rc = emulate_pop(ctxt, ops, &val, len);
	if (rc != X86EMUL_CONTINUE)
		return rc;
1406

1407 1408
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1409

1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1420 1421
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1422 1423 1424 1425 1426
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1427
	}
1428 1429 1430 1431 1432

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1433 1434
}

1435 1436
static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1437
{
1438
	struct decode_cache *c = &ctxt->decode;
1439

1440
	c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
1441

1442
	return em_push(ctxt);
1443 1444
}

1445 1446
static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops, int seg)
1447
{
1448 1449 1450
	struct decode_cache *c = &ctxt->decode;
	unsigned long selector;
	int rc;
1451

1452 1453 1454 1455 1456 1457
	rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
	return rc;
1458 1459
}

1460
static int emulate_pusha(struct x86_emulate_ctxt *ctxt)
1461
{
1462 1463 1464 1465
	struct decode_cache *c = &ctxt->decode;
	unsigned long old_esp = c->regs[VCPU_REGS_RSP];
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1466

1467 1468 1469
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
		(c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1470

1471
		rc = em_push(ctxt);
1472 1473
		if (rc != X86EMUL_CONTINUE)
			return rc;
1474

1475
		++reg;
1476 1477
	}

1478
	return rc;
1479 1480
}

1481 1482
static int emulate_popa(struct x86_emulate_ctxt *ctxt,
			struct x86_emulate_ops *ops)
1483
{
1484 1485 1486
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1487

1488 1489 1490 1491 1492 1493
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
			register_address_increment(c, &c->regs[VCPU_REGS_RSP],
							c->op_bytes);
			--reg;
		}
1494

1495 1496 1497 1498
		rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1499
	}
1500
	return rc;
1501 1502
}

1503 1504 1505 1506
int emulate_int_real(struct x86_emulate_ctxt *ctxt,
			       struct x86_emulate_ops *ops, int irq)
{
	struct decode_cache *c = &ctxt->decode;
1507
	int rc;
1508 1509 1510 1511 1512 1513 1514
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
	c->src.val = ctxt->eflags;
1515
	rc = em_push(ctxt);
1516 1517
	if (rc != X86EMUL_CONTINUE)
		return rc;
1518 1519 1520 1521

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

	c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1522
	rc = em_push(ctxt);
1523 1524
	if (rc != X86EMUL_CONTINUE)
		return rc;
1525 1526

	c->src.val = c->eip;
1527
	rc = em_push(ctxt);
1528 1529 1530
	if (rc != X86EMUL_CONTINUE)
		return rc;

1531 1532 1533 1534 1535
	ops->get_idt(&dt, ctxt->vcpu);

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

1536
	rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
1537 1538 1539
	if (rc != X86EMUL_CONTINUE)
		return rc;

1540
	rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	if (rc != X86EMUL_CONTINUE)
		return rc;

	rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->eip = eip;

	return rc;
}

static int emulate_int(struct x86_emulate_ctxt *ctxt,
		       struct x86_emulate_ops *ops, int irq)
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_int_real(ctxt, ops, irq);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

1569 1570
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
			     struct x86_emulate_ops *ops)
1571
{
1572 1573 1574 1575 1576 1577 1578 1579 1580
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1581

1582
	/* TODO: Add stack limit check */
1583

1584
	rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1585

1586 1587
	if (rc != X86EMUL_CONTINUE)
		return rc;
1588

1589 1590
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
1591

1592
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1593

1594 1595
	if (rc != X86EMUL_CONTINUE)
		return rc;
1596

1597
	rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1598

1599 1600
	if (rc != X86EMUL_CONTINUE)
		return rc;
1601

1602
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1603

1604 1605
	if (rc != X86EMUL_CONTINUE)
		return rc;
1606

1607
	c->eip = temp_eip;
1608 1609


1610 1611 1612 1613 1614
	if (c->op_bytes == 4)
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
	else if (c->op_bytes == 2) {
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
1615
	}
1616 1617 1618 1619 1620

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
1621 1622
}

1623 1624
static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
				    struct x86_emulate_ops* ops)
1625
{
1626 1627 1628 1629 1630 1631 1632
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
		return emulate_iret_real(ctxt, ops);
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
1633
	default:
1634 1635
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
1636 1637 1638
	}
}

1639
static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1640
				struct x86_emulate_ops *ops)
1641 1642 1643
{
	struct decode_cache *c = &ctxt->decode;

1644
	return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
1645 1646
}

1647
static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
1648
{
1649
	struct decode_cache *c = &ctxt->decode;
1650 1651
	switch (c->modrm_reg) {
	case 0:	/* rol */
1652
		emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
1653 1654
		break;
	case 1:	/* ror */
1655
		emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
1656 1657
		break;
	case 2:	/* rcl */
1658
		emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
1659 1660
		break;
	case 3:	/* rcr */
1661
		emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
1662 1663 1664
		break;
	case 4:	/* sal/shl */
	case 6:	/* sal/shl */
1665
		emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
1666 1667
		break;
	case 5:	/* shr */
1668
		emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
1669 1670
		break;
	case 7:	/* sar */
1671
		emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
1672 1673 1674 1675 1676
		break;
	}
}

static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
1677
			       struct x86_emulate_ops *ops)
1678 1679
{
	struct decode_cache *c = &ctxt->decode;
1680 1681
	unsigned long *rax = &c->regs[VCPU_REGS_RAX];
	unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
1682
	u8 de = 0;
1683 1684 1685

	switch (c->modrm_reg) {
	case 0 ... 1:	/* test */
1686
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
1687 1688 1689 1690 1691
		break;
	case 2:	/* not */
		c->dst.val = ~c->dst.val;
		break;
	case 3:	/* neg */
1692
		emulate_1op("neg", c->dst, ctxt->eflags);
1693
		break;
1694 1695 1696 1697 1698 1699 1700
	case 4: /* mul */
		emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 5: /* imul */
		emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
		break;
	case 6: /* div */
1701 1702
		emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1703 1704
		break;
	case 7: /* idiv */
1705 1706
		emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
				       ctxt->eflags, de);
1707
		break;
1708
	default:
1709
		return X86EMUL_UNHANDLEABLE;
1710
	}
1711 1712
	if (de)
		return emulate_de(ctxt);
1713
	return X86EMUL_CONTINUE;
1714 1715
}

1716
static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
1717 1718
{
	struct decode_cache *c = &ctxt->decode;
1719
	int rc = X86EMUL_CONTINUE;
1720 1721 1722

	switch (c->modrm_reg) {
	case 0:	/* inc */
1723
		emulate_1op("inc", c->dst, ctxt->eflags);
1724 1725
		break;
	case 1:	/* dec */
1726
		emulate_1op("dec", c->dst, ctxt->eflags);
1727
		break;
1728 1729 1730 1731 1732
	case 2: /* call near abs */ {
		long int old_eip;
		old_eip = c->eip;
		c->eip = c->src.val;
		c->src.val = old_eip;
1733
		rc = em_push(ctxt);
1734 1735
		break;
	}
1736
	case 4: /* jmp abs */
1737
		c->eip = c->src.val;
1738 1739
		break;
	case 6:	/* push */
1740
		rc = em_push(ctxt);
1741 1742
		break;
	}
1743
	return rc;
1744 1745 1746
}

static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1747
			       struct x86_emulate_ops *ops)
1748 1749
{
	struct decode_cache *c = &ctxt->decode;
1750
	u64 old = c->dst.orig_val64;
1751 1752 1753 1754 1755

	if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
	    ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
		c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
		c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
1756
		ctxt->eflags &= ~EFLG_ZF;
1757
	} else {
1758 1759
		c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
			(u32) c->regs[VCPU_REGS_RBX];
1760

1761
		ctxt->eflags |= EFLG_ZF;
1762
	}
1763
	return X86EMUL_CONTINUE;
1764 1765
}

1766 1767 1768 1769 1770 1771 1772 1773
static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;
	unsigned long cs;

	rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
1774
	if (rc != X86EMUL_CONTINUE)
1775 1776 1777 1778
		return rc;
	if (c->op_bytes == 4)
		c->eip = (u32)c->eip;
	rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1779
	if (rc != X86EMUL_CONTINUE)
1780
		return rc;
1781
	rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1782 1783 1784
	return rc;
}

1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
			   struct x86_emulate_ops *ops, int seg)
{
	struct decode_cache *c = &ctxt->decode;
	unsigned short sel;
	int rc;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);

	rc = load_segment_descriptor(ctxt, ops, sel, seg);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->dst.val = c->src.val;
	return rc;
}

1802 1803
static inline void
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
1804 1805
			struct x86_emulate_ops *ops, struct desc_struct *cs,
			struct desc_struct *ss)
1806
{
1807
	memset(cs, 0, sizeof(struct desc_struct));
1808
	ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
1809
	memset(ss, 0, sizeof(struct desc_struct));
1810 1811

	cs->l = 0;		/* will be adjusted later */
1812
	set_desc_base(cs, 0);	/* flat segment */
1813
	cs->g = 1;		/* 4kb granularity */
1814
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
1815 1816 1817
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
1818 1819
	cs->p = 1;
	cs->d = 1;
1820

1821 1822
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
1823 1824 1825
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
1826
	ss->d = 1;		/* 32bit stack segment */
1827
	ss->dpl = 0;
1828
	ss->p = 1;
1829 1830 1831
}

static int
1832
emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1833 1834
{
	struct decode_cache *c = &ctxt->decode;
1835
	struct desc_struct cs, ss;
1836
	u64 msr_data;
1837
	u16 cs_sel, ss_sel;
1838 1839

	/* syscall is not available in real mode */
1840
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1841 1842
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
1843

1844
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1845

1846
	ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1847
	msr_data >>= 32;
1848 1849
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
1850 1851

	if (is_long_mode(ctxt->vcpu)) {
1852
		cs.d = 0;
1853 1854
		cs.l = 1;
	}
1855
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1856
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1857
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1858
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1859 1860 1861 1862 1863 1864

	c->regs[VCPU_REGS_RCX] = c->eip;
	if (is_long_mode(ctxt->vcpu)) {
#ifdef CONFIG_X86_64
		c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;

1865 1866 1867
		ops->get_msr(ctxt->vcpu,
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
1868 1869
		c->eip = msr_data;

1870
		ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
1871 1872 1873 1874
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
1875
		ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
1876 1877 1878 1879 1880
		c->eip = (u32)msr_data;

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

1881
	return X86EMUL_CONTINUE;
1882 1883
}

1884
static int
1885
emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1886 1887
{
	struct decode_cache *c = &ctxt->decode;
1888
	struct desc_struct cs, ss;
1889
	u64 msr_data;
1890
	u16 cs_sel, ss_sel;
1891

1892
	/* inject #GP if in real mode */
1893 1894
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
1895 1896 1897 1898

	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
1899 1900
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
1901

1902
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1903

1904
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1905 1906
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
1907 1908
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
1909 1910
		break;
	case X86EMUL_MODE_PROT64:
1911 1912
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
1913 1914 1915 1916
		break;
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1917 1918 1919 1920
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
1921 1922
	if (ctxt->mode == X86EMUL_MODE_PROT64
		|| is_long_mode(ctxt->vcpu)) {
1923
		cs.d = 0;
1924 1925 1926
		cs.l = 1;
	}

1927
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1928
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1929
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1930
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1931

1932
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
1933 1934
	c->eip = msr_data;

1935
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
1936 1937
	c->regs[VCPU_REGS_RSP] = msr_data;

1938
	return X86EMUL_CONTINUE;
1939 1940
}

1941
static int
1942
emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
1943 1944
{
	struct decode_cache *c = &ctxt->decode;
1945
	struct desc_struct cs, ss;
1946 1947
	u64 msr_data;
	int usermode;
1948
	u16 cs_sel, ss_sel;
1949

1950 1951
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
1952 1953
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
1954

1955
	setup_syscalls_segments(ctxt, ops, &cs, &ss);
1956 1957 1958 1959 1960 1961 1962 1963

	if ((c->rex_prefix & 0x8) != 0x0)
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
1964
	ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
1965 1966
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
1967
		cs_sel = (u16)(msr_data + 16);
1968 1969
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
1970
		ss_sel = (u16)(msr_data + 24);
1971 1972
		break;
	case X86EMUL_MODE_PROT64:
1973
		cs_sel = (u16)(msr_data + 32);
1974 1975
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
1976 1977
		ss_sel = cs_sel + 8;
		cs.d = 0;
1978 1979 1980
		cs.l = 1;
		break;
	}
1981 1982
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
1983

1984
	ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
1985
	ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1986
	ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
1987
	ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
1988

1989 1990
	c->eip = c->regs[VCPU_REGS_RDX];
	c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
1991

1992
	return X86EMUL_CONTINUE;
1993 1994
}

1995 1996
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
			      struct x86_emulate_ops *ops)
1997 1998 1999 2000 2001 2002 2003
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2004
	return ops->cpl(ctxt->vcpu) > iopl;
2005 2006 2007 2008 2009 2010
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    struct x86_emulate_ops *ops,
					    u16 port, u16 len)
{
2011
	struct desc_struct tr_seg;
2012
	u32 base3;
2013
	int r;
2014
	u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
2015
	unsigned mask = (1 << len) - 1;
2016
	unsigned long base;
2017

2018
	ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
2019
	if (!tr_seg.p)
2020
		return false;
2021
	if (desc_limit_scaled(&tr_seg) < 103)
2022
		return false;
2023 2024 2025 2026 2027
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
	r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
2028 2029
	if (r != X86EMUL_CONTINUE)
		return false;
2030
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2031
		return false;
2032
	r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
2033
			  NULL);
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 u16 port, u16 len)
{
2045 2046 2047
	if (ctxt->perm_ok)
		return true;

2048
	if (emulator_bad_iopl(ctxt, ops))
2049 2050
		if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
			return false;
2051 2052 2053

	ctxt->perm_ok = true;

2054 2055 2056
	return true;
}

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->ip = c->eip;
	tss->flag = ctxt->eflags;
	tss->ax = c->regs[VCPU_REGS_RAX];
	tss->cx = c->regs[VCPU_REGS_RCX];
	tss->dx = c->regs[VCPU_REGS_RDX];
	tss->bx = c->regs[VCPU_REGS_RBX];
	tss->sp = c->regs[VCPU_REGS_RSP];
	tss->bp = c->regs[VCPU_REGS_RBP];
	tss->si = c->regs[VCPU_REGS_RSI];
	tss->di = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_16 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

	c->eip = tss->ip;
	ctxt->eflags = tss->flag | 2;
	c->regs[VCPU_REGS_RAX] = tss->ax;
	c->regs[VCPU_REGS_RCX] = tss->cx;
	c->regs[VCPU_REGS_RDX] = tss->dx;
	c->regs[VCPU_REGS_RBX] = tss->bx;
	c->regs[VCPU_REGS_RSP] = tss->sp;
	c->regs[VCPU_REGS_RBP] = tss->bp;
	c->regs[VCPU_REGS_RSI] = tss->si;
	c->regs[VCPU_REGS_RDI] = tss->di;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_16 tss_seg;
	int ret;
2139
	u32 new_tss_base = get_desc_base(new_desc);
2140 2141

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2142
			    &ctxt->exception);
2143
	if (ret != X86EMUL_CONTINUE)
2144 2145 2146 2147 2148 2149
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss16(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2150
			     &ctxt->exception);
2151
	if (ret != X86EMUL_CONTINUE)
2152 2153 2154 2155
		/* FIXME: need to provide precise fault address */
		return ret;

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2156
			    &ctxt->exception);
2157
	if (ret != X86EMUL_CONTINUE)
2158 2159 2160 2161 2162 2163 2164 2165 2166
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2167
				     ctxt->vcpu, &ctxt->exception);
2168
		if (ret != X86EMUL_CONTINUE)
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss16(ctxt, ops, &tss_seg);
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct x86_emulate_ops *ops,
				struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;

	tss->cr3 = ops->get_cr(3, ctxt->vcpu);
	tss->eip = c->eip;
	tss->eflags = ctxt->eflags;
	tss->eax = c->regs[VCPU_REGS_RAX];
	tss->ecx = c->regs[VCPU_REGS_RCX];
	tss->edx = c->regs[VCPU_REGS_RDX];
	tss->ebx = c->regs[VCPU_REGS_RBX];
	tss->esp = c->regs[VCPU_REGS_RSP];
	tss->ebp = c->regs[VCPU_REGS_RBP];
	tss->esi = c->regs[VCPU_REGS_RSI];
	tss->edi = c->regs[VCPU_REGS_RDI];

	tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
	tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
	tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
	tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
	tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
	tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct x86_emulate_ops *ops,
				 struct tss_segment_32 *tss)
{
	struct decode_cache *c = &ctxt->decode;
	int ret;

2210 2211
	if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
		return emulate_gp(ctxt, 0);
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	c->eip = tss->eip;
	ctxt->eflags = tss->eflags | 2;
	c->regs[VCPU_REGS_RAX] = tss->eax;
	c->regs[VCPU_REGS_RCX] = tss->ecx;
	c->regs[VCPU_REGS_RDX] = tss->edx;
	c->regs[VCPU_REGS_RBX] = tss->ebx;
	c->regs[VCPU_REGS_RSP] = tss->esp;
	c->regs[VCPU_REGS_RBP] = tss->ebp;
	c->regs[VCPU_REGS_RSI] = tss->esi;
	c->regs[VCPU_REGS_RDI] = tss->edi;

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
	ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
	ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
	ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
	ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
	ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
	ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
	ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);

	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
	ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  struct x86_emulate_ops *ops,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
	struct tss_segment_32 tss_seg;
	int ret;
2271
	u32 new_tss_base = get_desc_base(new_desc);
2272 2273

	ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2274
			    &ctxt->exception);
2275
	if (ret != X86EMUL_CONTINUE)
2276 2277 2278 2279 2280 2281
		/* FIXME: need to provide precise fault address */
		return ret;

	save_state_to_tss32(ctxt, ops, &tss_seg);

	ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2282
			     &ctxt->exception);
2283
	if (ret != X86EMUL_CONTINUE)
2284 2285 2286 2287
		/* FIXME: need to provide precise fault address */
		return ret;

	ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2288
			    &ctxt->exception);
2289
	if (ret != X86EMUL_CONTINUE)
2290 2291 2292 2293 2294 2295 2296 2297 2298
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

		ret = ops->write_std(new_tss_base,
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2299
				     ctxt->vcpu, &ctxt->exception);
2300
		if (ret != X86EMUL_CONTINUE)
2301 2302 2303 2304 2305 2306 2307 2308
			/* FIXME: need to provide precise fault address */
			return ret;
	}

	return load_state_from_tss32(ctxt, ops, &tss_seg);
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2309 2310 2311
				   struct x86_emulate_ops *ops,
				   u16 tss_selector, int reason,
				   bool has_error_code, u32 error_code)
2312 2313 2314 2315 2316
{
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
	u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
	ulong old_tss_base =
2317
		ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
2318
	u32 desc_limit;
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332

	/* FIXME: old_tss_base == ~0 ? */

	ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;
	ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

	if (reason != TASK_SWITCH_IRET) {
		if ((tss_selector & 3) > next_tss_desc.dpl ||
2333 2334
		    ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
			return emulate_gp(ctxt, 0);
2335 2336
	}

2337 2338 2339 2340
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2341
		emulate_ts(ctxt, tss_selector & 0xfffc);
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
		write_segment_descriptor(ctxt, ops, old_tss_sel,
					 &curr_tss_desc);
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
	   note that old_tss_sel is not used afetr this point */
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
		ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
	else
		ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
				     old_tss_base, &next_tss_desc);
2365 2366
	if (ret != X86EMUL_CONTINUE)
		return ret;
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
		write_segment_descriptor(ctxt, ops, tss_selector,
					 &next_tss_desc);
	}

	ops->set_cr(0,  ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2378
	ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
2379 2380
	ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);

2381 2382 2383 2384 2385 2386
	if (has_error_code) {
		struct decode_cache *c = &ctxt->decode;

		c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		c->lock_prefix = 0;
		c->src.val = (unsigned long) error_code;
2387
		ret = em_push(ctxt);
2388 2389
	}

2390 2391 2392 2393
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2394 2395
			 u16 tss_selector, int reason,
			 bool has_error_code, u32 error_code)
2396
{
2397
	struct x86_emulate_ops *ops = ctxt->ops;
2398 2399 2400 2401
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->eip = ctxt->eip;
2402
	c->dst.type = OP_NONE;
2403

2404 2405
	rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
				     has_error_code, error_code);
2406

2407 2408
	if (rc == X86EMUL_CONTINUE)
		ctxt->eip = c->eip;
2409

2410
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2411 2412
}

2413
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
2414
			    int reg, struct operand *op)
2415 2416 2417 2418
{
	struct decode_cache *c = &ctxt->decode;
	int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;

2419
	register_address_increment(c, &c->regs[reg], df * op->bytes);
2420 2421
	op->addr.mem.ea = register_address(c, c->regs[reg]);
	op->addr.mem.seg = seg;
2422 2423
}

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
	al = c->dst.val;

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

	c->dst.val = al;
	/* Set PF, ZF, SF */
	c->src.type = OP_IMM;
	c->src.val = 0;
	c->src.bytes = 1;
	emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

	old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
	old_eip = c->eip;

	memcpy(&sel, c->src.valptr + c->op_bytes, 2);
	if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
		return X86EMUL_CONTINUE;

	c->eip = 0;
	memcpy(&c->eip, c->src.valptr, c->op_bytes);

	c->src.val = old_cs;
2481
	rc = em_push(ctxt);
2482 2483 2484 2485
	if (rc != X86EMUL_CONTINUE)
		return rc;

	c->src.val = old_eip;
2486
	return em_push(ctxt);
2487 2488
}

2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int rc;

	c->dst.type = OP_REG;
	c->dst.addr.reg = &c->eip;
	c->dst.bytes = c->op_bytes;
	rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
	if (rc != X86EMUL_CONTINUE)
		return rc;
	register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
	return X86EMUL_CONTINUE;
}

2504
static int em_imul(struct x86_emulate_ctxt *ctxt)
2505 2506 2507 2508 2509 2510 2511
{
	struct decode_cache *c = &ctxt->decode;

	emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
	return X86EMUL_CONTINUE;
}

2512 2513 2514 2515 2516 2517 2518 2519
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.val = c->src2.val;
	return em_imul(ctxt);
}

2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.type = OP_REG;
	c->dst.bytes = c->src.bytes;
	c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
	c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);

	return X86EMUL_CONTINUE;
}

2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 tsc = 0;

	ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
	c->regs[VCPU_REGS_RAX] = (u32)tsc;
	c->regs[VCPU_REGS_RDX] = tsc >> 32;
	return X86EMUL_CONTINUE;
}

2543 2544 2545 2546 2547 2548 2549
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	c->dst.val = c->src.val;
	return X86EMUL_CONTINUE;
}

2550 2551 2552 2553 2554 2555 2556
static int em_movdqu(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
	return X86EMUL_CONTINUE;
}

2557 2558 2559
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
2560 2561 2562
	int rc;
	ulong linear;

2563
	rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
2564 2565
	if (rc == X86EMUL_CONTINUE)
		emulate_invlpg(ctxt->vcpu, linear);
2566 2567 2568 2569 2570
	/* Disable writeback. */
	c->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	if (!valid_cr(c->modrm_reg))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 new_val = c->src.val64;
	int cr = c->modrm_reg;

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
		u64 cr4, efer;
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

		cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
		ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

		if (is_long_mode(ctxt->vcpu))
			rsvd = CR3_L_MODE_RESERVED_BITS;
		else if (is_pae(ctxt->vcpu))
			rsvd = CR3_PAE_RESERVED_BITS;
		else if (is_paging(ctxt->vcpu))
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
		u64 cr4, efer;

		cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
		ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

	ctxt->ops->get_dr(7, &dr7, ctxt->vcpu);

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	int dr = c->modrm_reg;
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

	cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;
	u64 new_val = c->src.val64;
	int dr = c->modrm_reg;

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

	ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
	u64 rax = kvm_register_read(ctxt->vcpu, VCPU_REGS_RAX);

	/* Valid physical address? */
	if (rax & 0xffff000000000000)
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);

	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt->vcpu))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
	u64 rcx = kvm_register_read(ctxt->vcpu, VCPU_REGS_RCX);

	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt->vcpu)) ||
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->dst.bytes = min(c->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	c->src.bytes = min(c->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

2768
#define D(_y) { .flags = (_y) }
2769
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
2770 2771
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
2772
#define N    D(0)
2773
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
2774 2775 2776
#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2777 2778
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
2779 2780 2781
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
2782
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
2783

2784
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
2785
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
2786 2787
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)

2788 2789 2790 2791
#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM),			\
		D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock),		\
		D2bv(((_f) & ~Lock) | DstAcc | SrcImm)

2792 2793 2794 2795 2796 2797
static struct opcode group7_rm1[] = {
	DI(SrcNone | ModRM | Priv, monitor),
	DI(SrcNone | ModRM | Priv, mwait),
	N, N, N, N, N, N,
};

2798 2799
static struct opcode group7_rm3[] = {
	DIP(SrcNone | ModRM | Prot | Priv, vmrun,   check_svme_pa),
2800
	DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
2801 2802 2803 2804 2805 2806 2807
	DIP(SrcNone | ModRM | Prot | Priv, vmload,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, vmsave,  check_svme_pa),
	DIP(SrcNone | ModRM | Prot | Priv, stgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, clgi,    check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, skinit,  check_svme),
	DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
};
2808

2809 2810 2811 2812 2813
static struct opcode group7_rm7[] = {
	N,
	DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
	N, N, N, N, N, N,
};
2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
static struct opcode group1[] = {
	X7(D(Lock)), N
};

static struct opcode group1A[] = {
	D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
};

static struct opcode group3[] = {
	D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2825
	X4(D(SrcMem | ModRM)),
2826 2827 2828 2829 2830 2831 2832 2833 2834
};

static struct opcode group4[] = {
	D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
	N, N, N, N, N, N,
};

static struct opcode group5[] = {
	D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2835 2836
	D(SrcMem | ModRM | Stack),
	I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
2837 2838 2839 2840
	D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
	D(SrcMem | ModRM | Stack), N,
};

2841 2842 2843 2844 2845 2846 2847 2848
static struct opcode group6[] = {
	DI(ModRM | Prot,        sldt),
	DI(ModRM | Prot,        str),
	DI(ModRM | Prot | Priv, lldt),
	DI(ModRM | Prot | Priv, ltr),
	N, N, N, N,
};

2849
static struct group_dual group7 = { {
2850 2851 2852
	DI(ModRM | Mov | DstMem | Priv, sgdt),
	DI(ModRM | Mov | DstMem | Priv, sidt),
	DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
2853 2854 2855
	DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
	DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
	DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
2856
}, {
2857
	D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
2858
	N, EXT(0, group7_rm3),
2859
	DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
2860
	DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
} };

static struct opcode group8[] = {
	N, N, N, N,
	D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
	D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
};

static struct group_dual group9 = { {
	N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
}, {
	N, N, N, N, N, N, N, N,
} };

2875 2876 2877 2878
static struct opcode group11[] = {
	I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
};

2879 2880 2881 2882
static struct gprefix pfx_0f_6f_0f_7f = {
	N, N, N, I(Sse, em_movdqu),
};

2883 2884
static struct opcode opcode_table[256] = {
	/* 0x00 - 0x07 */
2885
	D6ALU(Lock),
2886 2887
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x08 - 0x0F */
2888
	D6ALU(Lock),
2889 2890
	D(ImplicitOps | Stack | No64), N,
	/* 0x10 - 0x17 */
2891
	D6ALU(Lock),
2892 2893
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x18 - 0x1F */
2894
	D6ALU(Lock),
2895 2896
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	/* 0x20 - 0x27 */
2897
	D6ALU(Lock), N, N,
2898
	/* 0x28 - 0x2F */
2899
	D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
2900
	/* 0x30 - 0x37 */
2901
	D6ALU(Lock), N, N,
2902
	/* 0x38 - 0x3F */
2903
	D6ALU(0), N, N,
2904 2905 2906
	/* 0x40 - 0x4F */
	X16(D(DstReg)),
	/* 0x50 - 0x57 */
2907
	X8(I(SrcReg | Stack, em_push)),
2908 2909 2910 2911 2912 2913 2914
	/* 0x58 - 0x5F */
	X8(D(DstReg | Stack)),
	/* 0x60 - 0x67 */
	D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
2915 2916
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
2917 2918
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
2919 2920
	D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
	D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
2921 2922 2923 2924 2925 2926 2927
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
	G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
	G(DstMem | SrcImm | ModRM | Group, group1),
	G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
	G(DstMem | SrcImmByte | ModRM | Group, group1),
2928
	D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
2929
	/* 0x88 - 0x8F */
2930 2931
	I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
2932
	D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
2933 2934
	D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
	/* 0x90 - 0x97 */
2935
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
2936
	/* 0x98 - 0x9F */
2937
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
2938
	I(SrcImmFAddr | No64, em_call_far), N,
2939
	DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
2940
	/* 0xA0 - 0xA7 */
2941 2942 2943 2944
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
	I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
	D2bv(SrcSI | DstDI | String),
2945
	/* 0xA8 - 0xAF */
2946
	D2bv(DstAcc | SrcImm),
2947 2948
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
2949
	D2bv(SrcAcc | DstDI | String),
2950
	/* 0xB0 - 0xB7 */
2951
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
2952
	/* 0xB8 - 0xBF */
2953
	X8(I(DstReg | SrcImm | Mov, em_mov)),
2954
	/* 0xC0 - 0xC7 */
2955
	D2bv(DstMem | SrcImmByte | ModRM),
2956 2957
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
	D(ImplicitOps | Stack),
2958
	D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
2959
	G(ByteOp, group11), G(0, group11),
2960 2961
	/* 0xC8 - 0xCF */
	N, N, N, D(ImplicitOps | Stack),
2962 2963
	D(ImplicitOps), DI(SrcImmByte, intn),
	D(ImplicitOps | No64), DI(ImplicitOps, iret),
2964
	/* 0xD0 - 0xD7 */
2965
	D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
2966 2967 2968 2969
	N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
2970
	X4(D(SrcImmByte)),
2971 2972
	D2bvIP(SrcImmUByte | DstAcc, in,  check_perm_in),
	D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
2973 2974 2975
	/* 0xE8 - 0xEF */
	D(SrcImm | Stack), D(SrcImm | ImplicitOps),
	D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2976 2977
	D2bvIP(SrcNone | DstAcc,     in,  check_perm_in),
	D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
2978
	/* 0xF0 - 0xF7 */
2979
	N, DI(ImplicitOps, icebp), N, N,
2980 2981
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
2982
	/* 0xF8 - 0xFF */
2983
	D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
2984 2985 2986 2987 2988
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

static struct opcode twobyte_table[256] = {
	/* 0x00 - 0x0F */
2989
	G(0, group6), GD(0, &group7), N, N,
2990
	N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
2991
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
2992 2993 2994 2995
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
2996
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
2997
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
2998
	DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
2999
	DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
3000 3001 3002
	N, N, N, N,
	N, N, N, N, N, N, N, N,
	/* 0x30 - 0x3F */
3003 3004 3005 3006
	DI(ImplicitOps | Priv, wrmsr),
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
	DI(ImplicitOps | Priv, rdmsr),
	DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
3007 3008
	D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
	N, N,
3009 3010 3011 3012 3013 3014
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
3015 3016 3017 3018
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
3019
	/* 0x70 - 0x7F */
3020 3021 3022 3023
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
3024 3025 3026
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
3027
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
3028 3029
	/* 0xA0 - 0xA7 */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3030
	DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
3031 3032 3033 3034
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM), N, N,
	/* 0xA8 - 0xAF */
	D(ImplicitOps | Stack), D(ImplicitOps | Stack),
3035
	DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3036 3037
	D(DstMem | SrcReg | Src2ImmByte | ModRM),
	D(DstMem | SrcReg | Src2CL | ModRM),
3038
	D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
3039
	/* 0xB0 - 0xB7 */
3040
	D2bv(DstMem | SrcReg | ModRM | Lock),
3041 3042 3043
	D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
	D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3044 3045
	/* 0xB8 - 0xBF */
	N, N,
3046
	G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3047 3048
	D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
	D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
3049
	/* 0xC0 - 0xCF */
3050
	D2bv(DstMem | SrcReg | ModRM | Lock),
3051
	N, D(DstMem | SrcReg | ModRM | Mov),
3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
	N, N, N, GD(0, &group9),
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
3067
#undef GP
3068
#undef EXT
3069

3070
#undef D2bv
3071
#undef D2bvIP
3072
#undef I2bv
3073
#undef D6ALU
3074

3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
static unsigned imm_size(struct decode_cache *c)
{
	unsigned size;

	size = (c->d & ByteOp) ? 1 : c->op_bytes;
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	struct decode_cache *c = &ctxt->decode;
	struct x86_emulate_ops *ops = ctxt->ops;
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
3094
	op->addr.mem.ea = c->eip;
3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
		op->val = insn_fetch(s8, 1, c->eip);
		break;
	case 2:
		op->val = insn_fetch(s16, 2, c->eip);
		break;
	case 4:
		op->val = insn_fetch(s32, 4, c->eip);
		break;
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

3124
int
3125
x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
3126 3127 3128 3129 3130
{
	struct x86_emulate_ops *ops = ctxt->ops;
	struct decode_cache *c = &ctxt->decode;
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
3131 3132
	int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
	bool op_prefix = false;
3133
	struct opcode opcode, *g_mod012, *g_mod3;
3134
	struct operand memop = { .type = OP_NONE };
3135 3136

	c->eip = ctxt->eip;
3137 3138 3139 3140
	c->fetch.start = c->eip;
	c->fetch.end = c->fetch.start + insn_len;
	if (insn_len > 0)
		memcpy(c->fetch.data, insn, insn_len);
3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
		return -1;
	}

	c->op_bytes = def_op_bytes;
	c->ad_bytes = def_ad_bytes;

	/* Legacy prefixes. */
	for (;;) {
		switch (c->b = insn_fetch(u8, 1, c->eip)) {
		case 0x66:	/* operand-size override */
3168
			op_prefix = true;
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
			/* switch between 2/4 bytes */
			c->op_bytes = def_op_bytes ^ 6;
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
				c->ad_bytes = def_ad_bytes ^ 12;
			else
				/* switch between 2/4 bytes */
				c->ad_bytes = def_ad_bytes ^ 6;
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
			set_seg_override(c, (c->b >> 3) & 3);
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
			set_seg_override(c, c->b & 7);
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
			c->rex_prefix = c->b;
			continue;
		case 0xf0:	/* LOCK */
			c->lock_prefix = 1;
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
3200
			c->rep_prefix = c->b;
3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

		c->rex_prefix = 0;
	}

done_prefixes:

	/* REX prefix. */
3214 3215
	if (c->rex_prefix & 8)
		c->op_bytes = 8;	/* REX.W */
3216 3217 3218

	/* Opcode byte(s). */
	opcode = opcode_table[c->b];
3219 3220 3221 3222 3223
	/* Two-byte opcode? */
	if (c->b == 0x0f) {
		c->twobyte = 1;
		c->b = insn_fetch(u8, 1, c->eip);
		opcode = twobyte_table[c->b];
3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
	}
	c->d = opcode.flags;

	if (c->d & Group) {
		dual = c->d & GroupDual;
		c->modrm = insn_fetch(u8, 1, c->eip);
		--c->eip;

		if (c->d & GroupDual) {
			g_mod012 = opcode.u.gdual->mod012;
			g_mod3 = opcode.u.gdual->mod3;
		} else
			g_mod012 = g_mod3 = opcode.u.group;

		c->d &= ~(Group | GroupDual);

		goffset = (c->modrm >> 3) & 7;

		if ((c->modrm >> 6) == 3)
			opcode = g_mod3[goffset];
		else
			opcode = g_mod012[goffset];
3246 3247 3248 3249 3250 3251

		if (opcode.flags & RMExt) {
			goffset = c->modrm & 7;
			opcode = opcode.u.group[goffset];
		}

3252 3253 3254
		c->d |= opcode.flags;
	}

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267
	if (c->d & Prefix) {
		if (c->rep_prefix && op_prefix)
			return X86EMUL_UNHANDLEABLE;
		simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
		switch (simd_prefix) {
		case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
		case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
		case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
		case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
		}
		c->d |= opcode.flags;
	}

3268
	c->execute = opcode.u.execute;
3269
	c->check_perm = opcode.check_perm;
3270
	c->intercept = opcode.intercept;
3271 3272

	/* Unrecognised? */
A
Avi Kivity 已提交
3273
	if (c->d == 0 || (c->d & Undefined))
3274 3275
		return -1;

3276 3277 3278
	if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
		return -1;

3279 3280 3281
	if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
		c->op_bytes = 8;

3282 3283 3284 3285 3286 3287 3288
	if (c->d & Op3264) {
		if (mode == X86EMUL_MODE_PROT64)
			c->op_bytes = 8;
		else
			c->op_bytes = 4;
	}

A
Avi Kivity 已提交
3289 3290 3291
	if (c->d & Sse)
		c->op_bytes = 16;

3292
	/* ModRM and SIB bytes. */
3293
	if (c->d & ModRM) {
3294
		rc = decode_modrm(ctxt, ops, &memop);
3295 3296 3297
		if (!c->has_seg_override)
			set_seg_override(c, c->modrm_seg);
	} else if (c->d & MemAbs)
3298
		rc = decode_abs(ctxt, ops, &memop);
3299 3300 3301 3302 3303 3304
	if (rc != X86EMUL_CONTINUE)
		goto done;

	if (!c->has_seg_override)
		set_seg_override(c, VCPU_SREG_DS);

3305
	memop.addr.mem.seg = seg_override(ctxt, ops, c);
3306

3307
	if (memop.type == OP_MEM && c->ad_bytes != 8)
3308
		memop.addr.mem.ea = (u32)memop.addr.mem.ea;
3309

3310
	if (memop.type == OP_MEM && c->rip_relative)
3311
		memop.addr.mem.ea += c->eip;
3312 3313 3314 3315 3316 3317 3318 3319 3320

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & SrcMask) {
	case SrcNone:
		break;
	case SrcReg:
A
Avi Kivity 已提交
3321
		decode_register_operand(ctxt, &c->src, c, 0);
3322 3323
		break;
	case SrcMem16:
3324
		memop.bytes = 2;
3325 3326
		goto srcmem_common;
	case SrcMem32:
3327
		memop.bytes = 4;
3328 3329
		goto srcmem_common;
	case SrcMem:
3330
		memop.bytes = (c->d & ByteOp) ? 1 :
3331 3332
							   c->op_bytes;
	srcmem_common:
3333
		c->src = memop;
3334
		break;
3335
	case SrcImmU16:
3336 3337
		rc = decode_imm(ctxt, &c->src, 2, false);
		break;
3338
	case SrcImm:
3339 3340
		rc = decode_imm(ctxt, &c->src, imm_size(c), true);
		break;
3341
	case SrcImmU:
3342
		rc = decode_imm(ctxt, &c->src, imm_size(c), false);
3343 3344
		break;
	case SrcImmByte:
3345 3346
		rc = decode_imm(ctxt, &c->src, 1, true);
		break;
3347
	case SrcImmUByte:
3348
		rc = decode_imm(ctxt, &c->src, 1, false);
3349 3350 3351 3352
		break;
	case SrcAcc:
		c->src.type = OP_REG;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3353
		c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
3354
		fetch_register_operand(&c->src);
3355 3356 3357 3358 3359 3360 3361 3362
		break;
	case SrcOne:
		c->src.bytes = 1;
		c->src.val = 1;
		break;
	case SrcSI:
		c->src.type = OP_MEM;
		c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3363 3364 3365
		c->src.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RSI]);
		c->src.addr.mem.seg = seg_override(ctxt, ops, c),
3366 3367 3368 3369
		c->src.val = 0;
		break;
	case SrcImmFAddr:
		c->src.type = OP_IMM;
3370
		c->src.addr.mem.ea = c->eip;
3371 3372 3373 3374
		c->src.bytes = c->op_bytes + 2;
		insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
		break;
	case SrcMemFAddr:
3375 3376
		memop.bytes = c->op_bytes + 2;
		goto srcmem_common;
3377 3378 3379
		break;
	}

3380 3381 3382
	if (rc != X86EMUL_CONTINUE)
		goto done;

3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
	switch (c->d & Src2Mask) {
	case Src2None:
		break;
	case Src2CL:
		c->src2.bytes = 1;
		c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
		break;
	case Src2ImmByte:
3395
		rc = decode_imm(ctxt, &c->src2, 1, true);
3396 3397 3398 3399 3400
		break;
	case Src2One:
		c->src2.bytes = 1;
		c->src2.val = 1;
		break;
3401 3402 3403
	case Src2Imm:
		rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
		break;
3404 3405
	}

3406 3407 3408
	if (rc != X86EMUL_CONTINUE)
		goto done;

3409 3410 3411
	/* Decode and fetch the destination operand: register or memory. */
	switch (c->d & DstMask) {
	case DstReg:
A
Avi Kivity 已提交
3412
		decode_register_operand(ctxt, &c->dst, c,
3413 3414
			 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
		break;
3415 3416
	case DstImmUByte:
		c->dst.type = OP_IMM;
3417
		c->dst.addr.mem.ea = c->eip;
3418 3419 3420
		c->dst.bytes = 1;
		c->dst.val = insn_fetch(u8, 1, c->eip);
		break;
3421 3422
	case DstMem:
	case DstMem64:
3423
		c->dst = memop;
3424 3425 3426 3427
		if ((c->d & DstMask) == DstMem64)
			c->dst.bytes = 8;
		else
			c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3428 3429
		if (c->d & BitOp)
			fetch_bit_operand(c);
3430
		c->dst.orig_val = c->dst.val;
3431 3432 3433 3434
		break;
	case DstAcc:
		c->dst.type = OP_REG;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3435
		c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
3436
		fetch_register_operand(&c->dst);
3437 3438 3439 3440 3441
		c->dst.orig_val = c->dst.val;
		break;
	case DstDI:
		c->dst.type = OP_MEM;
		c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
3442 3443 3444
		c->dst.addr.mem.ea =
			register_address(c, c->regs[VCPU_REGS_RDI]);
		c->dst.addr.mem.seg = VCPU_SREG_ES;
3445 3446
		c->dst.val = 0;
		break;
3447 3448 3449 3450 3451
	case ImplicitOps:
		/* Special instructions do their own operand decoding. */
	default:
		c->dst.type = OP_NONE; /* Disable writeback. */
		return 0;
3452 3453 3454
	}

done:
3455
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
3456 3457
}

3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	struct decode_cache *c = &ctxt->decode;

	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
	if (((c->b == 0xa6) || (c->b == 0xa7) ||
	     (c->b == 0xae) || (c->b == 0xaf))
	    && (((c->rep_prefix == REPE_PREFIX) &&
		 ((ctxt->eflags & EFLG_ZF) == 0))
		|| ((c->rep_prefix == REPNE_PREFIX) &&
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

3480
int
3481
x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
3482
{
3483
	struct x86_emulate_ops *ops = ctxt->ops;
3484 3485
	u64 msr_data;
	struct decode_cache *c = &ctxt->decode;
3486
	int rc = X86EMUL_CONTINUE;
3487
	int saved_dst_type = c->dst.type;
3488
	int irq; /* Used for int 3, int, and into */
3489

3490
	ctxt->decode.mem_read.pos = 0;
3491

3492
	if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
3493
		rc = emulate_ud(ctxt);
3494 3495 3496
		goto done;
	}

3497
	/* LOCK prefix is allowed only with some instructions */
3498
	if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
3499
		rc = emulate_ud(ctxt);
3500 3501 3502
		goto done;
	}

3503
	if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
3504
		rc = emulate_ud(ctxt);
3505 3506 3507
		goto done;
	}

A
Avi Kivity 已提交
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519
	if ((c->d & Sse)
	    && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
		|| !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
		rc = emulate_ud(ctxt);
		goto done;
	}

	if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
		rc = emulate_nm(ctxt);
		goto done;
	}

3520
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3521 3522
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_PRE_EXCEPT);
3523 3524 3525 3526
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3527
	/* Privileged instruction can be executed only in CPL=0 */
3528
	if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
3529
		rc = emulate_gp(ctxt, 0);
3530 3531 3532
		goto done;
	}

3533 3534 3535 3536 3537 3538
	/* Instruction can only be executed in protected mode */
	if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
		rc = emulate_ud(ctxt);
		goto done;
	}

3539 3540 3541 3542 3543 3544 3545
	/* Do instruction specific permission checks */
	if (c->check_perm) {
		rc = c->check_perm(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3546
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3547 3548
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_EXCEPT);
3549 3550 3551 3552
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3553 3554
	if (c->rep_prefix && (c->d & String)) {
		/* All REP prefixes have the same first termination condition */
3555
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
3556
			ctxt->eip = c->eip;
3557 3558 3559 3560
			goto done;
		}
	}

3561
	if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
3562 3563
		rc = segmented_read(ctxt, c->src.addr.mem,
				    c->src.valptr, c->src.bytes);
3564
		if (rc != X86EMUL_CONTINUE)
3565
			goto done;
3566
		c->src.orig_val64 = c->src.val64;
3567 3568
	}

3569
	if (c->src2.type == OP_MEM) {
3570 3571
		rc = segmented_read(ctxt, c->src2.addr.mem,
				    &c->src2.val, c->src2.bytes);
3572 3573 3574 3575
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3576 3577 3578 3579
	if ((c->d & DstMask) == ImplicitOps)
		goto special_insn;


3580 3581
	if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
		/* optimisation - avoid slow emulated read if Mov */
3582
		rc = segmented_read(ctxt, c->dst.addr.mem,
3583
				   &c->dst.val, c->dst.bytes);
3584 3585
		if (rc != X86EMUL_CONTINUE)
			goto done;
3586
	}
3587
	c->dst.orig_val = c->dst.val;
3588

3589 3590
special_insn:

3591
	if (unlikely(ctxt->guest_mode) && c->intercept) {
3592 3593
		rc = emulator_check_intercept(ctxt, c->intercept,
					      X86_ICPT_POST_MEMACCESS);
3594 3595 3596 3597
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

3598 3599 3600 3601 3602 3603 3604
	if (c->execute) {
		rc = c->execute(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

3605
	if (c->twobyte)
A
Avi Kivity 已提交
3606 3607
		goto twobyte_insn;

3608
	switch (c->b) {
A
Avi Kivity 已提交
3609 3610
	case 0x00 ... 0x05:
	      add:		/* add */
3611
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3612
		break;
3613
	case 0x06:		/* push es */
3614
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
3615 3616 3617 3618
		break;
	case 0x07:		/* pop es */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
		break;
A
Avi Kivity 已提交
3619 3620
	case 0x08 ... 0x0d:
	      or:		/* or */
3621
		emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3622
		break;
3623
	case 0x0e:		/* push cs */
3624
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
3625
		break;
A
Avi Kivity 已提交
3626 3627
	case 0x10 ... 0x15:
	      adc:		/* adc */
3628
		emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3629
		break;
3630
	case 0x16:		/* push ss */
3631
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
3632 3633 3634 3635
		break;
	case 0x17:		/* pop ss */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
3636 3637
	case 0x18 ... 0x1d:
	      sbb:		/* sbb */
3638
		emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3639
		break;
3640
	case 0x1e:		/* push ds */
3641
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
3642 3643 3644 3645
		break;
	case 0x1f:		/* pop ds */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
		break;
3646
	case 0x20 ... 0x25:
A
Avi Kivity 已提交
3647
	      and:		/* and */
3648
		emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3649 3650 3651
		break;
	case 0x28 ... 0x2d:
	      sub:		/* sub */
3652
		emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3653 3654 3655
		break;
	case 0x30 ... 0x35:
	      xor:		/* xor */
3656
		emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3657 3658 3659
		break;
	case 0x38 ... 0x3d:
	      cmp:		/* cmp */
3660
		c->dst.type = OP_NONE; /* Disable writeback. */
3661
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3662
		break;
3663 3664 3665 3666 3667 3668 3669 3670
	case 0x40 ... 0x47: /* inc r16/r32 */
		emulate_1op("inc", c->dst, ctxt->eflags);
		break;
	case 0x48 ... 0x4f: /* dec r16/r32 */
		emulate_1op("dec", c->dst, ctxt->eflags);
		break;
	case 0x58 ... 0x5f: /* pop reg */
	pop_instruction:
3671
		rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
3672
		break;
3673
	case 0x60:	/* pusha */
3674
		rc = emulate_pusha(ctxt);
3675 3676 3677 3678
		break;
	case 0x61:	/* popa */
		rc = emulate_popa(ctxt, ops);
		break;
A
Avi Kivity 已提交
3679
	case 0x63:		/* movsxd */
3680
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
3681
			goto cannot_emulate;
3682
		c->dst.val = (s32) c->src.val;
A
Avi Kivity 已提交
3683
		break;
3684 3685
	case 0x6c:		/* insb */
	case 0x6d:		/* insw/insd */
3686 3687
		c->src.val = c->regs[VCPU_REGS_RDX];
		goto do_io_in;
3688 3689
	case 0x6e:		/* outsb */
	case 0x6f:		/* outsw/outsd */
3690 3691
		c->dst.val = c->regs[VCPU_REGS_RDX];
		goto do_io_out;
3692
		break;
3693
	case 0x70 ... 0x7f: /* jcc (short) */
3694
		if (test_cc(c->b, ctxt->eflags))
3695
			jmp_rel(c, c->src.val);
3696
		break;
A
Avi Kivity 已提交
3697
	case 0x80 ... 0x83:	/* Grp1 */
3698
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717
		case 0:
			goto add;
		case 1:
			goto or;
		case 2:
			goto adc;
		case 3:
			goto sbb;
		case 4:
			goto and;
		case 5:
			goto sub;
		case 6:
			goto xor;
		case 7:
			goto cmp;
		}
		break;
	case 0x84 ... 0x85:
3718
	test:
3719
		emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
3720 3721
		break;
	case 0x86 ... 0x87:	/* xchg */
3722
	xchg:
A
Avi Kivity 已提交
3723
		/* Write back the register source. */
3724 3725
		c->src.val = c->dst.val;
		write_register_operand(&c->src);
A
Avi Kivity 已提交
3726 3727 3728 3729
		/*
		 * Write back the memory destination with implicit LOCK
		 * prefix.
		 */
3730
		c->dst.val = c->src.orig_val;
3731
		c->lock_prefix = 1;
A
Avi Kivity 已提交
3732
		break;
3733 3734
	case 0x8c:  /* mov r/m, sreg */
		if (c->modrm_reg > VCPU_SREG_GS) {
3735
			rc = emulate_ud(ctxt);
3736
			goto done;
3737
		}
3738
		c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
3739
		break;
N
Nitin A Kamble 已提交
3740
	case 0x8d: /* lea r16/r32, m */
3741
		c->dst.val = c->src.addr.mem.ea;
N
Nitin A Kamble 已提交
3742
		break;
3743 3744 3745 3746
	case 0x8e: { /* mov seg, r/m16 */
		uint16_t sel;

		sel = c->src.val;
3747

3748 3749
		if (c->modrm_reg == VCPU_SREG_CS ||
		    c->modrm_reg > VCPU_SREG_GS) {
3750
			rc = emulate_ud(ctxt);
3751 3752 3753
			goto done;
		}

3754
		if (c->modrm_reg == VCPU_SREG_SS)
3755
			ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
3756

3757
		rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
3758 3759 3760 3761

		c->dst.type = OP_NONE;  /* Disable writeback. */
		break;
	}
A
Avi Kivity 已提交
3762
	case 0x8f:		/* pop (sole member of Grp1a) */
3763
		rc = emulate_grp1a(ctxt, ops);
A
Avi Kivity 已提交
3764
		break;
3765 3766
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
		if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
3767
			break;
3768
		goto xchg;
3769 3770 3771 3772 3773 3774 3775
	case 0x98: /* cbw/cwde/cdqe */
		switch (c->op_bytes) {
		case 2: c->dst.val = (s8)c->dst.val; break;
		case 4: c->dst.val = (s16)c->dst.val; break;
		case 8: c->dst.val = (s32)c->dst.val; break;
		}
		break;
N
Nitin A Kamble 已提交
3776
	case 0x9c: /* pushf */
3777
		c->src.val =  (unsigned long) ctxt->eflags;
3778
		rc = em_push(ctxt);
3779
		break;
N
Nitin A Kamble 已提交
3780
	case 0x9d: /* popf */
A
Avi Kivity 已提交
3781
		c->dst.type = OP_REG;
3782
		c->dst.addr.reg = &ctxt->eflags;
A
Avi Kivity 已提交
3783
		c->dst.bytes = c->op_bytes;
3784 3785
		rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
		break;
A
Avi Kivity 已提交
3786
	case 0xa6 ... 0xa7:	/* cmps */
3787
		goto cmp;
3788 3789
	case 0xa8 ... 0xa9:	/* test ax, imm */
		goto test;
A
Avi Kivity 已提交
3790
	case 0xae ... 0xaf:	/* scas */
3791
		goto cmp;
3792 3793 3794
	case 0xc0 ... 0xc1:
		emulate_grp2(ctxt);
		break;
3795
	case 0xc3: /* ret */
A
Avi Kivity 已提交
3796
		c->dst.type = OP_REG;
3797
		c->dst.addr.reg = &c->eip;
A
Avi Kivity 已提交
3798
		c->dst.bytes = c->op_bytes;
3799
		goto pop_instruction;
3800 3801 3802 3803 3804 3805
	case 0xc4:		/* les */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
		break;
	case 0xc5:		/* lds */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
		break;
3806 3807
	case 0xcb:		/* ret far */
		rc = emulate_ret_far(ctxt, ops);
3808
		break;
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
	case 0xcc:		/* int3 */
		irq = 3;
		goto do_interrupt;
	case 0xcd:		/* int n */
		irq = c->src.val;
	do_interrupt:
		rc = emulate_int(ctxt, ops, irq);
		break;
	case 0xce:		/* into */
		if (ctxt->eflags & EFLG_OF) {
			irq = 4;
			goto do_interrupt;
		}
		break;
3823 3824
	case 0xcf:		/* iret */
		rc = emulate_iret(ctxt, ops);
3825
		break;
3826 3827 3828 3829 3830 3831 3832
	case 0xd0 ... 0xd1:	/* Grp2 */
		emulate_grp2(ctxt);
		break;
	case 0xd2 ... 0xd3:	/* Grp2 */
		c->src.val = c->regs[VCPU_REGS_RCX];
		emulate_grp2(ctxt);
		break;
3833 3834 3835 3836 3837 3838
	case 0xe0 ... 0xe2:	/* loop/loopz/loopnz */
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
		    (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
			jmp_rel(c, c->src.val);
		break;
3839 3840 3841 3842
	case 0xe3:	/* jcxz/jecxz/jrcxz */
		if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
			jmp_rel(c, c->src.val);
		break;
3843 3844
	case 0xe4: 	/* inb */
	case 0xe5: 	/* in */
3845
		goto do_io_in;
3846 3847
	case 0xe6: /* outb */
	case 0xe7: /* out */
3848
		goto do_io_out;
3849
	case 0xe8: /* call (near) */ {
3850
		long int rel = c->src.val;
3851
		c->src.val = (unsigned long) c->eip;
3852
		jmp_rel(c, rel);
3853
		rc = em_push(ctxt);
3854
		break;
3855 3856
	}
	case 0xe9: /* jmp rel */
3857
		goto jmp;
3858 3859
	case 0xea: { /* jmp far */
		unsigned short sel;
3860
	jump_far:
3861 3862 3863
		memcpy(&sel, c->src.valptr + c->op_bytes, 2);

		if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
3864
			goto done;
3865

3866 3867
		c->eip = 0;
		memcpy(&c->eip, c->src.valptr, c->op_bytes);
3868
		break;
3869
	}
3870 3871
	case 0xeb:
	      jmp:		/* jmp rel short */
3872
		jmp_rel(c, c->src.val);
3873
		c->dst.type = OP_NONE; /* Disable writeback. */
3874
		break;
3875 3876
	case 0xec: /* in al,dx */
	case 0xed: /* in (e/r)ax,dx */
3877 3878
		c->src.val = c->regs[VCPU_REGS_RDX];
	do_io_in:
3879 3880
		if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
				     &c->dst.val))
3881 3882
			goto done; /* IO is needed */
		break;
3883 3884
	case 0xee: /* out dx,al */
	case 0xef: /* out dx,(e/r)ax */
3885
		c->dst.val = c->regs[VCPU_REGS_RDX];
3886
	do_io_out:
3887 3888
		ops->pio_out_emulated(c->src.bytes, c->dst.val,
				      &c->src.val, 1, ctxt->vcpu);
3889
		c->dst.type = OP_NONE;	/* Disable writeback. */
3890
		break;
3891
	case 0xf4:              /* hlt */
3892
		ctxt->vcpu->arch.halt_request = 1;
3893
		break;
3894 3895 3896 3897
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
3898
	case 0xf6 ... 0xf7:	/* Grp3 */
3899
		rc = emulate_grp3(ctxt, ops);
3900
		break;
3901 3902 3903
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
3904 3905 3906
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
3907
	case 0xfa: /* cli */
3908
		if (emulator_bad_iopl(ctxt, ops)) {
3909
			rc = emulate_gp(ctxt, 0);
3910
			goto done;
3911
		} else
3912
			ctxt->eflags &= ~X86_EFLAGS_IF;
3913 3914
		break;
	case 0xfb: /* sti */
3915
		if (emulator_bad_iopl(ctxt, ops)) {
3916
			rc = emulate_gp(ctxt, 0);
3917 3918
			goto done;
		} else {
3919
			ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
3920 3921
			ctxt->eflags |= X86_EFLAGS_IF;
		}
3922
		break;
3923 3924 3925 3926 3927 3928
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
3929 3930
	case 0xfe: /* Grp4 */
	grp45:
3931
		rc = emulate_grp45(ctxt);
3932
		break;
3933 3934 3935 3936
	case 0xff: /* Grp5 */
		if (c->modrm_reg == 5)
			goto jump_far;
		goto grp45;
3937 3938
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
3939
	}
3940

3941 3942 3943
	if (rc != X86EMUL_CONTINUE)
		goto done;

3944 3945
writeback:
	rc = writeback(ctxt, ops);
3946
	if (rc != X86EMUL_CONTINUE)
3947 3948
		goto done;

3949 3950 3951 3952 3953 3954
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
	c->dst.type = saved_dst_type;

3955
	if ((c->d & SrcMask) == SrcSI)
3956
		string_addr_inc(ctxt, seg_override(ctxt, ops, c),
3957
				VCPU_REGS_RSI, &c->src);
3958 3959

	if ((c->d & DstMask) == DstDI)
3960
		string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
3961
				&c->dst);
3962

3963
	if (c->rep_prefix && (c->d & String)) {
3964
		struct read_cache *r = &ctxt->decode.io_read;
3965
		register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3966

3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
			if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
				ctxt->decode.mem_read.end = 0;
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
3983
		}
3984
	}
3985 3986

	ctxt->eip = c->eip;
3987 3988

done:
3989 3990
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
3991 3992 3993
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

3994
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
3995 3996

twobyte_insn:
3997
	switch (c->b) {
A
Avi Kivity 已提交
3998
	case 0x01: /* lgdt, lidt, lmsw */
3999
		switch (c->modrm_reg) {
A
Avi Kivity 已提交
4000 4001 4002
			u16 size;
			unsigned long address;

4003
		case 0: /* vmcall */
4004
			if (c->modrm_mod != 3 || c->modrm_rm != 1)
4005 4006
				goto cannot_emulate;

4007
			rc = kvm_fix_hypercall(ctxt->vcpu);
4008
			if (rc != X86EMUL_CONTINUE)
4009 4010
				goto done;

4011
			/* Let the processor re-execute the fixed hypercall */
4012
			c->eip = ctxt->eip;
4013 4014
			/* Disable writeback. */
			c->dst.type = OP_NONE;
4015
			break;
A
Avi Kivity 已提交
4016
		case 2: /* lgdt */
4017
			rc = read_descriptor(ctxt, ops, c->src.addr.mem,
4018
					     &size, &address, c->op_bytes);
4019
			if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
4020 4021
				goto done;
			realmode_lgdt(ctxt->vcpu, size, address);
4022 4023
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
4024
			break;
4025
		case 3: /* lidt/vmmcall */
4026 4027 4028 4029 4030 4031 4032 4033
			if (c->modrm_mod == 3) {
				switch (c->modrm_rm) {
				case 1:
					rc = kvm_fix_hypercall(ctxt->vcpu);
					break;
				default:
					goto cannot_emulate;
				}
4034
			} else {
4035
				rc = read_descriptor(ctxt, ops, c->src.addr.mem,
4036
						     &size, &address,
4037
						     c->op_bytes);
4038
				if (rc != X86EMUL_CONTINUE)
4039 4040 4041
					goto done;
				realmode_lidt(ctxt->vcpu, size, address);
			}
4042 4043
			/* Disable writeback. */
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
4044 4045
			break;
		case 4: /* smsw */
4046
			c->dst.bytes = 2;
4047
			c->dst.val = ops->get_cr(0, ctxt->vcpu);
A
Avi Kivity 已提交
4048 4049
			break;
		case 6: /* lmsw */
4050
			ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
4051
				    (c->src.val & 0x0f), ctxt->vcpu);
4052
			c->dst.type = OP_NONE;
A
Avi Kivity 已提交
4053
			break;
4054
		case 5: /* not defined */
4055
			emulate_ud(ctxt);
4056
			rc = X86EMUL_PROPAGATE_FAULT;
4057
			goto done;
A
Avi Kivity 已提交
4058
		case 7: /* invlpg*/
4059
			rc = em_invlpg(ctxt);
A
Avi Kivity 已提交
4060 4061 4062 4063 4064
			break;
		default:
			goto cannot_emulate;
		}
		break;
4065
	case 0x05: 		/* syscall */
4066
		rc = emulate_syscall(ctxt, ops);
4067
		break;
4068 4069 4070 4071
	case 0x06:
		emulate_clts(ctxt->vcpu);
		break;
	case 0x09:		/* wbinvd */
4072 4073 4074
		kvm_emulate_wbinvd(ctxt->vcpu);
		break;
	case 0x08:		/* invd */
4075 4076 4077 4078
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4079
		c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
4080
		break;
A
Avi Kivity 已提交
4081
	case 0x21: /* mov from dr to reg */
4082
		ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
A
Avi Kivity 已提交
4083
		break;
4084
	case 0x22: /* mov reg, cr */
4085
		if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
4086
			emulate_gp(ctxt, 0);
4087
			rc = X86EMUL_PROPAGATE_FAULT;
4088 4089
			goto done;
		}
4090 4091
		c->dst.type = OP_NONE;
		break;
A
Avi Kivity 已提交
4092
	case 0x23: /* mov from reg to dr */
4093
		if (ops->set_dr(c->modrm_reg, c->src.val &
4094 4095 4096
				((ctxt->mode == X86EMUL_MODE_PROT64) ?
				 ~0ULL : ~0U), ctxt->vcpu) < 0) {
			/* #UD condition is already handled by the code above */
4097
			emulate_gp(ctxt, 0);
4098
			rc = X86EMUL_PROPAGATE_FAULT;
4099 4100 4101
			goto done;
		}

4102
		c->dst.type = OP_NONE;	/* no writeback */
A
Avi Kivity 已提交
4103
		break;
4104 4105 4106 4107
	case 0x30:
		/* wrmsr */
		msr_data = (u32)c->regs[VCPU_REGS_RAX]
			| ((u64)c->regs[VCPU_REGS_RDX] << 32);
4108
		if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
4109
			emulate_gp(ctxt, 0);
4110
			rc = X86EMUL_PROPAGATE_FAULT;
4111
			goto done;
4112 4113 4114 4115 4116
		}
		rc = X86EMUL_CONTINUE;
		break;
	case 0x32:
		/* rdmsr */
4117
		if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
4118
			emulate_gp(ctxt, 0);
4119
			rc = X86EMUL_PROPAGATE_FAULT;
4120
			goto done;
4121 4122 4123 4124 4125 4126
		} else {
			c->regs[VCPU_REGS_RAX] = (u32)msr_data;
			c->regs[VCPU_REGS_RDX] = msr_data >> 32;
		}
		rc = X86EMUL_CONTINUE;
		break;
4127
	case 0x34:		/* sysenter */
4128
		rc = emulate_sysenter(ctxt, ops);
4129 4130
		break;
	case 0x35:		/* sysexit */
4131
		rc = emulate_sysexit(ctxt, ops);
4132
		break;
A
Avi Kivity 已提交
4133
	case 0x40 ... 0x4f:	/* cmov */
4134
		c->dst.val = c->dst.orig_val = c->src.val;
4135 4136
		if (!test_cc(c->b, ctxt->eflags))
			c->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4137
		break;
4138
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4139
		if (test_cc(c->b, ctxt->eflags))
4140
			jmp_rel(c, c->src.val);
4141
		break;
4142 4143 4144
	case 0x90 ... 0x9f:     /* setcc r/m8 */
		c->dst.val = test_cc(c->b, ctxt->eflags);
		break;
4145
	case 0xa0:	  /* push fs */
4146
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
4147 4148 4149 4150
		break;
	case 0xa1:	 /* pop fs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
		break;
4151 4152
	case 0xa3:
	      bt:		/* bt */
Q
Qing He 已提交
4153
		c->dst.type = OP_NONE;
4154 4155
		/* only subword offset */
		c->src.val &= (c->dst.bytes << 3) - 1;
4156
		emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
4157
		break;
4158 4159 4160 4161
	case 0xa4: /* shld imm8, r, r/m */
	case 0xa5: /* shld cl, r, r/m */
		emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
		break;
4162
	case 0xa8:	/* push gs */
4163
		rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
4164 4165 4166 4167
		break;
	case 0xa9:	/* pop gs */
		rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
		break;
4168 4169
	case 0xab:
	      bts:		/* bts */
4170
		emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
4171
		break;
4172 4173 4174 4175
	case 0xac: /* shrd imm8, r, r/m */
	case 0xad: /* shrd cl, r, r/m */
		emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
		break;
4176 4177
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4178 4179 4180 4181 4182
	case 0xb0 ... 0xb1:	/* cmpxchg */
		/*
		 * Save real source value, then compare EAX against
		 * destination.
		 */
4183 4184
		c->src.orig_val = c->src.val;
		c->src.val = c->regs[VCPU_REGS_RAX];
4185 4186
		emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
		if (ctxt->eflags & EFLG_ZF) {
A
Avi Kivity 已提交
4187
			/* Success: write back to memory. */
4188
			c->dst.val = c->src.orig_val;
A
Avi Kivity 已提交
4189 4190
		} else {
			/* Failure: write the value we saw to EAX. */
4191
			c->dst.type = OP_REG;
4192
			c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
A
Avi Kivity 已提交
4193 4194
		}
		break;
4195 4196 4197
	case 0xb2:		/* lss */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
		break;
A
Avi Kivity 已提交
4198 4199
	case 0xb3:
	      btr:		/* btr */
4200
		emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
A
Avi Kivity 已提交
4201
		break;
4202 4203 4204 4205 4206 4207
	case 0xb4:		/* lfs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
		break;
	case 0xb5:		/* lgs */
		rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
		break;
A
Avi Kivity 已提交
4208
	case 0xb6 ... 0xb7:	/* movzx */
4209 4210 4211
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
						       : (u16) c->src.val;
A
Avi Kivity 已提交
4212 4213
		break;
	case 0xba:		/* Grp8 */
4214
		switch (c->modrm_reg & 3) {
A
Avi Kivity 已提交
4215 4216 4217 4218 4219 4220 4221 4222 4223 4224
		case 0:
			goto bt;
		case 1:
			goto bts;
		case 2:
			goto btr;
		case 3:
			goto btc;
		}
		break;
4225 4226
	case 0xbb:
	      btc:		/* btc */
4227
		emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
4228
		break;
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252
	case 0xbc: {		/* bsf */
		u8 zf;
		__asm__ ("bsf %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
	case 0xbd: {		/* bsr */
		u8 zf;
		__asm__ ("bsr %2, %0; setz %1"
			 : "=r"(c->dst.val), "=q"(zf)
			 : "r"(c->src.val));
		ctxt->eflags &= ~X86_EFLAGS_ZF;
		if (zf) {
			ctxt->eflags |= X86_EFLAGS_ZF;
			c->dst.type = OP_NONE;	/* Disable writeback. */
		}
		break;
	}
A
Avi Kivity 已提交
4253
	case 0xbe ... 0xbf:	/* movsx */
4254 4255 4256
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
							(s16) c->src.val;
A
Avi Kivity 已提交
4257
		break;
4258 4259 4260 4261 4262 4263
	case 0xc0 ... 0xc1:	/* xadd */
		emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
		/* Write back the register source. */
		c->src.val = c->dst.orig_val;
		write_register_operand(&c->src);
		break;
4264
	case 0xc3:		/* movnti */
4265 4266 4267
		c->dst.bytes = c->op_bytes;
		c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
							(u64) c->src.val;
4268
		break;
A
Avi Kivity 已提交
4269
	case 0xc7:		/* Grp9 (cmpxchg8b) */
4270
		rc = emulate_grp9(ctxt, ops);
4271
		break;
4272 4273
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4274
	}
4275 4276 4277 4278

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4279 4280 4281
	goto writeback;

cannot_emulate:
4282
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4283
}