radeon.h 91.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_H__
#define __RADEON_H__

/* TODO: Here are things that needs to be done :
 *	- surface allocator & initializer : (bit like scratch reg) should
 *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
 *	  related to surface
 *	- WB : write back stuff (do it bit like scratch reg things)
 *	- Vblank : look at Jesse's rework and what we should do
 *	- r600/r700: gart & cp
 *	- cs : clean cs ioctl use bitmap & things like that.
 *	- power management stuff
 *	- Barrier in gart code
 *	- Unmappabled vram ?
 *	- TESTING, TESTING, TESTING
 */

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Initialization path:
 *  We expect that acceleration initialization might fail for various
 *  reasons even thought we work hard to make it works on most
 *  configurations. In order to still have a working userspace in such
 *  situation the init path must succeed up to the memory controller
 *  initialization point. Failure before this point are considered as
 *  fatal error. Here is the init callchain :
 *      radeon_device_init  perform common structure, mutex initialization
 *      asic_init           setup the GPU memory layout and perform all
 *                          one time initialization (failure in this
 *                          function are considered fatal)
 *      asic_startup        setup the GPU acceleration, in order to
 *                          follow guideline the first thing this
 *                          function should do is setting the GPU
 *                          memory controller (only MC setup failure
 *                          are considered as fatal)
 */

A
Arun Sharma 已提交
63
#include <linux/atomic.h>
64 65 66 67
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>

68 69 70 71
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
72
#include <ttm/ttm_execbuf_util.h>
73

74
#include "radeon_family.h"
75 76 77 78 79 80 81 82 83 84 85 86 87 88
#include "radeon_mode.h"
#include "radeon_reg.h"

/*
 * Modules parameters.
 */
extern int radeon_no_wb;
extern int radeon_modeset;
extern int radeon_dynclks;
extern int radeon_r4xx_atom;
extern int radeon_agpmode;
extern int radeon_vram_limit;
extern int radeon_gart_size;
extern int radeon_benchmarking;
89
extern int radeon_testing;
90
extern int radeon_connector_table;
91
extern int radeon_tv;
92
extern int radeon_audio;
93
extern int radeon_disp_priority;
94
extern int radeon_hw_i2c;
95
extern int radeon_pcie_gen2;
96
extern int radeon_msi;
97
extern int radeon_lockup_timeout;
98
extern int radeon_fastfb;
99
extern int radeon_dpm;
100
extern int radeon_aspm;
101
extern int radeon_runtime_pm;
102
extern int radeon_hard_reset;
103 104 105 106 107

/*
 * Copy from radeon_drv.h so we don't have to include both and have conflicting
 * symbol;
 */
108 109
#define RADEON_MAX_USEC_TIMEOUT			100000	/* 100 ms */
#define RADEON_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
110
/* RADEON_IB_POOL_SIZE must be a power of 2 */
111 112 113 114
#define RADEON_IB_POOL_SIZE			16
#define RADEON_DEBUGFS_MAX_COMPONENTS		32
#define RADEONFB_CONN_LIMIT			4
#define RADEON_BIOS_NUM_SCRATCH			8
115

116 117
/* fence seq are set to this number when signaled */
#define RADEON_FENCE_SIGNALED_SEQ		0LL
118 119 120

/* internal ring indices */
/* r1xx+ has gfx CP ring */
121
#define RADEON_RING_TYPE_GFX_INDEX		0
122 123

/* cayman has 2 compute CP rings */
124 125
#define CAYMAN_RING_TYPE_CP1_INDEX		1
#define CAYMAN_RING_TYPE_CP2_INDEX		2
126

127 128
/* R600+ has an async dma ring */
#define R600_RING_TYPE_DMA_INDEX		3
129 130
/* cayman add a second async dma ring */
#define CAYMAN_RING_TYPE_DMA1_INDEX		4
131

C
Christian König 已提交
132
/* R600+ */
133 134 135 136 137 138 139 140
#define R600_RING_TYPE_UVD_INDEX		5

/* TN+ */
#define TN_RING_TYPE_VCE1_INDEX			6
#define TN_RING_TYPE_VCE2_INDEX			7

/* max number of rings */
#define RADEON_NUM_RINGS			8
C
Christian König 已提交
141

142 143
/* number of hw syncs before falling back on blocking */
#define RADEON_NUM_SYNCS			4
C
Christian König 已提交
144

145 146 147
/* number of hw syncs before falling back on blocking */
#define RADEON_NUM_SYNCS			4

148
/* hardcode those limit for now */
149
#define RADEON_VA_IB_OFFSET			(1 << 20)
150 151
#define RADEON_VA_RESERVED_SIZE			(8 << 20)
#define RADEON_IB_VM_MAX_SIZE			(64 << 10)
152

153 154 155
/* hard reset data */
#define RADEON_ASIC_RESET_DATA                  0x39d5e86b

A
Alex Deucher 已提交
156 157 158 159
/* reset flags */
#define RADEON_RESET_GFX			(1 << 0)
#define RADEON_RESET_COMPUTE			(1 << 1)
#define RADEON_RESET_DMA			(1 << 2)
160 161 162 163 164 165 166 167 168
#define RADEON_RESET_CP				(1 << 3)
#define RADEON_RESET_GRBM			(1 << 4)
#define RADEON_RESET_DMA1			(1 << 5)
#define RADEON_RESET_RLC			(1 << 6)
#define RADEON_RESET_SEM			(1 << 7)
#define RADEON_RESET_IH				(1 << 8)
#define RADEON_RESET_VMC			(1 << 9)
#define RADEON_RESET_MC				(1 << 10)
#define RADEON_RESET_DISPLAY			(1 << 11)
A
Alex Deucher 已提交
169

170 171 172 173 174 175 176
/* CG block flags */
#define RADEON_CG_BLOCK_GFX			(1 << 0)
#define RADEON_CG_BLOCK_MC			(1 << 1)
#define RADEON_CG_BLOCK_SDMA			(1 << 2)
#define RADEON_CG_BLOCK_UVD			(1 << 3)
#define RADEON_CG_BLOCK_VCE			(1 << 4)
#define RADEON_CG_BLOCK_HDP			(1 << 5)
177
#define RADEON_CG_BLOCK_BIF			(1 << 6)
178

A
Alex Deucher 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
/* CG flags */
#define RADEON_CG_SUPPORT_GFX_MGCG		(1 << 0)
#define RADEON_CG_SUPPORT_GFX_MGLS		(1 << 1)
#define RADEON_CG_SUPPORT_GFX_CGCG		(1 << 2)
#define RADEON_CG_SUPPORT_GFX_CGLS		(1 << 3)
#define RADEON_CG_SUPPORT_GFX_CGTS		(1 << 4)
#define RADEON_CG_SUPPORT_GFX_CGTS_LS		(1 << 5)
#define RADEON_CG_SUPPORT_GFX_CP_LS		(1 << 6)
#define RADEON_CG_SUPPORT_GFX_RLC_LS		(1 << 7)
#define RADEON_CG_SUPPORT_MC_LS			(1 << 8)
#define RADEON_CG_SUPPORT_MC_MGCG		(1 << 9)
#define RADEON_CG_SUPPORT_SDMA_LS		(1 << 10)
#define RADEON_CG_SUPPORT_SDMA_MGCG		(1 << 11)
#define RADEON_CG_SUPPORT_BIF_LS		(1 << 12)
#define RADEON_CG_SUPPORT_UVD_MGCG		(1 << 13)
#define RADEON_CG_SUPPORT_VCE_MGCG		(1 << 14)
#define RADEON_CG_SUPPORT_HDP_LS		(1 << 15)
#define RADEON_CG_SUPPORT_HDP_MGCG		(1 << 16)

/* PG flags */
A
Alex Deucher 已提交
199
#define RADEON_PG_SUPPORT_GFX_PG		(1 << 0)
A
Alex Deucher 已提交
200 201 202 203 204 205 206 207 208 209 210
#define RADEON_PG_SUPPORT_GFX_SMG		(1 << 1)
#define RADEON_PG_SUPPORT_GFX_DMG		(1 << 2)
#define RADEON_PG_SUPPORT_UVD			(1 << 3)
#define RADEON_PG_SUPPORT_VCE			(1 << 4)
#define RADEON_PG_SUPPORT_CP			(1 << 5)
#define RADEON_PG_SUPPORT_GDS			(1 << 6)
#define RADEON_PG_SUPPORT_RLC_SMU_HS		(1 << 7)
#define RADEON_PG_SUPPORT_SDMA			(1 << 8)
#define RADEON_PG_SUPPORT_ACP			(1 << 9)
#define RADEON_PG_SUPPORT_SAMU			(1 << 10)

211 212 213 214 215 216 217
/* max cursor sizes (in pixels) */
#define CURSOR_WIDTH 64
#define CURSOR_HEIGHT 64

#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
/*
 * Errata workarounds.
 */
enum radeon_pll_errata {
	CHIP_ERRATA_R300_CG             = 0x00000001,
	CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
	CHIP_ERRATA_PLL_DELAY           = 0x00000004
};


struct radeon_device;


/*
 * BIOS.
 */
bool radeon_get_bios(struct radeon_device *rdev);

/*
237
 * Dummy page
238
 */
239 240 241 242 243 244 245
struct radeon_dummy_page {
	struct page	*page;
	dma_addr_t	addr;
};
int radeon_dummy_page_init(struct radeon_device *rdev);
void radeon_dummy_page_fini(struct radeon_device *rdev);

246

247 248 249
/*
 * Clocks
 */
250 251 252
struct radeon_clock {
	struct radeon_pll p1pll;
	struct radeon_pll p2pll;
253
	struct radeon_pll dcpll;
254 255 256 257 258
	struct radeon_pll spll;
	struct radeon_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
259
	uint32_t default_dispclk;
260
	uint32_t current_dispclk;
261
	uint32_t dp_extclk;
262
	uint32_t max_pixel_clock;
263 264
};

265 266 267 268
/*
 * Power management
 */
int radeon_pm_init(struct radeon_device *rdev);
269
int radeon_pm_late_init(struct radeon_device *rdev);
270
void radeon_pm_fini(struct radeon_device *rdev);
271
void radeon_pm_compute_clocks(struct radeon_device *rdev);
272 273
void radeon_pm_suspend(struct radeon_device *rdev);
void radeon_pm_resume(struct radeon_device *rdev);
274 275
void radeon_combios_get_power_modes(struct radeon_device *rdev);
void radeon_atombios_get_power_modes(struct radeon_device *rdev);
276 277 278 279 280
int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
				   u8 clock_type,
				   u32 clock,
				   bool strobe_mode,
				   struct atom_clock_dividers *dividers);
281 282 283 284
int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
					u32 clock,
					bool strobe_mode,
					struct atom_mpll_param *mpll_param);
285
void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
286 287 288 289 290 291 292
int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
					  u16 voltage_level, u8 voltage_type,
					  u32 *gpio_value, u32 *gpio_mask);
void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
					 u32 eng_clock, u32 mem_clock);
int radeon_atom_get_voltage_step(struct radeon_device *rdev,
				 u8 voltage_type, u16 *voltage_step);
293 294
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
295 296 297
int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
						      u16 *voltage,
						      u16 leakage_idx);
298 299 300 301 302 303
int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
					  u16 *leakage_id);
int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
							 u16 *vddc, u16 *vddci,
							 u16 virtual_voltage_id,
							 u16 vbios_voltage_id);
304 305 306 307 308 309 310 311 312
int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
				      u8 voltage_type,
				      u16 nominal_voltage,
				      u16 *true_voltage);
int radeon_atom_get_min_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *min_voltage);
int radeon_atom_get_max_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *max_voltage);
int radeon_atom_get_voltage_table(struct radeon_device *rdev,
313
				  u8 voltage_type, u8 voltage_mode,
314
				  struct atom_voltage_table *voltage_table);
315 316
bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
				 u8 voltage_type, u8 voltage_mode);
317 318 319 320 321 322 323 324 325 326 327 328 329 330
void radeon_atom_update_memory_dll(struct radeon_device *rdev,
				   u32 mem_clock);
void radeon_atom_set_ac_timing(struct radeon_device *rdev,
			       u32 mem_clock);
int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
				  u8 module_index,
				  struct atom_mc_reg_table *reg_table);
int radeon_atom_get_memory_info(struct radeon_device *rdev,
				u8 module_index, struct atom_memory_info *mem_info);
int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
				     bool gddr5, u8 module_index,
				     struct atom_memory_clock_range_table *mclk_range_table);
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
331
void rs690_pm_info(struct radeon_device *rdev);
332 333 334
extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
				    unsigned *bankh, unsigned *mtaspect,
				    unsigned *tile_split);
335

336 337 338 339 340
/*
 * Fences.
 */
struct radeon_fence_driver {
	uint32_t			scratch_reg;
341 342
	uint64_t			gpu_addr;
	volatile uint32_t		*cpu_addr;
343 344
	/* sync_seq is protected by ring emission lock */
	uint64_t			sync_seq[RADEON_NUM_RINGS];
345
	atomic64_t			last_seq;
346
	bool				initialized;
347 348 349 350 351 352
};

struct radeon_fence {
	struct radeon_device		*rdev;
	struct kref			kref;
	/* protected by radeon_fence.lock */
353
	uint64_t			seq;
354
	/* RB, DMA, etc. */
355
	unsigned			ring;
356 357
};

358 359
int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
int radeon_fence_driver_init(struct radeon_device *rdev);
360
void radeon_fence_driver_fini(struct radeon_device *rdev);
361
void radeon_fence_driver_force_completion(struct radeon_device *rdev);
362
int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
363
void radeon_fence_process(struct radeon_device *rdev, int ring);
364 365
bool radeon_fence_signaled(struct radeon_fence *fence);
int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
366 367
int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
368 369 370
int radeon_fence_wait_any(struct radeon_device *rdev,
			  struct radeon_fence **fences,
			  bool intr);
371 372
struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
void radeon_fence_unref(struct radeon_fence **fence);
373
unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
						      struct radeon_fence *b)
{
	if (!a) {
		return b;
	}

	if (!b) {
		return a;
	}

	BUG_ON(a->ring != b->ring);

	if (a->seq > b->seq) {
		return a;
	} else {
		return b;
	}
}
395

396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411
static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
					   struct radeon_fence *b)
{
	if (!a) {
		return false;
	}

	if (!b) {
		return true;
	}

	BUG_ON(a->ring != b->ring);

	return a->seq < b->seq;
}

412 413 414 415
/*
 * Tiling registers
 */
struct radeon_surface_reg {
416
	struct radeon_bo *bo;
417 418 419
};

#define RADEON_GEM_MAX_SURFACES 8
420 421

/*
422
 * TTM.
423
 */
424 425
struct radeon_mman {
	struct ttm_bo_global_ref        bo_global_ref;
426
	struct drm_global_reference	mem_global_ref;
427
	struct ttm_bo_device		bdev;
428 429
	bool				mem_global_referenced;
	bool				initialized;
430 431 432

#if defined(CONFIG_DEBUG_FS)
	struct dentry			*vram;
433
	struct dentry			*gtt;
434
#endif
435 436
};

437 438
/* bo virtual address in a specific vm */
struct radeon_bo_va {
439
	/* protected by bo being reserved */
440 441 442 443 444
	struct list_head		bo_list;
	uint64_t			soffset;
	uint64_t			eoffset;
	uint32_t			flags;
	bool				valid;
445 446 447 448 449 450 451 452
	unsigned			ref_count;

	/* protected by vm mutex */
	struct list_head		vm_list;

	/* constant after initialization */
	struct radeon_vm		*vm;
	struct radeon_bo		*bo;
453 454
};

455 456 457 458
struct radeon_bo {
	/* Protected by gem.mutex */
	struct list_head		list;
	/* Protected by tbo.reserved */
459
	u32				initial_domain;
460 461
	u32				placements[3];
	struct ttm_placement		placement;
462 463 464 465 466 467 468
	struct ttm_buffer_object	tbo;
	struct ttm_bo_kmap_obj		kmap;
	unsigned			pin_count;
	void				*kptr;
	u32				tiling_flags;
	u32				pitch;
	int				surface_reg;
469 470 471 472
	/* list of all virtual address to which this bo
	 * is associated to
	 */
	struct list_head		va;
473 474
	/* Constant after initialization */
	struct radeon_device		*rdev;
475
	struct drm_gem_object		gem_base;
476

J
Jerome Glisse 已提交
477 478
	struct ttm_bo_kmap_obj		dma_buf_vmap;
	pid_t				pid;
479
};
480
#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
481

J
Jerome Glisse 已提交
482 483
int radeon_gem_debugfs_init(struct radeon_device *rdev);

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
struct radeon_sa_manager {
508
	wait_queue_head_t	wq;
509
	struct radeon_bo	*bo;
510 511 512
	struct list_head	*hole;
	struct list_head	flist[RADEON_NUM_RINGS];
	struct list_head	olist;
513 514 515 516
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
517
	uint32_t		align;
518 519 520 521 522 523
};

struct radeon_sa_bo;

/* sub-allocation buffer */
struct radeon_sa_bo {
524 525
	struct list_head		olist;
	struct list_head		flist;
526
	struct radeon_sa_manager	*manager;
527 528
	unsigned			soffset;
	unsigned			eoffset;
529
	struct radeon_fence		*fence;
530 531
};

532 533 534 535
/*
 * GEM objects.
 */
struct radeon_gem {
536
	struct mutex		mutex;
537 538 539 540 541 542
	struct list_head	objects;
};

int radeon_gem_init(struct radeon_device *rdev);
void radeon_gem_fini(struct radeon_device *rdev);
int radeon_gem_object_create(struct radeon_device *rdev, int size,
543 544 545
				int alignment, int initial_domain,
				bool discardable, bool kernel,
				struct drm_gem_object **obj);
546

547 548 549 550 551 552
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
553

554 555 556 557
/*
 * Semaphores.
 */
struct radeon_semaphore {
558 559
	struct radeon_sa_bo		*sa_bo;
	signed				waiters;
560
	uint64_t			gpu_addr;
561
	struct radeon_fence		*sync_to[RADEON_NUM_RINGS];
562 563 564 565
};

int radeon_semaphore_create(struct radeon_device *rdev,
			    struct radeon_semaphore **semaphore);
566
bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
567
				  struct radeon_semaphore *semaphore);
568
bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
569
				struct radeon_semaphore *semaphore);
570 571
void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
			      struct radeon_fence *fence);
572 573
int radeon_semaphore_sync_rings(struct radeon_device *rdev,
				struct radeon_semaphore *semaphore,
574
				int waiting_ring);
575
void radeon_semaphore_free(struct radeon_device *rdev,
576
			   struct radeon_semaphore **semaphore,
577
			   struct radeon_fence *fence);
578

579 580 581 582 583
/*
 * GART structures, functions & helpers
 */
struct radeon_mc;

584
#define RADEON_GPU_PAGE_SIZE 4096
585
#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
586
#define RADEON_GPU_PAGE_SHIFT 12
587
#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
588

589 590
struct radeon_gart {
	dma_addr_t			table_addr;
591 592
	struct radeon_bo		*robj;
	void				*ptr;
593 594 595 596 597 598 599 600 601 602 603 604
	unsigned			num_gpu_pages;
	unsigned			num_cpu_pages;
	unsigned			table_size;
	struct page			**pages;
	dma_addr_t			*pages_addr;
	bool				ready;
};

int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
void radeon_gart_table_ram_free(struct radeon_device *rdev);
int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
void radeon_gart_table_vram_free(struct radeon_device *rdev);
605 606
int radeon_gart_table_vram_pin(struct radeon_device *rdev);
void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
607 608 609 610 611
int radeon_gart_init(struct radeon_device *rdev);
void radeon_gart_fini(struct radeon_device *rdev);
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages);
int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
612 613
		     int pages, struct page **pagelist,
		     dma_addr_t *dma_addr);
614
void radeon_gart_restore(struct radeon_device *rdev);
615 616 617 618 619 620 621 622 623


/*
 * GPU MC structures, functions & helpers
 */
struct radeon_mc {
	resource_size_t		aper_size;
	resource_size_t		aper_base;
	resource_size_t		agp_base;
624 625
	/* for some chips with <= 32MB we need to lie
	 * about vram size near mc fb location */
626
	u64			mc_vram_size;
627
	u64			visible_vram_size;
628 629 630 631 632
	u64			gtt_size;
	u64			gtt_start;
	u64			gtt_end;
	u64			vram_start;
	u64			vram_end;
633
	unsigned		vram_width;
634
	u64			real_vram_size;
635 636
	int			vram_mtrr;
	bool			vram_is_ddr;
637
	bool			igp_sideport_enabled;
638
	u64                     gtt_base_align;
639
	u64                     mc_mask;
640 641
};

642 643
bool radeon_combios_sideport_present(struct radeon_device *rdev);
bool radeon_atombios_sideport_present(struct radeon_device *rdev);
644 645 646 647 648 649

/*
 * GPU scratch registers structures, functions & helpers
 */
struct radeon_scratch {
	unsigned		num_reg;
650
	uint32_t                reg_base;
651 652 653 654 655 656 657
	bool			free[32];
	uint32_t		reg[32];
};

int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);

658 659 660
/*
 * GPU doorbell structures, functions & helpers
 */
661 662
#define RADEON_MAX_DOORBELLS 1024	/* Reserve at most 1024 doorbell slots for radeon-owned rings. */

663 664
struct radeon_doorbell {
	/* doorbell mmio */
665 666 667 668 669
	resource_size_t		base;
	resource_size_t		size;
	u32 __iomem		*ptr;
	u32			num_doorbells;	/* Number of doorbells actually reserved for radeon. */
	unsigned long		used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
670 671 672 673
};

int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
674 675 676 677

/*
 * IRQS.
 */
678

679 680 681 682 683
struct radeon_unpin_work {
	struct work_struct work;
	struct radeon_device *rdev;
	int crtc_id;
	struct radeon_fence *fence;
684
	struct drm_pending_vblank_event *event;
685 686
	struct radeon_bo *old_rbo;
	u64 new_crtc_base;
687 688 689 690
};

struct r500_irq_stat_regs {
	u32 disp_int;
691
	u32 hdmi0_status;
692 693 694 695 696 697 698 699
};

struct r600_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 d1grph_int;
	u32 d2grph_int;
700 701
	u32 hdmi0_status;
	u32 hdmi1_status;
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
};

struct evergreen_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
717 718 719 720 721 722
	u32 afmt_status1;
	u32 afmt_status2;
	u32 afmt_status3;
	u32 afmt_status4;
	u32 afmt_status5;
	u32 afmt_status6;
723 724
};

725 726 727 728 729 730 731 732 733 734
struct cik_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 disp_int_cont6;
};

735 736 737 738
union radeon_irq_stat_regs {
	struct r500_irq_stat_regs r500;
	struct r600_irq_stat_regs r600;
	struct evergreen_irq_stat_regs evergreen;
739
	struct cik_irq_stat_regs cik;
740 741
};

742
#define RADEON_MAX_HPD_PINS 7
743
#define RADEON_MAX_CRTCS 6
744
#define RADEON_MAX_AFMT_BLOCKS 7
745

746
struct radeon_irq {
747 748
	bool				installed;
	spinlock_t			lock;
749
	atomic_t			ring_int[RADEON_NUM_RINGS];
750
	bool				crtc_vblank_int[RADEON_MAX_CRTCS];
751
	atomic_t			pflip[RADEON_MAX_CRTCS];
752 753 754 755
	wait_queue_head_t		vblank_queue;
	bool				hpd[RADEON_MAX_HPD_PINS];
	bool				afmt[RADEON_MAX_AFMT_BLOCKS];
	union radeon_irq_stat_regs	stat_regs;
756
	bool				dpm_thermal;
757 758 759 760
};

int radeon_irq_kms_init(struct radeon_device *rdev);
void radeon_irq_kms_fini(struct radeon_device *rdev);
761 762
void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
763 764
void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
765 766 767 768
void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
769 770

/*
771
 * CP & rings.
772
 */
773

774
struct radeon_ib {
775 776 777 778
	struct radeon_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
779
	int				ring;
780
	struct radeon_fence		*fence;
781
	struct radeon_vm		*vm;
782 783
	bool				is_const_ib;
	struct radeon_semaphore		*semaphore;
784 785
};

786
struct radeon_ring {
787
	struct radeon_bo	*ring_obj;
788
	volatile uint32_t	*ring;
789
	unsigned		rptr_offs;
790
	unsigned		rptr_save_reg;
791 792
	u64			next_rptr_gpu_addr;
	volatile u32		*next_rptr_cpu_addr;
793 794 795 796 797
	unsigned		wptr;
	unsigned		wptr_old;
	unsigned		ring_size;
	unsigned		ring_free_dw;
	int			count_dw;
798 799
	atomic_t		last_rptr;
	atomic64_t		last_activity;
800 801 802 803
	uint64_t		gpu_addr;
	uint32_t		align_mask;
	uint32_t		ptr_mask;
	bool			ready;
804
	u32			nop;
805
	u32			idx;
806 807
	u64			last_semaphore_signal_addr;
	u64			last_semaphore_wait_addr;
808 809 810 811 812
	/* for CIK queues */
	u32 me;
	u32 pipe;
	u32 queue;
	struct radeon_bo	*mqd_obj;
813
	u32 doorbell_index;
814 815 816 817 818 819 820 821 822
	unsigned		wptr_offs;
};

struct radeon_mec {
	struct radeon_bo	*hpd_eop_obj;
	u64			hpd_eop_gpu_addr;
	u32 num_pipe;
	u32 num_mec;
	u32 num_queue;
823 824
};

825 826 827
/*
 * VM
 */
828

829
/* maximum number of VMIDs */
830 831
#define RADEON_NUM_VM	16

832 833 834 835 836 837 838 839
/* defines number of bits in page table versus page directory,
 * a page is 4KB so we have 12 bits offset, 9 bits in the page
 * table and the remaining 19 bits are in the page directory */
#define RADEON_VM_BLOCK_SIZE   9

/* number of entries in page table */
#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)

840 841 842 843 844
/* PTBs (Page Table Blocks) need to be aligned to 32K */
#define RADEON_VM_PTB_ALIGN_SIZE   32768
#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)

845 846 847 848 849 850
#define R600_PTE_VALID		(1 << 0)
#define R600_PTE_SYSTEM		(1 << 1)
#define R600_PTE_SNOOPED	(1 << 2)
#define R600_PTE_READABLE	(1 << 5)
#define R600_PTE_WRITEABLE	(1 << 6)

851 852 853 854 855
/* PTE (Page Table Entry) fragment field for different page sizes */
#define R600_PTE_FRAG_4KB	(0 << 7)
#define R600_PTE_FRAG_64KB	(4 << 7)
#define R600_PTE_FRAG_256KB	(6 << 7)

856 857 858 859
/* flags used for GART page table entries on R600+ */
#define R600_PTE_GART	( R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED \
			| R600_PTE_READABLE | R600_PTE_WRITEABLE)

860 861 862 863 864
struct radeon_vm_pt {
	struct radeon_bo		*bo;
	uint64_t			addr;
};

865 866
struct radeon_vm {
	struct list_head		va;
867
	unsigned			id;
868 869

	/* contains the page directory */
870
	struct radeon_bo		*page_directory;
871
	uint64_t			pd_gpu_addr;
872
	unsigned			max_pde_used;
873 874

	/* array of page tables, one for each page directory entry */
875
	struct radeon_vm_pt		*page_tables;
876

877 878 879
	struct mutex			mutex;
	/* last fence for cs using this vm */
	struct radeon_fence		*fence;
880 881
	/* last flush or NULL if we still need to flush */
	struct radeon_fence		*last_flush;
882 883
	/* last use of vmid */
	struct radeon_fence		*last_id_use;
884 885 886
};

struct radeon_vm_manager {
887
	struct radeon_fence		*active[RADEON_NUM_VM];
888 889 890 891 892
	uint32_t			max_pfn;
	/* number of VMIDs */
	unsigned			nvm;
	/* vram base address for page table entry  */
	u64				vram_base_offset;
893 894
	/* is vm enabled? */
	bool				enabled;
895 896 897 898 899 900 901 902 903
};

/*
 * file private structure
 */
struct radeon_fpriv {
	struct radeon_vm		vm;
};

904 905 906 907
/*
 * R6xx+ IH ring
 */
struct r600_ih {
908
	struct radeon_bo	*ring_obj;
909 910 911 912 913
	volatile uint32_t	*ring;
	unsigned		rptr;
	unsigned		ring_size;
	uint64_t		gpu_addr;
	uint32_t		ptr_mask;
914
	atomic_t		lock;
915 916 917
	bool                    enabled;
};

918
/*
919
 * RLC stuff
920
 */
921 922 923
#include "clearstate_defs.h"

struct radeon_rlc {
924 925 926
	/* for power gating */
	struct radeon_bo	*save_restore_obj;
	uint64_t		save_restore_gpu_addr;
927
	volatile uint32_t	*sr_ptr;
928
	const u32               *reg_list;
929
	u32                     reg_list_size;
930 931 932
	/* for clear state */
	struct radeon_bo	*clear_state_obj;
	uint64_t		clear_state_gpu_addr;
933
	volatile uint32_t	*cs_ptr;
934
	const struct cs_section_def   *cs_data;
935 936 937 938 939 940
	u32                     clear_state_size;
	/* for cp tables */
	struct radeon_bo	*cp_table_obj;
	uint64_t		cp_table_gpu_addr;
	volatile uint32_t	*cp_table_ptr;
	u32                     cp_table_size;
941 942
};

943
int radeon_ib_get(struct radeon_device *rdev, int ring,
944 945
		  struct radeon_ib *ib, struct radeon_vm *vm,
		  unsigned size);
946
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
947 948
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
		       struct radeon_ib *const_ib);
949 950
int radeon_ib_pool_init(struct radeon_device *rdev);
void radeon_ib_pool_fini(struct radeon_device *rdev);
951
int radeon_ib_ring_tests(struct radeon_device *rdev);
952
/* Ring access between begin & end cannot sleep */
953 954
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
				      struct radeon_ring *ring);
955 956 957 958 959
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
960
void radeon_ring_undo(struct radeon_ring *ring);
961 962
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
963 964
void radeon_ring_lockup_update(struct radeon_device *rdev,
			       struct radeon_ring *ring);
965
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
966 967 968 969
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
			    uint32_t **data);
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
			unsigned size, uint32_t *data);
970
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
971
		     unsigned rptr_offs, u32 nop);
972
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
973 974


975 976 977 978 979
/* r600 async dma */
void r600_dma_stop(struct radeon_device *rdev);
int r600_dma_resume(struct radeon_device *rdev);
void r600_dma_fini(struct radeon_device *rdev);

980 981 982 983
void cayman_dma_stop(struct radeon_device *rdev);
int cayman_dma_resume(struct radeon_device *rdev);
void cayman_dma_fini(struct radeon_device *rdev);

984 985 986 987 988
/*
 * CS.
 */
struct radeon_cs_reloc {
	struct drm_gem_object		*gobj;
989
	struct radeon_bo		*robj;
990 991 992 993 994
	struct ttm_validate_buffer	tv;
	uint64_t			gpu_offset;
	unsigned			domain;
	unsigned			alt_domain;
	uint32_t			tiling_flags;
995 996 997 998 999 1000 1001
	uint32_t			handle;
};

struct radeon_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
	uint32_t		*kdata;
1002
	void __user		*user_ptr;
1003 1004 1005
};

struct radeon_cs_parser {
1006
	struct device		*dev;
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	struct radeon_device	*rdev;
	struct drm_file		*filp;
	/* chunks */
	unsigned		nchunks;
	struct radeon_cs_chunk	*chunks;
	uint64_t		*chunks_array;
	/* IB */
	unsigned		idx;
	/* relocations */
	unsigned		nrelocs;
	struct radeon_cs_reloc	*relocs;
	struct radeon_cs_reloc	**relocs_ptr;
1019
	struct radeon_cs_reloc	*vm_bos;
1020
	struct list_head	validated;
1021
	unsigned		dma_reloc_idx;
1022 1023 1024
	/* indices of various chunks */
	int			chunk_ib_idx;
	int			chunk_relocs_idx;
1025
	int			chunk_flags_idx;
1026
	int			chunk_const_ib_idx;
1027 1028
	struct radeon_ib	ib;
	struct radeon_ib	const_ib;
1029
	void			*track;
1030
	unsigned		family;
1031
	int			parser_error;
1032 1033 1034
	u32			cs_flags;
	u32			ring;
	s32			priority;
1035
	struct ww_acquire_ctx	ticket;
1036 1037
};

1038 1039 1040 1041 1042 1043 1044 1045 1046
static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
{
	struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];

	if (ibc->kdata)
		return ibc->kdata[idx];
	return p->ib.ptr[idx];
}

1047

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
struct radeon_cs_packet {
	unsigned	idx;
	unsigned	type;
	unsigned	reg;
	unsigned	opcode;
	int		count;
	unsigned	one_reg_wr;
};

typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt,
				      unsigned idx, unsigned reg);
typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt);


/*
 * AGP
 */
int radeon_agp_init(struct radeon_device *rdev);
1068
void radeon_agp_resume(struct radeon_device *rdev);
1069
void radeon_agp_suspend(struct radeon_device *rdev);
1070 1071 1072 1073 1074 1075 1076
void radeon_agp_fini(struct radeon_device *rdev);


/*
 * Writeback
 */
struct radeon_wb {
1077
	struct radeon_bo	*wb_obj;
1078 1079
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
1080
	bool                    enabled;
1081
	bool                    use_event;
1082 1083
};

1084
#define RADEON_WB_SCRATCH_OFFSET 0
1085
#define RADEON_WB_RING0_NEXT_RPTR 256
1086
#define RADEON_WB_CP_RPTR_OFFSET 1024
1087 1088
#define RADEON_WB_CP1_RPTR_OFFSET 1280
#define RADEON_WB_CP2_RPTR_OFFSET 1536
1089
#define R600_WB_DMA_RPTR_OFFSET   1792
1090
#define R600_WB_IH_WPTR_OFFSET   2048
1091
#define CAYMAN_WB_DMA1_RPTR_OFFSET   2304
1092
#define R600_WB_EVENT_OFFSET     3072
1093 1094
#define CIK_WB_CP1_WPTR_OFFSET     3328
#define CIK_WB_CP2_WPTR_OFFSET     3584
1095

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
/**
 * struct radeon_pm - power management datas
 * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s)
 * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880)
 * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP)
 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
 * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP)
 * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP)
L
Lucas De Marchi 已提交
1107
 * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock)
1108 1109 1110
 * @needed_bandwidth:   current bandwidth needs
 *
 * It keeps track of various data needed to take powermanagement decision.
L
Lucas De Marchi 已提交
1111
 * Bandwidth need is used to determine minimun clock of the GPU and memory.
1112 1113 1114
 * Equation between gpu/memory clock and available bandwidth is hw dependent
 * (type of memory, bus size, efficiency, ...)
 */
1115 1116 1117 1118

enum radeon_pm_method {
	PM_METHOD_PROFILE,
	PM_METHOD_DYNPM,
1119
	PM_METHOD_DPM,
1120 1121 1122 1123 1124 1125
};

enum radeon_dynpm_state {
	DYNPM_STATE_DISABLED,
	DYNPM_STATE_MINIMUM,
	DYNPM_STATE_PAUSED,
1126 1127
	DYNPM_STATE_ACTIVE,
	DYNPM_STATE_SUSPENDED,
1128
};
1129 1130 1131 1132 1133 1134
enum radeon_dynpm_action {
	DYNPM_ACTION_NONE,
	DYNPM_ACTION_MINIMUM,
	DYNPM_ACTION_DOWNCLOCK,
	DYNPM_ACTION_UPCLOCK,
	DYNPM_ACTION_DEFAULT
1135
};
1136 1137 1138 1139 1140 1141 1142 1143

enum radeon_voltage_type {
	VOLTAGE_NONE = 0,
	VOLTAGE_GPIO,
	VOLTAGE_VDDC,
	VOLTAGE_SW
};

1144
enum radeon_pm_state_type {
1145
	/* not used for dpm */
1146 1147
	POWER_STATE_TYPE_DEFAULT,
	POWER_STATE_TYPE_POWERSAVE,
1148
	/* user selectable states */
1149 1150 1151
	POWER_STATE_TYPE_BATTERY,
	POWER_STATE_TYPE_BALANCED,
	POWER_STATE_TYPE_PERFORMANCE,
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
	/* internal states */
	POWER_STATE_TYPE_INTERNAL_UVD,
	POWER_STATE_TYPE_INTERNAL_UVD_SD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD2,
	POWER_STATE_TYPE_INTERNAL_UVD_MVC,
	POWER_STATE_TYPE_INTERNAL_BOOT,
	POWER_STATE_TYPE_INTERNAL_THERMAL,
	POWER_STATE_TYPE_INTERNAL_ACPI,
	POWER_STATE_TYPE_INTERNAL_ULV,
1162
	POWER_STATE_TYPE_INTERNAL_3DPERF,
1163 1164
};

1165 1166 1167 1168
enum radeon_pm_profile_type {
	PM_PROFILE_DEFAULT,
	PM_PROFILE_AUTO,
	PM_PROFILE_LOW,
1169
	PM_PROFILE_MID,
1170 1171 1172 1173 1174
	PM_PROFILE_HIGH,
};

#define PM_PROFILE_DEFAULT_IDX 0
#define PM_PROFILE_LOW_SH_IDX  1
1175 1176 1177 1178 1179 1180
#define PM_PROFILE_MID_SH_IDX  2
#define PM_PROFILE_HIGH_SH_IDX 3
#define PM_PROFILE_LOW_MH_IDX  4
#define PM_PROFILE_MID_MH_IDX  5
#define PM_PROFILE_HIGH_MH_IDX 6
#define PM_PROFILE_MAX         7
1181 1182 1183 1184 1185 1186

struct radeon_pm_profile {
	int dpms_off_ps_idx;
	int dpms_on_ps_idx;
	int dpms_off_cm_idx;
	int dpms_on_cm_idx;
1187 1188
};

1189 1190
enum radeon_int_thermal_type {
	THERMAL_TYPE_NONE,
1191 1192
	THERMAL_TYPE_EXTERNAL,
	THERMAL_TYPE_EXTERNAL_GPIO,
1193 1194
	THERMAL_TYPE_RV6XX,
	THERMAL_TYPE_RV770,
1195
	THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1196
	THERMAL_TYPE_EVERGREEN,
1197
	THERMAL_TYPE_SUMO,
1198
	THERMAL_TYPE_NI,
1199
	THERMAL_TYPE_SI,
1200
	THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1201
	THERMAL_TYPE_CI,
1202
	THERMAL_TYPE_KV,
1203 1204
};

1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
struct radeon_voltage {
	enum radeon_voltage_type type;
	/* gpio voltage */
	struct radeon_gpio_rec gpio;
	u32 delay; /* delay in usec from voltage drop to sclk change */
	bool active_high; /* voltage drop is active when bit is high */
	/* VDDC voltage */
	u8 vddc_id; /* index into vddc voltage table */
	u8 vddci_id; /* index into vddci voltage table */
	bool vddci_enabled;
	/* r6xx+ sw */
1216 1217 1218
	u16 voltage;
	/* evergreen+ vddci */
	u16 vddci;
1219 1220
};

1221 1222 1223
/* clock mode flags */
#define RADEON_PM_MODE_NO_DISPLAY          (1 << 0)

1224 1225 1226 1227 1228 1229 1230
struct radeon_pm_clock_info {
	/* memory clock */
	u32 mclk;
	/* engine clock */
	u32 sclk;
	/* voltage info */
	struct radeon_voltage voltage;
1231
	/* standardized clock flags */
1232 1233 1234
	u32 flags;
};

1235
/* state flags */
1236
#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
1237

1238
struct radeon_power_state {
1239
	enum radeon_pm_state_type type;
1240
	struct radeon_pm_clock_info *clock_info;
1241 1242 1243
	/* number of valid clock modes in this power state */
	int num_clock_modes;
	struct radeon_pm_clock_info *default_clock_mode;
1244 1245
	/* standardized state flags */
	u32 flags;
A
Alex Deucher 已提交
1246 1247 1248
	u32 misc; /* vbios specific flags */
	u32 misc2; /* vbios specific flags */
	int pcie_lanes; /* pcie lanes */
1249 1250
};

1251 1252 1253 1254 1255
/*
 * Some modes are overclocked by very low value, accept them
 */
#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
enum radeon_dpm_auto_throttle_src {
	RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
	RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
};

enum radeon_dpm_event_src {
	RADEON_DPM_EVENT_SRC_ANALOG = 0,
	RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
	RADEON_DPM_EVENT_SRC_DIGITAL = 2,
	RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
	RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
};

1269 1270
#define RADEON_MAX_VCE_LEVELS 6

1271 1272 1273 1274 1275 1276 1277 1278 1279
enum radeon_vce_level {
	RADEON_VCE_LEVEL_AC_ALL = 0,     /* AC, All cases */
	RADEON_VCE_LEVEL_DC_EE = 1,      /* DC, entropy encoding */
	RADEON_VCE_LEVEL_DC_LL_LOW = 2,  /* DC, low latency queue, res <= 720 */
	RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
	RADEON_VCE_LEVEL_DC_GP_LOW = 4,  /* DC, general purpose queue, res <= 720 */
	RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
};

1280 1281 1282 1283 1284 1285 1286
struct radeon_ps {
	u32 caps; /* vbios flags */
	u32 class; /* vbios flags */
	u32 class2; /* vbios flags */
	/* UVD clocks */
	u32 vclk;
	u32 dclk;
1287 1288 1289
	/* VCE clocks */
	u32 evclk;
	u32 ecclk;
1290 1291
	bool vce_active;
	enum radeon_vce_level vce_level;
1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
	/* asic priv */
	void *ps_priv;
};

struct radeon_dpm_thermal {
	/* thermal interrupt work */
	struct work_struct work;
	/* low temperature threshold */
	int                min_temp;
	/* high temperature threshold */
	int                max_temp;
	/* was interrupt low to high or high to low */
	bool               high_to_low;
};

1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
enum radeon_clk_action
{
	RADEON_SCLK_UP = 1,
	RADEON_SCLK_DOWN
};

struct radeon_blacklist_clocks
{
	u32 sclk;
	u32 mclk;
	enum radeon_clk_action action;
};

1320 1321 1322
struct radeon_clock_and_voltage_limits {
	u32 sclk;
	u32 mclk;
1323 1324
	u16 vddc;
	u16 vddci;
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
};

struct radeon_clock_array {
	u32 count;
	u32 *values;
};

struct radeon_clock_voltage_dependency_entry {
	u32 clk;
	u16 v;
};

struct radeon_clock_voltage_dependency_table {
	u32 count;
	struct radeon_clock_voltage_dependency_entry *entries;
};

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
union radeon_cac_leakage_entry {
	struct {
		u16 vddc;
		u32 leakage;
	};
	struct {
		u16 vddc1;
		u16 vddc2;
		u16 vddc3;
	};
1352 1353 1354 1355
};

struct radeon_cac_leakage_table {
	u32 count;
1356
	union radeon_cac_leakage_entry *entries;
1357 1358
};

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
struct radeon_phase_shedding_limits_entry {
	u16 voltage;
	u32 sclk;
	u32 mclk;
};

struct radeon_phase_shedding_limits_table {
	u32 count;
	struct radeon_phase_shedding_limits_entry *entries;
};

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
struct radeon_uvd_clock_voltage_dependency_entry {
	u32 vclk;
	u32 dclk;
	u16 v;
};

struct radeon_uvd_clock_voltage_dependency_table {
	u8 count;
	struct radeon_uvd_clock_voltage_dependency_entry *entries;
};

1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
struct radeon_vce_clock_voltage_dependency_entry {
	u32 ecclk;
	u32 evclk;
	u16 v;
};

struct radeon_vce_clock_voltage_dependency_table {
	u8 count;
	struct radeon_vce_clock_voltage_dependency_entry *entries;
};

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
struct radeon_ppm_table {
	u8 ppm_design;
	u16 cpu_core_number;
	u32 platform_tdp;
	u32 small_ac_platform_tdp;
	u32 platform_tdc;
	u32 small_ac_platform_tdc;
	u32 apu_tdp;
	u32 dgpu_tdp;
	u32 dgpu_ulv_power;
	u32 tj_max;
};

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
struct radeon_cac_tdp_table {
	u16 tdp;
	u16 configurable_tdp;
	u16 tdc;
	u16 battery_power_limit;
	u16 small_power_limit;
	u16 low_cac_leakage;
	u16 high_cac_leakage;
	u16 maximum_power_delivery_limit;
};

1416 1417 1418 1419
struct radeon_dpm_dynamic_state {
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
	struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1420
	struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1421
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1422
	struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1423
	struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1424 1425
	struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
	struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1426 1427 1428 1429 1430 1431 1432 1433 1434
	struct radeon_clock_array valid_sclk_values;
	struct radeon_clock_array valid_mclk_values;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
	u32 mclk_sclk_ratio;
	u32 sclk_mclk_delta;
	u16 vddc_vddci_delta;
	u16 min_vddc_for_pcie_gen2;
	struct radeon_cac_leakage_table cac_leakage_table;
1435
	struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
1436
	struct radeon_ppm_table *ppm_table;
1437
	struct radeon_cac_tdp_table *cac_tdp_table;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
};

struct radeon_dpm_fan {
	u16 t_min;
	u16 t_med;
	u16 t_high;
	u16 pwm_min;
	u16 pwm_med;
	u16 pwm_high;
	u8 t_hyst;
	u32 cycle_delay;
	u16 t_max;
	bool ucode_fan_control;
};

1453 1454 1455 1456 1457 1458 1459
enum radeon_pcie_gen {
	RADEON_PCIE_GEN1 = 0,
	RADEON_PCIE_GEN2 = 1,
	RADEON_PCIE_GEN3 = 2,
	RADEON_PCIE_GEN_INVALID = 0xffff
};

1460 1461 1462 1463 1464 1465
enum radeon_dpm_forced_level {
	RADEON_DPM_FORCED_LEVEL_AUTO = 0,
	RADEON_DPM_FORCED_LEVEL_LOW = 1,
	RADEON_DPM_FORCED_LEVEL_HIGH = 2,
};

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
struct radeon_vce_state {
	/* vce clocks */
	u32 evclk;
	u32 ecclk;
	/* gpu clocks */
	u32 sclk;
	u32 mclk;
	u8 clk_idx;
	u8 pstate;
};

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
struct radeon_dpm {
	struct radeon_ps        *ps;
	/* number of valid power states */
	int                     num_ps;
	/* current power state that is active */
	struct radeon_ps        *current_ps;
	/* requested power state */
	struct radeon_ps        *requested_ps;
	/* boot up power state */
	struct radeon_ps        *boot_ps;
	/* default uvd power state */
	struct radeon_ps        *uvd_ps;
1489 1490 1491
	/* vce requirements */
	struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
	enum radeon_vce_level vce_level;
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
	enum radeon_pm_state_type state;
	enum radeon_pm_state_type user_state;
	u32                     platform_caps;
	u32                     voltage_response_time;
	u32                     backbias_response_time;
	void                    *priv;
	u32			new_active_crtcs;
	int			new_active_crtc_count;
	u32			current_active_crtcs;
	int			current_active_crtc_count;
1502 1503 1504 1505
	struct radeon_dpm_dynamic_state dyn_state;
	struct radeon_dpm_fan fan;
	u32 tdp_limit;
	u32 near_tdp_limit;
1506
	u32 near_tdp_limit_adjusted;
1507 1508 1509 1510 1511 1512
	u32 sq_ramping_threshold;
	u32 cac_leakage;
	u16 tdp_od_limit;
	u32 tdp_adjustment;
	u16 load_line_slope;
	bool power_control;
1513
	bool ac_power;
1514 1515
	/* special states active */
	bool                    thermal_active;
1516
	bool                    uvd_active;
1517
	bool                    vce_active;
1518 1519
	/* thermal handling */
	struct radeon_dpm_thermal thermal;
1520 1521
	/* forced levels */
	enum radeon_dpm_forced_level forced_level;
1522 1523 1524
	/* track UVD streams */
	unsigned sd;
	unsigned hd;
1525 1526
};

1527
void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
1528
void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
1529

1530
struct radeon_pm {
1531
	struct mutex		mutex;
1532 1533
	/* write locked while reprogramming mclk */
	struct rw_semaphore	mclk_lock;
1534 1535
	u32			active_crtcs;
	int			active_crtc_count;
1536
	int			req_vblank;
1537
	bool			vblank_sync;
1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
	fixed20_12		max_bandwidth;
	fixed20_12		igp_sideport_mclk;
	fixed20_12		igp_system_mclk;
	fixed20_12		igp_ht_link_clk;
	fixed20_12		igp_ht_link_width;
	fixed20_12		k8_bandwidth;
	fixed20_12		sideport_bandwidth;
	fixed20_12		ht_bandwidth;
	fixed20_12		core_bandwidth;
	fixed20_12		sclk;
1548
	fixed20_12		mclk;
1549
	fixed20_12		needed_bandwidth;
1550
	struct radeon_power_state *power_state;
1551 1552
	/* number of valid power states */
	int                     num_power_states;
1553 1554 1555 1556 1557 1558 1559
	int                     current_power_state_index;
	int                     current_clock_mode_index;
	int                     requested_power_state_index;
	int                     requested_clock_mode_index;
	int                     default_power_state_index;
	u32                     current_sclk;
	u32                     current_mclk;
1560 1561
	u16                     current_vddc;
	u16                     current_vddci;
1562 1563
	u32                     default_sclk;
	u32                     default_mclk;
1564 1565
	u16                     default_vddc;
	u16                     default_vddci;
1566
	struct radeon_i2c_chan *i2c_bus;
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
	/* selected pm method */
	enum radeon_pm_method     pm_method;
	/* dynpm power management */
	struct delayed_work	dynpm_idle_work;
	enum radeon_dynpm_state	dynpm_state;
	enum radeon_dynpm_action	dynpm_planned_action;
	unsigned long		dynpm_action_timeout;
	bool                    dynpm_can_upclock;
	bool                    dynpm_can_downclock;
	/* profile-based power management */
	enum radeon_pm_profile_type profile;
	int                     profile_index;
	struct radeon_pm_profile profiles[PM_PROFILE_MAX];
1580 1581 1582
	/* internal thermal controller on rv6xx+ */
	enum radeon_int_thermal_type int_thermal_type;
	struct device	        *int_hwmon_dev;
1583 1584 1585
	/* dpm */
	bool                    dpm_enabled;
	struct radeon_dpm       dpm;
1586 1587
};

1588 1589 1590
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance);
C
Christian König 已提交
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
/*
 * UVD
 */
#define RADEON_MAX_UVD_HANDLES	10
#define RADEON_UVD_STACK_SIZE	(1024*1024)
#define RADEON_UVD_HEAP_SIZE	(1024*1024)

struct radeon_uvd {
	struct radeon_bo	*vcpu_bo;
	void			*cpu_addr;
	uint64_t		gpu_addr;
1602
	void			*saved_bo;
C
Christian König 已提交
1603 1604
	atomic_t		handles[RADEON_MAX_UVD_HANDLES];
	struct drm_file		*filp[RADEON_MAX_UVD_HANDLES];
1605
	unsigned		img_size[RADEON_MAX_UVD_HANDLES];
1606
	struct delayed_work	idle_work;
C
Christian König 已提交
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
};

int radeon_uvd_init(struct radeon_device *rdev);
void radeon_uvd_fini(struct radeon_device *rdev);
int radeon_uvd_suspend(struct radeon_device *rdev);
int radeon_uvd_resume(struct radeon_device *rdev);
int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
			      uint32_t handle, struct radeon_fence **fence);
int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
			       uint32_t handle, struct radeon_fence **fence);
void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
void radeon_uvd_free_handles(struct radeon_device *rdev,
			     struct drm_file *filp);
int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
1621
void radeon_uvd_note_usage(struct radeon_device *rdev);
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
				  unsigned vclk, unsigned dclk,
				  unsigned vco_min, unsigned vco_max,
				  unsigned fb_factor, unsigned fb_mask,
				  unsigned pd_min, unsigned pd_max,
				  unsigned pd_even,
				  unsigned *optimal_fb_div,
				  unsigned *optimal_vclk_div,
				  unsigned *optimal_dclk_div);
int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
                                unsigned cg_upll_func_cntl);
1633

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
/*
 * VCE
 */
#define RADEON_MAX_VCE_HANDLES	16
#define RADEON_VCE_STACK_SIZE	(1024*1024)
#define RADEON_VCE_HEAP_SIZE	(4*1024*1024)

struct radeon_vce {
	struct radeon_bo	*vcpu_bo;
	uint64_t		gpu_addr;
1644 1645
	unsigned		fw_version;
	unsigned		fb_version;
1646 1647
	atomic_t		handles[RADEON_MAX_VCE_HANDLES];
	struct drm_file		*filp[RADEON_MAX_VCE_HANDLES];
1648
	struct delayed_work	idle_work;
1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
};

int radeon_vce_init(struct radeon_device *rdev);
void radeon_vce_fini(struct radeon_device *rdev);
int radeon_vce_suspend(struct radeon_device *rdev);
int radeon_vce_resume(struct radeon_device *rdev);
int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
			      uint32_t handle, struct radeon_fence **fence);
int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
			       uint32_t handle, struct radeon_fence **fence);
void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
1660
void radeon_vce_note_usage(struct radeon_device *rdev);
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi);
int radeon_vce_cs_parse(struct radeon_cs_parser *p);
bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
			       struct radeon_ring *ring,
			       struct radeon_semaphore *semaphore,
			       bool emit_wait);
void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
void radeon_vce_fence_emit(struct radeon_device *rdev,
			   struct radeon_fence *fence);
int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);

1673
struct r600_audio_pin {
1674 1675 1676 1677 1678
	int			channels;
	int			rate;
	int			bits_per_sample;
	u8			status_bits;
	u8			category_code;
1679 1680 1681 1682 1683 1684 1685 1686 1687
	u32			offset;
	bool			connected;
	u32			id;
};

struct r600_audio {
	bool enabled;
	struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
	int num_pins;
1688 1689
};

1690 1691 1692
/*
 * Benchmarking
 */
1693
void radeon_benchmark(struct radeon_device *rdev, int test_number);
1694 1695


1696 1697 1698 1699
/*
 * Testing
 */
void radeon_test_moves(struct radeon_device *rdev);
1700
void radeon_test_ring_sync(struct radeon_device *rdev,
1701 1702
			   struct radeon_ring *cpA,
			   struct radeon_ring *cpB);
1703
void radeon_test_syncing(struct radeon_device *rdev);
1704 1705


1706 1707 1708
/*
 * Debugfs
 */
1709 1710 1711 1712 1713
struct radeon_debugfs {
	struct drm_info_list	*files;
	unsigned		num_files;
};

1714 1715 1716 1717 1718
int radeon_debugfs_add_files(struct radeon_device *rdev,
			     struct drm_info_list *files,
			     unsigned nfiles);
int radeon_debugfs_fence_init(struct radeon_device *rdev);

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
/*
 * ASIC ring specific functions.
 */
struct radeon_asic_ring {
	/* ring read/write ptr handling */
	u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
	u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
	void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);

	/* validating and patching of IBs */
	int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
	int (*cs_parse)(struct radeon_cs_parser *p);

	/* command emmit functions */
	void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
	void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1735
	bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
			       struct radeon_semaphore *semaphore, bool emit_wait);
	void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);

	/* testing functions */
	int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
	int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
	bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);

	/* deprecated */
	void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
};
1747 1748 1749 1750 1751

/*
 * ASIC specific functions.
 */
struct radeon_asic {
1752
	int (*init)(struct radeon_device *rdev);
1753 1754 1755
	void (*fini)(struct radeon_device *rdev);
	int (*resume)(struct radeon_device *rdev);
	int (*suspend)(struct radeon_device *rdev);
1756
	void (*vga_set_state)(struct radeon_device *rdev, bool state);
1757
	int (*asic_reset)(struct radeon_device *rdev);
1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
	/* ioctl hw specific callback. Some hw might want to perform special
	 * operation on specific ioctl. For instance on wait idle some hw
	 * might want to perform and HDP flush through MMIO as it seems that
	 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
	 * through ring.
	 */
	void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
	/* check if 3D engine is idle */
	bool (*gui_idle)(struct radeon_device *rdev);
	/* wait for mc_idle */
	int (*mc_wait_for_idle)(struct radeon_device *rdev);
1769 1770
	/* get the reference clock */
	u32 (*get_xclk)(struct radeon_device *rdev);
1771 1772
	/* get the gpu clock counter */
	uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
1773
	/* gart */
1774 1775 1776 1777
	struct {
		void (*tlb_flush)(struct radeon_device *rdev);
		int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
	} gart;
1778 1779 1780
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
1781 1782 1783
		void (*set_page)(struct radeon_device *rdev,
				 struct radeon_ib *ib,
				 uint64_t pe,
1784 1785
				 uint64_t addr, unsigned count,
				 uint32_t incr, uint32_t flags);
1786
	} vm;
1787
	/* ring specific callbacks */
1788
	struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
1789
	/* irqs */
1790 1791 1792 1793
	struct {
		int (*set)(struct radeon_device *rdev);
		int (*process)(struct radeon_device *rdev);
	} irq;
1794
	/* displays */
1795 1796 1797 1798 1799 1800 1801
	struct {
		/* display watermarks */
		void (*bandwidth_update)(struct radeon_device *rdev);
		/* get frame count */
		u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
		/* wait for vblank */
		void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1802 1803
		/* set backlight level */
		void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
1804 1805
		/* get backlight level */
		u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
1806 1807 1808
		/* audio callbacks */
		void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
		void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
1809
	} display;
1810
	/* copy functions for bo handling */
1811 1812 1813 1814 1815
	struct {
		int (*blit)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1816
			    struct radeon_fence **fence);
1817 1818 1819 1820 1821
		u32 blit_ring_index;
		int (*dma)(struct radeon_device *rdev,
			   uint64_t src_offset,
			   uint64_t dst_offset,
			   unsigned num_gpu_pages,
1822
			   struct radeon_fence **fence);
1823 1824 1825 1826 1827 1828
		u32 dma_ring_index;
		/* method used for bo copy */
		int (*copy)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1829
			    struct radeon_fence **fence);
1830 1831 1832
		/* ring used for bo copies */
		u32 copy_ring_index;
	} copy;
1833
	/* surfaces */
1834 1835 1836 1837 1838 1839
	struct {
		int (*set_reg)(struct radeon_device *rdev, int reg,
				       uint32_t tiling_flags, uint32_t pitch,
				       uint32_t offset, uint32_t obj_size);
		void (*clear_reg)(struct radeon_device *rdev, int reg);
	} surface;
1840
	/* hotplug detect */
1841 1842 1843 1844 1845 1846
	struct {
		void (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
		void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
	} hpd;
1847
	/* static power management */
1848 1849 1850 1851 1852 1853
	struct {
		void (*misc)(struct radeon_device *rdev);
		void (*prepare)(struct radeon_device *rdev);
		void (*finish)(struct radeon_device *rdev);
		void (*init_profile)(struct radeon_device *rdev);
		void (*get_dynpm_state)(struct radeon_device *rdev);
1854 1855 1856 1857 1858 1859 1860
		uint32_t (*get_engine_clock)(struct radeon_device *rdev);
		void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
		uint32_t (*get_memory_clock)(struct radeon_device *rdev);
		void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
		int (*get_pcie_lanes)(struct radeon_device *rdev);
		void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
		void (*set_clock_gating)(struct radeon_device *rdev, int enable);
1861
		int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
1862
		int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
1863
		int (*get_temperature)(struct radeon_device *rdev);
1864
	} pm;
1865 1866 1867 1868 1869
	/* dynamic power management */
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*setup_asic)(struct radeon_device *rdev);
		int (*enable)(struct radeon_device *rdev);
1870
		int (*late_enable)(struct radeon_device *rdev);
1871
		void (*disable)(struct radeon_device *rdev);
1872
		int (*pre_set_power_state)(struct radeon_device *rdev);
1873
		int (*set_power_state)(struct radeon_device *rdev);
1874
		void (*post_set_power_state)(struct radeon_device *rdev);
1875 1876 1877 1878 1879
		void (*display_configuration_changed)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		u32 (*get_sclk)(struct radeon_device *rdev, bool low);
		u32 (*get_mclk)(struct radeon_device *rdev, bool low);
		void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1880
		void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
1881
		int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
1882
		bool (*vblank_too_short)(struct radeon_device *rdev);
1883
		void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
1884
		void (*enable_bapm)(struct radeon_device *rdev, bool enable);
1885
	} dpm;
1886
	/* pageflipping */
1887
	struct {
1888 1889
		void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
		bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
1890
	} pflip;
1891 1892
};

1893 1894 1895
/*
 * Asic structures
 */
1896
struct r100_asic {
1897 1898 1899
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			hdp_cntl;
1900 1901
};

1902
struct r300_asic {
1903 1904 1905 1906
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			resync_scratch;
	u32			hdp_cntl;
1907 1908 1909
};

struct r600_asic {
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1926
	unsigned		tile_config;
1927
	unsigned		backend_map;
1928 1929 1930
};

struct rv770_asic {
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		sx_num_of_sets;
	unsigned		sc_prim_fifo_size;
	unsigned		sc_hiz_tile_fifo_size;
	unsigned		sc_earlyz_tile_fifo_fize;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1951
	unsigned		tile_config;
1952
	unsigned		backend_map;
1953 1954
};

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
struct evergreen_asic {
	unsigned num_ses;
	unsigned max_pipes;
	unsigned max_tile_pipes;
	unsigned max_simds;
	unsigned max_backends;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_stack_entries;
	unsigned max_hw_contexts;
	unsigned max_gs_threads;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned sq_num_cf_insts;
	unsigned sx_num_of_sets;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;
	unsigned tiling_nbanks;
	unsigned tiling_npipes;
	unsigned tiling_group_size;
1977
	unsigned tile_config;
1978
	unsigned backend_map;
1979 1980
};

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
struct cayman_asic {
	unsigned max_shader_engines;
	unsigned max_pipes_per_simd;
	unsigned max_tile_pipes;
	unsigned max_simds_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_gs_threads;
	unsigned max_stack_entries;
	unsigned sx_num_of_sets;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned max_hw_contexts;
	unsigned sq_num_cf_insts;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_shader_engines;
	unsigned num_shader_pipes_per_simd;
	unsigned num_tile_pipes;
	unsigned num_simds_per_se;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
};

2019 2020 2021
struct si_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
A
Alex Deucher 已提交
2022 2023
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
2035
	unsigned backend_enable_mask;
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2046
	uint32_t tile_mode_array[32];
2047 2048
};

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
struct cik_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
2065
	unsigned backend_enable_mask;
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2076
	uint32_t tile_mode_array[32];
2077
	uint32_t macrotile_mode_array[16];
2078 2079
};

2080 2081
union radeon_asic_config {
	struct r300_asic	r300;
2082
	struct r100_asic	r100;
2083 2084
	struct r600_asic	r600;
	struct rv770_asic	rv770;
2085
	struct evergreen_asic	evergreen;
2086
	struct cayman_asic	cayman;
2087
	struct si_asic		si;
2088
	struct cik_asic		cik;
2089 2090
};

D
Daniel Vetter 已提交
2091 2092 2093 2094 2095 2096
/*
 * asic initizalization from radeon_asic.c
 */
void radeon_agp_disable(struct radeon_device *rdev);
int radeon_asic_init(struct radeon_device *rdev);

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120

/*
 * IOCTL.
 */
int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
2121 2122
int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
2123 2124
int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
			struct drm_file *filp);
2125
int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
2126 2127 2128 2129
int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
2130

2131 2132
/* VRAM scratch page for HDP bug, default vram page */
struct r600_vram_scratch {
2133 2134
	struct radeon_bo		*robj;
	volatile uint32_t		*ptr;
2135
	u64				gpu_addr;
2136
};
2137

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
/*
 * ACPI
 */
struct radeon_atif_notification_cfg {
	bool enabled;
	int command_code;
};

struct radeon_atif_notifications {
	bool display_switch;
	bool expansion_mode_change;
	bool thermal_state;
	bool forced_power_state;
	bool system_power_state;
	bool display_conf_change;
	bool px_gfx_switch;
	bool brightness_change;
	bool dgpu_display_event;
};

struct radeon_atif_functions {
	bool system_params;
	bool sbios_requests;
	bool select_active_disp;
	bool lid_state;
	bool get_tv_standard;
	bool set_tv_standard;
	bool get_panel_expansion_mode;
	bool set_panel_expansion_mode;
	bool temperature_change;
	bool graphics_device_types;
};

struct radeon_atif {
	struct radeon_atif_notifications notifications;
	struct radeon_atif_functions functions;
	struct radeon_atif_notification_cfg notification_cfg;
2175
	struct radeon_encoder *encoder_for_bl;
2176
};
2177

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
struct radeon_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct radeon_atcs {
	struct radeon_atcs_functions functions;
};

2189 2190 2191 2192 2193 2194 2195
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);

struct radeon_device {
2196
	struct device			*dev;
2197 2198
	struct drm_device		*ddev;
	struct pci_dev			*pdev;
2199
	struct rw_semaphore		exclusive_lock;
2200
	/* ASIC */
2201
	union radeon_asic_config	config;
2202 2203 2204 2205 2206
	enum radeon_family		family;
	unsigned long			flags;
	int				usec_timeout;
	enum radeon_pll_errata		pll_errata;
	int				num_gb_pipes;
2207
	int				num_z_pipes;
2208 2209 2210 2211 2212
	int				disp_priority;
	/* BIOS */
	uint8_t				*bios;
	bool				is_atom_bios;
	uint16_t			bios_header_start;
2213
	struct radeon_bo		*stollen_vga_memory;
2214
	/* Register mmio */
2215 2216
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
2217 2218
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
2219 2220
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
	/* protects concurrent PLL register access */
	spinlock_t pll_idx_lock;
	/* protects concurrent MC register access */
	spinlock_t mc_idx_lock;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	/* protects concurrent PCIE_PORT register access */
	spinlock_t pciep_idx_lock;
	/* protects concurrent PIF register access */
	spinlock_t pif_idx_lock;
	/* protects concurrent CG register access */
	spinlock_t cg_idx_lock;
	/* protects concurrent UVD register access */
	spinlock_t uvd_idx_lock;
	/* protects concurrent RCU register access */
	spinlock_t rcu_idx_lock;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t end_idx_lock;
2241
	void __iomem			*rmmio;
2242 2243 2244 2245
	radeon_rreg_t			mc_rreg;
	radeon_wreg_t			mc_wreg;
	radeon_rreg_t			pll_rreg;
	radeon_wreg_t			pll_wreg;
2246
	uint32_t                        pcie_reg_mask;
2247 2248
	radeon_rreg_t			pciep_rreg;
	radeon_wreg_t			pciep_wreg;
2249 2250 2251
	/* io port */
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
2252 2253 2254 2255 2256
	struct radeon_clock             clock;
	struct radeon_mc		mc;
	struct radeon_gart		gart;
	struct radeon_mode_info		mode_info;
	struct radeon_scratch		scratch;
2257
	struct radeon_doorbell		doorbell;
2258
	struct radeon_mman		mman;
2259
	struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS];
2260
	wait_queue_head_t		fence_queue;
2261
	struct mutex			ring_lock;
2262
	struct radeon_ring		ring[RADEON_NUM_RINGS];
J
Jerome Glisse 已提交
2263 2264
	bool				ib_pool_ready;
	struct radeon_sa_manager	ring_tmp_bo;
2265 2266 2267
	struct radeon_irq		irq;
	struct radeon_asic		*asic;
	struct radeon_gem		gem;
2268
	struct radeon_pm		pm;
C
Christian König 已提交
2269
	struct radeon_uvd		uvd;
2270
	struct radeon_vce		vce;
2271
	uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH];
2272
	struct radeon_wb		wb;
2273
	struct radeon_dummy_page	dummy_page;
2274 2275
	bool				shutdown;
	bool				suspend;
D
Dave Airlie 已提交
2276
	bool				need_dma32;
2277
	bool				accel_working;
2278
	bool				fastfb_working; /* IGP feature*/
2279
	bool				needs_reset;
2280
	struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
2281 2282
	const struct firmware *me_fw;	/* all family ME firmware */
	const struct firmware *pfp_fw;	/* r6/700 PFP firmware */
2283
	const struct firmware *rlc_fw;	/* r6/700 RLC firmware */
2284
	const struct firmware *mc_fw;	/* NI MC firmware */
2285
	const struct firmware *ce_fw;	/* SI CE firmware */
2286
	const struct firmware *mec_fw;	/* CIK MEC firmware */
2287
	const struct firmware *sdma_fw;	/* CIK SDMA firmware */
2288
	const struct firmware *smc_fw;	/* SMC firmware */
2289
	const struct firmware *uvd_fw;	/* UVD firmware */
2290
	const struct firmware *vce_fw;	/* VCE firmware */
2291
	struct r600_vram_scratch vram_scratch;
A
Alex Deucher 已提交
2292
	int msi_enabled; /* msi enabled */
2293
	struct r600_ih ih; /* r6/700 interrupt ring */
2294
	struct radeon_rlc rlc;
2295
	struct radeon_mec mec;
A
Alex Deucher 已提交
2296
	struct work_struct hotplug_work;
2297
	struct work_struct audio_work;
2298
	struct work_struct reset_work;
2299
	int num_crtc; /* number of crtcs */
2300
	struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
2301
	bool has_uvd;
2302
	struct r600_audio audio; /* audio stuff */
2303
	struct notifier_block acpi_nb;
2304
	/* only one userspace can use Hyperz features or CMASK at a time */
2305
	struct drm_file *hyperz_filp;
2306
	struct drm_file *cmask_filp;
2307 2308
	/* i2c buses */
	struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
2309 2310 2311
	/* debugfs */
	struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
	unsigned 		debugfs_count;
2312 2313
	/* virtual memory */
	struct radeon_vm_manager	vm_manager;
2314
	struct mutex			gpu_clock_mutex;
2315 2316 2317 2318
	/* memory stats */
	atomic64_t			vram_usage;
	atomic64_t			gtt_usage;
	atomic64_t			num_bytes_moved;
2319 2320
	/* ACPI interface */
	struct radeon_atif		atif;
2321
	struct radeon_atcs		atcs;
2322 2323
	/* srbm instance registers */
	struct mutex			srbm_mutex;
A
Alex Deucher 已提交
2324 2325 2326
	/* clock, powergating flags */
	u32 cg_flags;
	u32 pg_flags;
2327 2328 2329

	struct dev_pm_domain vga_pm_domain;
	bool have_disp_power_ref;
2330 2331
};

2332
bool radeon_is_px(struct drm_device *dev);
2333 2334 2335 2336 2337 2338 2339
int radeon_device_init(struct radeon_device *rdev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void radeon_device_fini(struct radeon_device *rdev);
int radeon_gpu_wait_for_idle(struct radeon_device *rdev);

2340 2341 2342 2343
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
		      bool always_indirect);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
		  bool always_indirect);
2344 2345
u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2346

2347 2348
u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
2349

2350 2351 2352 2353
/*
 * Cast helper
 */
#define to_radeon_fence(p) ((struct radeon_fence *)(p))
2354 2355 2356 2357

/*
 * Registers read & write functions.
 */
2358 2359 2360 2361
#define RREG8(reg) readb((rdev->rmmio) + (reg))
#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
#define RREG16(reg) readw((rdev->rmmio) + (reg))
#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2362 2363 2364 2365 2366
#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
2367 2368 2369 2370 2371 2372
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
2373 2374
#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
2375 2376
#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
2377 2378
#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
2379 2380
#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
2381 2382
#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
2383 2384 2385 2386
#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
2387 2388
#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
2389 2390
#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
2391 2392 2393 2394 2395 2396 2397
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
2398
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2399
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2400 2401 2402 2403 2404 2405 2406
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
2407
#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
2408 2409
#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
2410

2411 2412
#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
2413

2414 2415 2416 2417 2418
/*
 * Indirect registers accessor
 */
static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
{
2419
	unsigned long flags;
2420 2421
	uint32_t r;

2422
	spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2423 2424
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	r = RREG32(RADEON_PCIE_DATA);
2425
	spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2426 2427 2428 2429 2430
	return r;
}

static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
2431 2432 2433
	unsigned long flags;

	spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2434 2435
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	WREG32(RADEON_PCIE_DATA, (v));
2436
	spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2437 2438
}

2439 2440
static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
{
2441
	unsigned long flags;
2442 2443
	u32 r;

2444
	spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2445 2446
	WREG32(TN_SMC_IND_INDEX_0, (reg));
	r = RREG32(TN_SMC_IND_DATA_0);
2447
	spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2448 2449 2450 2451 2452
	return r;
}

static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2453 2454 2455
	unsigned long flags;

	spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2456 2457
	WREG32(TN_SMC_IND_INDEX_0, (reg));
	WREG32(TN_SMC_IND_DATA_0, (v));
2458
	spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2459 2460
}

2461 2462
static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
{
2463
	unsigned long flags;
2464 2465
	u32 r;

2466
	spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2467 2468
	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	r = RREG32(R600_RCU_DATA);
2469
	spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2470 2471 2472 2473 2474
	return r;
}

static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2475 2476 2477
	unsigned long flags;

	spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2478 2479
	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	WREG32(R600_RCU_DATA, (v));
2480
	spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2481 2482
}

2483 2484
static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
{
2485
	unsigned long flags;
2486 2487
	u32 r;

2488
	spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2489 2490
	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_CG_IND_DATA);
2491
	spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2492 2493 2494 2495 2496
	return r;
}

static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2497 2498 2499
	unsigned long flags;

	spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2500 2501
	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	WREG32(EVERGREEN_CG_IND_DATA, (v));
2502
	spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2503 2504
}

2505 2506
static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
{
2507
	unsigned long flags;
2508 2509
	u32 r;

2510
	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2511 2512
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2513
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2514 2515 2516 2517 2518
	return r;
}

static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2519 2520 2521
	unsigned long flags;

	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2522 2523
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2524
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2525 2526 2527 2528
}

static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
{
2529
	unsigned long flags;
2530 2531
	u32 r;

2532
	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2533 2534
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2535
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2536 2537 2538 2539 2540
	return r;
}

static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2541 2542 2543
	unsigned long flags;

	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2544 2545
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2546
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2547 2548
}

2549 2550
static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
{
2551
	unsigned long flags;
2552 2553
	u32 r;

2554
	spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2555 2556
	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	r = RREG32(R600_UVD_CTX_DATA);
2557
	spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2558 2559 2560 2561 2562
	return r;
}

static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2563 2564 2565
	unsigned long flags;

	spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2566 2567
	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	WREG32(R600_UVD_CTX_DATA, (v));
2568
	spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2569 2570
}

2571 2572 2573

static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
{
2574
	unsigned long flags;
2575 2576
	u32 r;

2577
	spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2578 2579
	WREG32(CIK_DIDT_IND_INDEX, (reg));
	r = RREG32(CIK_DIDT_IND_DATA);
2580
	spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2581 2582 2583 2584 2585
	return r;
}

static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2586 2587 2588
	unsigned long flags;

	spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2589 2590
	WREG32(CIK_DIDT_IND_INDEX, (reg));
	WREG32(CIK_DIDT_IND_DATA, (v));
2591
	spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2592 2593
}

2594 2595 2596 2597 2598 2599
void r100_pll_errata_after_index(struct radeon_device *rdev);


/*
 * ASICs helpers.
 */
2600 2601
#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
			    (rdev->pdev->device == 0x5969))
2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
		(rdev->family == CHIP_RV200) || \
		(rdev->family == CHIP_RS100) || \
		(rdev->family == CHIP_RS200) || \
		(rdev->family == CHIP_RV250) || \
		(rdev->family == CHIP_RV280) || \
		(rdev->family == CHIP_RS300))
#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\
		(rdev->family == CHIP_RV350) ||			\
		(rdev->family == CHIP_R350)  ||			\
		(rdev->family == CHIP_RV380) ||			\
		(rdev->family == CHIP_R420)  ||			\
		(rdev->family == CHIP_R423)  ||			\
		(rdev->family == CHIP_RV410) ||			\
		(rdev->family == CHIP_RS400) ||			\
		(rdev->family == CHIP_RS480))
2618 2619 2620 2621 2622 2623 2624 2625
#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
		(rdev->ddev->pdev->device == 0x9443) || \
		(rdev->ddev->pdev->device == 0x944B) || \
		(rdev->ddev->pdev->device == 0x9506) || \
		(rdev->ddev->pdev->device == 0x9509) || \
		(rdev->ddev->pdev->device == 0x950F) || \
		(rdev->ddev->pdev->device == 0x689C) || \
		(rdev->ddev->pdev->device == 0x689D))
2626
#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
2627 2628 2629 2630
#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\
			    (rdev->family == CHIP_RS690)  ||	\
			    (rdev->family == CHIP_RS740)  ||	\
			    (rdev->family >= CHIP_R600))
2631 2632
#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
2633
#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
2634 2635
#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
			     (rdev->flags & RADEON_IS_IGP))
2636
#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
2637 2638 2639
#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
			     (rdev->flags & RADEON_IS_IGP))
A
Alex Deucher 已提交
2640
#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
2641
#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
2642
#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
2643 2644 2645
#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI))
2646

2647 2648 2649 2650 2651 2652 2653 2654 2655
#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
			      (rdev->ddev->pdev->device == 0x6850) || \
			      (rdev->ddev->pdev->device == 0x6858) || \
			      (rdev->ddev->pdev->device == 0x6859) || \
			      (rdev->ddev->pdev->device == 0x6840) || \
			      (rdev->ddev->pdev->device == 0x6841) || \
			      (rdev->ddev->pdev->device == 0x6842) || \
			      (rdev->ddev->pdev->device == 0x6843))

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (rdev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

int radeon_combios_init(struct radeon_device *rdev);
void radeon_combios_fini(struct radeon_device *rdev);
int radeon_atombios_init(struct radeon_device *rdev);
void radeon_atombios_fini(struct radeon_device *rdev);


/*
 * RING helpers.
 */
2672
#if DRM_DEBUG_CODE == 0
2673
static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
2674
{
2675 2676 2677 2678
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
2679
}
2680 2681
#else
/* With debugging this is just too big to inline */
2682
void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
2683
#endif
2684 2685 2686 2687

/*
 * ASICs macro.
 */
2688
#define radeon_init(rdev) (rdev)->asic->init((rdev))
2689 2690 2691
#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
2692
#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
2693
#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
2694
#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
2695 2696
#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
2697 2698
#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
2699
#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
2710 2711
#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
2712
#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
2713
#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
2714
#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
2715 2716
#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
2717 2718
#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
2719 2720 2721 2722 2723 2724
#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
2725 2726 2727 2728 2729 2730 2731
#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
2732
#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
2733
#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
2734
#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
2735 2736
#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
2737
#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
2738 2739 2740 2741
#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
2742
#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
2743 2744 2745 2746 2747
#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
2748
#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2749
#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
2750 2751
#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
2752
#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
2753
#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
2754 2755 2756
#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2757
#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
2758
#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2759
#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
2760
#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2761
#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
2762 2763 2764 2765 2766
#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
2767
#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
2768
#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
2769
#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
2770
#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
2771
#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
2772

2773
/* Common functions */
2774
/* AGP */
2775
extern int radeon_gpu_reset(struct radeon_device *rdev);
2776
extern void radeon_pci_config_reset(struct radeon_device *rdev);
2777
extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
2778
extern void radeon_agp_disable(struct radeon_device *rdev);
2779 2780
extern int radeon_modeset_init(struct radeon_device *rdev);
extern void radeon_modeset_fini(struct radeon_device *rdev);
2781
extern bool radeon_card_posted(struct radeon_device *rdev);
2782
extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
2783
extern void radeon_update_display_priority(struct radeon_device *rdev);
2784
extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
2785
extern void radeon_scratch_init(struct radeon_device *rdev);
2786 2787 2788
extern void radeon_wb_fini(struct radeon_device *rdev);
extern int radeon_wb_init(struct radeon_device *rdev);
extern void radeon_wb_disable(struct radeon_device *rdev);
2789 2790
extern void radeon_surface_init(struct radeon_device *rdev);
extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
2791
extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
2792
extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
2793
extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
2794
extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
2795 2796
extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
2797 2798
extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2799
extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2800 2801 2802
extern void radeon_program_register_sequence(struct radeon_device *rdev,
					     const u32 *registers,
					     const u32 array_size);
2803

2804 2805 2806 2807 2808
/*
 * vm
 */
int radeon_vm_manager_init(struct radeon_device *rdev);
void radeon_vm_manager_fini(struct radeon_device *rdev);
2809
int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
2810
void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
2811 2812 2813
struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
					  struct radeon_vm *vm,
                                          struct list_head *head);
2814 2815
struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
				       struct radeon_vm *vm, int ring);
2816 2817 2818
void radeon_vm_flush(struct radeon_device *rdev,
                     struct radeon_vm *vm,
                     int ring);
2819 2820 2821
void radeon_vm_fence(struct radeon_device *rdev,
		     struct radeon_vm *vm,
		     struct radeon_fence *fence);
2822
uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
2823 2824
int radeon_vm_update_page_directory(struct radeon_device *rdev,
				    struct radeon_vm *vm);
2825 2826 2827 2828
int radeon_vm_bo_update(struct radeon_device *rdev,
			struct radeon_vm *vm,
			struct radeon_bo *bo,
			struct ttm_mem_reg *mem);
2829 2830
void radeon_vm_bo_invalidate(struct radeon_device *rdev,
			     struct radeon_bo *bo);
2831 2832
struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
				       struct radeon_bo *bo);
2833 2834 2835 2836 2837 2838 2839
struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
				      struct radeon_vm *vm,
				      struct radeon_bo *bo);
int radeon_vm_bo_set_addr(struct radeon_device *rdev,
			  struct radeon_bo_va *bo_va,
			  uint64_t offset,
			  uint32_t flags);
2840
int radeon_vm_bo_rmv(struct radeon_device *rdev,
2841
		     struct radeon_bo_va *bo_va);
2842

2843 2844
/* audio */
void r600_audio_update_hdmi(struct work_struct *work);
2845 2846
struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
2847 2848 2849 2850 2851 2852
void r600_audio_enable(struct radeon_device *rdev,
		       struct r600_audio_pin *pin,
		       bool enable);
void dce6_audio_enable(struct radeon_device *rdev,
		       struct r600_audio_pin *pin,
		       bool enable);
2853

2854 2855 2856 2857 2858 2859
/*
 * R600 vram scratch functions
 */
int r600_vram_scratch_init(struct radeon_device *rdev);
void r600_vram_scratch_fini(struct radeon_device *rdev);

2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
/*
 * r600 cs checking helper
 */
unsigned r600_mip_minify(unsigned size, unsigned level);
bool r600_fmt_is_valid_color(u32 format);
bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
int r600_fmt_get_blocksize(u32 format);
int r600_fmt_get_nblocksx(u32 format, u32 w);
int r600_fmt_get_nblocksy(u32 format, u32 h);

2870 2871 2872
/*
 * r600 functions used by radeon_encoder.c
 */
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886
struct radeon_hdmi_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

2887 2888
extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);

2889 2890 2891 2892 2893
extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
				     u32 tiling_pipe_num,
				     u32 max_rb_num,
				     u32 total_max_rb_num,
				     u32 enabled_rb_mask);
2894

2895 2896 2897 2898
/*
 * evergreen functions used by radeon_encoder.c
 */

2899
extern int ni_init_microcode(struct radeon_device *rdev);
2900
extern int ni_mc_load_microcode(struct radeon_device *rdev);
2901

2902 2903 2904 2905
/* radeon_acpi.c */
#if defined(CONFIG_ACPI)
extern int radeon_acpi_init(struct radeon_device *rdev);
extern void radeon_acpi_fini(struct radeon_device *rdev);
2906 2907
extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
2908
						u8 perf_req, bool advertise);
2909
extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
2910 2911 2912 2913
#else
static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
#endif
2914

2915 2916 2917
int radeon_cs_packet_parse(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt,
			   unsigned idx);
2918
bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
2919 2920
void radeon_cs_dump_packet(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt);
2921 2922 2923
int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
				struct radeon_cs_reloc **cs_reloc,
				int nomm);
2924 2925 2926
int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
			       uint32_t *vline_start_end,
			       uint32_t *vline_status);
2927

2928 2929
#include "radeon_object.h"

2930
#endif