intel_i2c.c 19.7 KB
Newer Older
J
Jesse Barnes 已提交
1 2
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3
 * Copyright © 2006-2008,2010 Intel Corporation
J
Jesse Barnes 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
27
 *	Chris Wilson <chris@chris-wilson.co.uk>
J
Jesse Barnes 已提交
28 29 30
 */
#include <linux/i2c.h>
#include <linux/i2c-algo-bit.h>
31
#include <linux/export.h>
32
#include <drm/drmP.h>
J
Jesse Barnes 已提交
33
#include "intel_drv.h"
34
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
35 36
#include "i915_drv.h"

37
struct gmbus_pin {
38
	const char *name;
39
	i915_reg_t reg;
40 41
};

42 43 44 45 46 47 48 49
/* Map gmbus pin pairs to names and registers. */
static const struct gmbus_pin gmbus_pins[] = {
	[GMBUS_PIN_SSC] = { "ssc", GPIOB },
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_PANEL] = { "panel", GPIOC },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
50 51
};

52 53 54 55 56 57 58
static const struct gmbus_pin gmbus_pins_bdw[] = {
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

59 60 61 62 63 64
static const struct gmbus_pin gmbus_pins_skl[] = {
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

J
Jani Nikula 已提交
65
static const struct gmbus_pin gmbus_pins_bxt[] = {
66 67 68
	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
J
Jani Nikula 已提交
69 70
};

71 72 73 74 75 76 77
static const struct gmbus_pin gmbus_pins_cnp[] = {
	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
	[GMBUS_PIN_4_CNP] = { "dpd", GPIOE },
};

J
Jani Nikula 已提交
78 79 80 81
/* pin is expected to be valid */
static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
					     unsigned int pin)
{
82 83 84
	if (HAS_PCH_CNP(dev_priv))
		return &gmbus_pins_cnp[pin];
	else if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
85
		return &gmbus_pins_bxt[pin];
86
	else if (IS_GEN9_BC(dev_priv))
87
		return &gmbus_pins_skl[pin];
88 89
	else if (IS_BROADWELL(dev_priv))
		return &gmbus_pins_bdw[pin];
J
Jani Nikula 已提交
90 91 92 93
	else
		return &gmbus_pins[pin];
}

94 95 96
bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
			      unsigned int pin)
{
J
Jani Nikula 已提交
97 98
	unsigned int size;

99 100 101
	if (HAS_PCH_CNP(dev_priv))
		size = ARRAY_SIZE(gmbus_pins_cnp);
	else if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
102
		size = ARRAY_SIZE(gmbus_pins_bxt);
103
	else if (IS_GEN9_BC(dev_priv))
104
		size = ARRAY_SIZE(gmbus_pins_skl);
105 106
	else if (IS_BROADWELL(dev_priv))
		size = ARRAY_SIZE(gmbus_pins_bdw);
J
Jani Nikula 已提交
107 108 109
	else
		size = ARRAY_SIZE(gmbus_pins);

110 111
	return pin < size &&
		i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg);
112 113
}

114 115
/* Intel GPIO access functions */

J
Jean Delvare 已提交
116
#define I2C_RISEFALL_TIME 10
117

C
Chris Wilson 已提交
118 119 120 121 122 123
static inline struct intel_gmbus *
to_intel_gmbus(struct i2c_adapter *i2c)
{
	return container_of(i2c, struct intel_gmbus, adapter);
}

124
void
125
intel_i2c_reset(struct drm_i915_private *dev_priv)
126
{
127 128
	I915_WRITE(GMBUS0, 0);
	I915_WRITE(GMBUS4, 0);
129 130
}

131 132
static void pnv_gmbus_clock_gating(struct drm_i915_private *dev_priv,
				   bool enable)
133
{
134
	u32 val;
135 136

	/* When using bit bashing for I2C, this bit needs to be set to 1 */
137
	val = I915_READ(DSPCLK_GATE_D);
138 139
	if (!enable)
		val |= PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
140
	else
141
		val &= ~PNV_GMBUSUNIT_CLOCK_GATE_DISABLE;
142
	I915_WRITE(DSPCLK_GATE_D, val);
143 144
}

145
static u32 get_reserved(struct intel_gmbus *bus)
C
Chris Wilson 已提交
146
{
147
	struct drm_i915_private *dev_priv = bus->dev_priv;
C
Chris Wilson 已提交
148 149 150
	u32 reserved = 0;

	/* On most chips, these bits must be preserved in software. */
151
	if (!IS_I830(dev_priv) && !IS_I845G(dev_priv))
152
		reserved = I915_READ_NOTRACE(bus->gpio_reg) &
153 154
					     (GPIO_DATA_PULLUP_DISABLE |
					      GPIO_CLOCK_PULLUP_DISABLE);
C
Chris Wilson 已提交
155 156 157 158

	return reserved;
}

J
Jesse Barnes 已提交
159 160
static int get_clock(void *data)
{
161 162 163 164 165 166
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
	return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
J
Jesse Barnes 已提交
167 168 169 170
}

static int get_data(void *data)
{
171 172 173 174 175 176
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
	return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
J
Jesse Barnes 已提交
177 178 179 180
}

static void set_clock(void *data, int state_high)
{
181 182 183
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
184
	u32 clock_bits;
J
Jesse Barnes 已提交
185 186 187 188 189 190

	if (state_high)
		clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
	else
		clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
			GPIO_CLOCK_VAL_MASK;
191

192 193
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
	POSTING_READ(bus->gpio_reg);
J
Jesse Barnes 已提交
194 195 196 197
}

static void set_data(void *data, int state_high)
{
198 199 200
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
201
	u32 data_bits;
J
Jesse Barnes 已提交
202 203 204 205 206 207 208

	if (state_high)
		data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
	else
		data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
			GPIO_DATA_VAL_MASK;

209 210
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
	POSTING_READ(bus->gpio_reg);
J
Jesse Barnes 已提交
211 212
}

213 214 215 216 217 218 219 220
static int
intel_gpio_pre_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

221
	intel_i2c_reset(dev_priv);
222 223 224 225

	if (IS_PINEVIEW(dev_priv))
		pnv_gmbus_clock_gating(dev_priv, false);

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
	set_data(bus, 1);
	set_clock(bus, 1);
	udelay(I2C_RISEFALL_TIME);
	return 0;
}

static void
intel_gpio_post_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	set_data(bus, 1);
	set_clock(bus, 1);
242 243 244

	if (IS_PINEVIEW(dev_priv))
		pnv_gmbus_clock_gating(dev_priv, true);
245 246
}

247
static void
248
intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
249
{
250 251
	struct drm_i915_private *dev_priv = bus->dev_priv;
	struct i2c_algo_bit_data *algo;
252

253
	algo = &bus->bit_algo;
254

255 256
	bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base +
			      i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg));
257
	bus->adapter.algo_data = algo;
258 259 260 261
	algo->setsda = set_data;
	algo->setscl = set_clock;
	algo->getsda = get_data;
	algo->getscl = get_clock;
262 263
	algo->pre_xfer = intel_gpio_pre_xfer;
	algo->post_xfer = intel_gpio_post_xfer;
264 265 266
	algo->udelay = I2C_RISEFALL_TIME;
	algo->timeout = usecs_to_jiffies(2200);
	algo->data = bus;
J
Jesse Barnes 已提交
267 268
}

269
static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
270
{
271
	DEFINE_WAIT(wait);
272 273
	u32 gmbus2;
	int ret;
274

275 276
	/* Important: The hw handles only the first bit, so set only one! Since
	 * we also need to check for NAKs besides the hw ready/idle signal, we
277 278 279 280
	 * need to wake up periodically and check that ourselves.
	 */
	if (!HAS_GMBUS_IRQ(dev_priv))
		irq_en = 0;
281

282 283
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_en);
284

285 286 287 288
	status |= GMBUS_SATOER;
	ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
	if (ret)
		ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
289

290 291
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
292 293 294

	if (gmbus2 & GMBUS_SATOER)
		return -ENXIO;
295 296

	return ret;
297 298
}

299 300 301
static int
gmbus_wait_idle(struct drm_i915_private *dev_priv)
{
302 303
	DEFINE_WAIT(wait);
	u32 irq_enable;
304 305 306
	int ret;

	/* Important: The hw handles only the first bit, so set only one! */
307 308 309
	irq_enable = 0;
	if (HAS_GMBUS_IRQ(dev_priv))
		irq_enable = GMBUS_IDLE_EN;
310

311 312
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_enable);
313

314 315 316
	ret = intel_wait_for_register_fw(dev_priv,
					 GMBUS2, GMBUS_ACTIVE, 0,
					 10);
317

318 319 320 321
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);

	return ret;
322 323
}

324
static int
325 326 327
gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
		      unsigned short addr, u8 *buf, unsigned int len,
		      u32 gmbus1_index)
328
{
329 330 331 332 333 334
	I915_WRITE_FW(GMBUS1,
		      gmbus1_index |
		      GMBUS_CYCLE_WAIT |
		      (len << GMBUS_BYTE_COUNT_SHIFT) |
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_READ | GMBUS_SW_RDY);
335
	while (len) {
336
		int ret;
337 338
		u32 val, loop = 0;

339
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
340
		if (ret)
341
			return ret;
342

343
		val = I915_READ_FW(GMBUS3);
344 345 346 347
		do {
			*buf++ = val & 0xff;
			val >>= 8;
		} while (--len && ++loop < 4);
348
	}
349 350 351 352 353

	return 0;
}

static int
354 355
gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
		u32 gmbus1_index)
356 357
{
	u8 *buf = msg->buf;
358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	unsigned int rx_size = msg->len;
	unsigned int len;
	int ret;

	do {
		len = min(rx_size, GMBUS_BYTE_COUNT_MAX);

		ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
					    buf, len, gmbus1_index);
		if (ret)
			return ret;

		rx_size -= len;
		buf += len;
	} while (rx_size != 0);

	return 0;
}

static int
gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
		       unsigned short addr, u8 *buf, unsigned int len)
{
	unsigned int chunk_size = len;
382 383 384
	u32 val, loop;

	val = loop = 0;
385 386 387 388
	while (len && loop < 4) {
		val |= *buf++ << (8 * loop++);
		len -= 1;
	}
389

390 391 392 393 394 395
	I915_WRITE_FW(GMBUS3, val);
	I915_WRITE_FW(GMBUS1,
		      GMBUS_CYCLE_WAIT |
		      (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
396
	while (len) {
397 398
		int ret;

399 400 401 402 403
		val = loop = 0;
		do {
			val |= *buf++ << (8 * loop);
		} while (--len && ++loop < 4);

404
		I915_WRITE_FW(GMBUS3, val);
405

406
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
407
		if (ret)
408
			return ret;
409
	}
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432

	return 0;
}

static int
gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
{
	u8 *buf = msg->buf;
	unsigned int tx_size = msg->len;
	unsigned int len;
	int ret;

	do {
		len = min(tx_size, GMBUS_BYTE_COUNT_MAX);

		ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len);
		if (ret)
			return ret;

		buf += len;
		tx_size -= len;
	} while (tx_size != 0);

433 434 435
	return 0;
}

436 437 438 439 440 441 442 443
/*
 * The gmbus controller can combine a 1 or 2 byte write with a read that
 * immediately follows it by using an "INDEX" cycle.
 */
static bool
gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
{
	return (i + 1 < num &&
444
		msgs[i].addr == msgs[i + 1].addr &&
445 446
		!(msgs[i].flags & I2C_M_RD) &&
		(msgs[i].len == 1 || msgs[i].len == 2) &&
447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
		(msgs[i + 1].flags & I2C_M_RD));
}

static int
gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
{
	u32 gmbus1_index = 0;
	u32 gmbus5 = 0;
	int ret;

	if (msgs[0].len == 2)
		gmbus5 = GMBUS_2BYTE_INDEX_EN |
			 msgs[0].buf[1] | (msgs[0].buf[0] << 8);
	if (msgs[0].len == 1)
		gmbus1_index = GMBUS_CYCLE_INDEX |
			       (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);

	/* GMBUS5 holds 16-bit index */
	if (gmbus5)
466
		I915_WRITE_FW(GMBUS5, gmbus5);
467 468 469 470 471

	ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);

	/* Clear GMBUS5 after each index transfer */
	if (gmbus5)
472
		I915_WRITE_FW(GMBUS5, 0);
473 474 475 476

	return ret;
}

477
static int
478
do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
479 480 481 482
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
483
	struct drm_i915_private *dev_priv = bus->dev_priv;
484
	int i = 0, inc, try = 0;
485
	int ret = 0;
486

487
retry:
488
	I915_WRITE_FW(GMBUS0, bus->reg0);
489

490 491
	for (; i < num; i += inc) {
		inc = 1;
492 493
		if (gmbus_is_index_read(msgs, i, num)) {
			ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
494
			inc = 2; /* an index read is two msgs */
495 496 497
		} else if (msgs[i].flags & I2C_M_RD) {
			ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
		} else {
498
			ret = gmbus_xfer_write(dev_priv, &msgs[i]);
499
		}
500

501
		if (!ret)
502 503
			ret = gmbus_wait(dev_priv,
					 GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
504 505
		if (ret == -ETIMEDOUT)
			goto timeout;
506
		else if (ret)
507
			goto clear_err;
508 509
	}

510 511 512 513
	/* Generate a STOP condition on the bus. Note that gmbus can't generata
	 * a STOP on the very first cycle. To simplify the code we
	 * unconditionally generate the STOP condition with an additional gmbus
	 * cycle. */
514
	I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
515

516 517 518 519
	/* Mark the GMBUS interface as disabled after waiting for idle.
	 * We will re-enable it at the start of the next xfer,
	 * till then let it sleep.
	 */
520
	if (gmbus_wait_idle(dev_priv)) {
521
		DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
522
			 adapter->name);
523 524
		ret = -ETIMEDOUT;
	}
525
	I915_WRITE_FW(GMBUS0, 0);
526
	ret = ret ?: i;
527
	goto out;
528 529

clear_err:
530 531 532 533
	/*
	 * Wait for bus to IDLE before clearing NAK.
	 * If we clear the NAK while bus is still active, then it will stay
	 * active and the next transaction may fail.
534 535 536 537 538 539 540 541
	 *
	 * If no ACK is received during the address phase of a transaction, the
	 * adapter must report -ENXIO. It is not clear what to return if no ACK
	 * is received at other times. But we have to be careful to not return
	 * spurious -ENXIO because that will prevent i2c and drm edid functions
	 * from retrying. So return -ENXIO only when gmbus properly quiescents -
	 * timing out seems to happen when there _is_ a ddc chip present, but
	 * it's slow responding and only answers on the 2nd retry.
542
	 */
543
	ret = -ENXIO;
544
	if (gmbus_wait_idle(dev_priv)) {
545 546
		DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
			      adapter->name);
547 548
		ret = -ETIMEDOUT;
	}
549

550 551 552 553
	/* Toggle the Software Clear Interrupt bit. This has the effect
	 * of resetting the GMBUS controller and so clearing the
	 * BUS_ERROR raised by the slave's NAK.
	 */
554 555 556
	I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
	I915_WRITE_FW(GMBUS1, 0);
	I915_WRITE_FW(GMBUS0, 0);
557

558
	DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
559 560 561
			 adapter->name, msgs[i].addr,
			 (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);

562 563 564 565 566 567 568 569 570 571 572 573
	/*
	 * Passive adapters sometimes NAK the first probe. Retry the first
	 * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
	 * has retries internally. See also the retry loop in
	 * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
	 */
	if (ret == -ENXIO && i == 0 && try++ == 0) {
		DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
			      adapter->name);
		goto retry;
	}

574
	goto out;
575 576

timeout:
577 578
	DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
		      bus->adapter.name, bus->reg0 & 0xff);
579
	I915_WRITE_FW(GMBUS0, 0);
580

581 582 583 584 585
	/*
	 * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
	 * instead. Use EAGAIN to have i2c core retry.
	 */
	ret = -EAGAIN;
586

587
out:
588 589 590 591 592 593 594 595 596 597 598 599 600
	return ret;
}

static int
gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
{
	struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;
	int ret;

	intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);

601
	if (bus->force_bit) {
602
		ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
603 604 605
		if (ret < 0)
			bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
	} else {
606
		ret = do_gmbus_xfer(adapter, msgs, num);
607 608 609
		if (ret == -EAGAIN)
			bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
	}
610 611 612

	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);

613
	return ret;
614 615 616 617
}

static u32 gmbus_func(struct i2c_adapter *adapter)
{
618 619
	return i2c_bit_algo.functionality(adapter) &
		(I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
620 621 622 623 624 625 626 627 628 629
		/* I2C_FUNC_10BIT_ADDR | */
		I2C_FUNC_SMBUS_READ_BLOCK_DATA |
		I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
}

static const struct i2c_algorithm gmbus_algorithm = {
	.master_xfer	= gmbus_xfer,
	.functionality	= gmbus_func
};

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
static void gmbus_lock_bus(struct i2c_adapter *adapter,
			   unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_lock(&dev_priv->gmbus_mutex);
}

static int gmbus_trylock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	return mutex_trylock(&dev_priv->gmbus_mutex);
}

static void gmbus_unlock_bus(struct i2c_adapter *adapter,
			     unsigned int flags)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_unlock(&dev_priv->gmbus_mutex);
}

657
static const struct i2c_lock_operations gmbus_lock_ops = {
658 659 660 661 662
	.lock_bus =    gmbus_lock_bus,
	.trylock_bus = gmbus_trylock_bus,
	.unlock_bus =  gmbus_unlock_bus,
};

J
Jesse Barnes 已提交
663
/**
664
 * intel_gmbus_setup - instantiate all Intel i2c GMBuses
665
 * @dev_priv: i915 device private
J
Jesse Barnes 已提交
666
 */
667
int intel_setup_gmbus(struct drm_i915_private *dev_priv)
668
{
D
David Weinehall 已提交
669
	struct pci_dev *pdev = dev_priv->drm.pdev;
670 671 672
	struct intel_gmbus *bus;
	unsigned int pin;
	int ret;
673

674
	if (HAS_PCH_NOP(dev_priv))
675
		return 0;
676

677
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
678
		dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
679 680 681 682
	else if (!HAS_GMCH_DISPLAY(dev_priv))
		dev_priv->gpio_mmio_base =
			i915_mmio_reg_offset(PCH_GPIOA) -
			i915_mmio_reg_offset(GPIOA);
683

684
	mutex_init(&dev_priv->gmbus_mutex);
685
	init_waitqueue_head(&dev_priv->gmbus_wait_queue);
686

687
	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
688
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
689 690 691
			continue;

		bus = &dev_priv->gmbus[pin];
692 693 694 695

		bus->adapter.owner = THIS_MODULE;
		bus->adapter.class = I2C_CLASS_DDC;
		snprintf(bus->adapter.name,
696 697
			 sizeof(bus->adapter.name),
			 "i915 gmbus %s",
J
Jani Nikula 已提交
698
			 get_gmbus_pin(dev_priv, pin)->name);
699

D
David Weinehall 已提交
700
		bus->adapter.dev.parent = &pdev->dev;
701
		bus->dev_priv = dev_priv;
702 703

		bus->adapter.algo = &gmbus_algorithm;
704
		bus->adapter.lock_ops = &gmbus_lock_ops;
705

706 707 708 709 710 711
		/*
		 * We wish to retry with bit banging
		 * after a timed out GMBUS attempt.
		 */
		bus->adapter.retries = 1;

C
Chris Wilson 已提交
712
		/* By default use a conservative clock rate */
713
		bus->reg0 = pin | GMBUS_RATE_100KHZ;
714

D
Daniel Vetter 已提交
715
		/* gmbus seems to be broken on i830 */
716
		if (IS_I830(dev_priv))
717
			bus->force_bit = 1;
D
Daniel Vetter 已提交
718

719
		intel_gpio_setup(bus, pin);
720 721 722 723

		ret = i2c_add_adapter(&bus->adapter);
		if (ret)
			goto err;
724 725
	}

726
	intel_i2c_reset(dev_priv);
727 728 729 730

	return 0;

err:
731
	while (pin--) {
732
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
733 734 735
			continue;

		bus = &dev_priv->gmbus[pin];
736 737 738 739 740
		i2c_del_adapter(&bus->adapter);
	}
	return ret;
}

741
struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
742
					    unsigned int pin)
743
{
744
	if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
745 746 747
		return NULL;

	return &dev_priv->gmbus[pin].adapter;
748 749
}

C
Chris Wilson 已提交
750 751 752 753
void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

754
	bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
C
Chris Wilson 已提交
755 756 757 758 759
}

void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
760 761 762
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_lock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
763

764 765 766 767
	bus->force_bit += force_bit ? 1 : -1;
	DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
		      force_bit ? "en" : "dis", adapter->name,
		      bus->force_bit);
768 769

	mutex_unlock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
770 771
}

772
void intel_teardown_gmbus(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
773
{
774 775 776 777
	struct intel_gmbus *bus;
	unsigned int pin;

	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
778
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
779
			continue;
780

781
		bus = &dev_priv->gmbus[pin];
782 783
		i2c_del_adapter(&bus->adapter);
	}
J
Jesse Barnes 已提交
784
}