intel_i2c.c 18.5 KB
Newer Older
J
Jesse Barnes 已提交
1 2
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3
 * Copyright © 2006-2008,2010 Intel Corporation
J
Jesse Barnes 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
27
 *	Chris Wilson <chris@chris-wilson.co.uk>
J
Jesse Barnes 已提交
28 29 30
 */
#include <linux/i2c.h>
#include <linux/i2c-algo-bit.h>
31
#include <linux/export.h>
32
#include <drm/drmP.h>
J
Jesse Barnes 已提交
33
#include "intel_drv.h"
34
#include <drm/i915_drm.h>
J
Jesse Barnes 已提交
35 36
#include "i915_drv.h"

37
struct gmbus_pin {
38
	const char *name;
39
	i915_reg_t reg;
40 41
};

42 43 44 45 46 47 48 49
/* Map gmbus pin pairs to names and registers. */
static const struct gmbus_pin gmbus_pins[] = {
	[GMBUS_PIN_SSC] = { "ssc", GPIOB },
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_PANEL] = { "panel", GPIOC },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
50 51
};

52 53 54 55 56 57 58
static const struct gmbus_pin gmbus_pins_bdw[] = {
	[GMBUS_PIN_VGADDC] = { "vga", GPIOA },
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

59 60 61 62 63 64
static const struct gmbus_pin gmbus_pins_skl[] = {
	[GMBUS_PIN_DPC] = { "dpc", GPIOD },
	[GMBUS_PIN_DPB] = { "dpb", GPIOE },
	[GMBUS_PIN_DPD] = { "dpd", GPIOF },
};

J
Jani Nikula 已提交
65
static const struct gmbus_pin gmbus_pins_bxt[] = {
66 67 68
	[GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
	[GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
	[GMBUS_PIN_3_BXT] = { "misc", GPIOD },
J
Jani Nikula 已提交
69 70 71 72 73 74
};

/* pin is expected to be valid */
static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
					     unsigned int pin)
{
75
	if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
76
		return &gmbus_pins_bxt[pin];
77
	else if (IS_GEN9_BC(dev_priv))
78
		return &gmbus_pins_skl[pin];
79 80
	else if (IS_BROADWELL(dev_priv))
		return &gmbus_pins_bdw[pin];
J
Jani Nikula 已提交
81 82 83 84
	else
		return &gmbus_pins[pin];
}

85 86 87
bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
			      unsigned int pin)
{
J
Jani Nikula 已提交
88 89
	unsigned int size;

90
	if (IS_GEN9_LP(dev_priv))
J
Jani Nikula 已提交
91
		size = ARRAY_SIZE(gmbus_pins_bxt);
92
	else if (IS_GEN9_BC(dev_priv))
93
		size = ARRAY_SIZE(gmbus_pins_skl);
94 95
	else if (IS_BROADWELL(dev_priv))
		size = ARRAY_SIZE(gmbus_pins_bdw);
J
Jani Nikula 已提交
96 97 98
	else
		size = ARRAY_SIZE(gmbus_pins);

99 100
	return pin < size &&
		i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg);
101 102
}

103 104
/* Intel GPIO access functions */

J
Jean Delvare 已提交
105
#define I2C_RISEFALL_TIME 10
106

C
Chris Wilson 已提交
107 108 109 110 111 112
static inline struct intel_gmbus *
to_intel_gmbus(struct i2c_adapter *i2c)
{
	return container_of(i2c, struct intel_gmbus, adapter);
}

113
void
114
intel_i2c_reset(struct drm_i915_private *dev_priv)
115
{
116 117
	I915_WRITE(GMBUS0, 0);
	I915_WRITE(GMBUS4, 0);
118 119 120 121
}

static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
{
122
	u32 val;
123 124

	/* When using bit bashing for I2C, this bit needs to be set to 1 */
125
	if (!IS_PINEVIEW(dev_priv))
126
		return;
127 128

	val = I915_READ(DSPCLK_GATE_D);
129
	if (enable)
130
		val |= DPCUNIT_CLOCK_GATE_DISABLE;
131
	else
132 133
		val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
	I915_WRITE(DSPCLK_GATE_D, val);
134 135
}

136
static u32 get_reserved(struct intel_gmbus *bus)
C
Chris Wilson 已提交
137
{
138
	struct drm_i915_private *dev_priv = bus->dev_priv;
C
Chris Wilson 已提交
139 140 141
	u32 reserved = 0;

	/* On most chips, these bits must be preserved in software. */
142
	if (!IS_I830(dev_priv) && !IS_I845G(dev_priv))
143
		reserved = I915_READ_NOTRACE(bus->gpio_reg) &
144 145
					     (GPIO_DATA_PULLUP_DISABLE |
					      GPIO_CLOCK_PULLUP_DISABLE);
C
Chris Wilson 已提交
146 147 148 149

	return reserved;
}

J
Jesse Barnes 已提交
150 151
static int get_clock(void *data)
{
152 153 154 155 156 157
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
	return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
J
Jesse Barnes 已提交
158 159 160 161
}

static int get_data(void *data)
{
162 163 164 165 166 167
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
	return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
J
Jesse Barnes 已提交
168 169 170 171
}

static void set_clock(void *data, int state_high)
{
172 173 174
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
175
	u32 clock_bits;
J
Jesse Barnes 已提交
176 177 178 179 180 181

	if (state_high)
		clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
	else
		clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
			GPIO_CLOCK_VAL_MASK;
182

183 184
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
	POSTING_READ(bus->gpio_reg);
J
Jesse Barnes 已提交
185 186 187 188
}

static void set_data(void *data, int state_high)
{
189 190 191
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
192
	u32 data_bits;
J
Jesse Barnes 已提交
193 194 195 196 197 198 199

	if (state_high)
		data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
	else
		data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
			GPIO_DATA_VAL_MASK;

200 201
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
	POSTING_READ(bus->gpio_reg);
J
Jesse Barnes 已提交
202 203
}

204 205 206 207 208 209 210 211
static int
intel_gpio_pre_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

212
	intel_i2c_reset(dev_priv);
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	intel_i2c_quirk_set(dev_priv, true);
	set_data(bus, 1);
	set_clock(bus, 1);
	udelay(I2C_RISEFALL_TIME);
	return 0;
}

static void
intel_gpio_post_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	set_data(bus, 1);
	set_clock(bus, 1);
	intel_i2c_quirk_set(dev_priv, false);
}

233
static void
234
intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
235
{
236 237
	struct drm_i915_private *dev_priv = bus->dev_priv;
	struct i2c_algo_bit_data *algo;
238

239
	algo = &bus->bit_algo;
240

241 242
	bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base +
			      i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg));
243
	bus->adapter.algo_data = algo;
244 245 246 247
	algo->setsda = set_data;
	algo->setscl = set_clock;
	algo->getsda = get_data;
	algo->getscl = get_clock;
248 249
	algo->pre_xfer = intel_gpio_pre_xfer;
	algo->post_xfer = intel_gpio_post_xfer;
250 251 252
	algo->udelay = I2C_RISEFALL_TIME;
	algo->timeout = usecs_to_jiffies(2200);
	algo->data = bus;
J
Jesse Barnes 已提交
253 254
}

255
static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
256
{
257
	DEFINE_WAIT(wait);
258 259
	u32 gmbus2;
	int ret;
260

261 262
	/* Important: The hw handles only the first bit, so set only one! Since
	 * we also need to check for NAKs besides the hw ready/idle signal, we
263 264 265 266
	 * need to wake up periodically and check that ourselves.
	 */
	if (!HAS_GMBUS_IRQ(dev_priv))
		irq_en = 0;
267

268 269
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_en);
270

271 272 273 274
	status |= GMBUS_SATOER;
	ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
	if (ret)
		ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
275

276 277
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
278 279 280

	if (gmbus2 & GMBUS_SATOER)
		return -ENXIO;
281 282

	return ret;
283 284
}

285 286 287
static int
gmbus_wait_idle(struct drm_i915_private *dev_priv)
{
288 289
	DEFINE_WAIT(wait);
	u32 irq_enable;
290 291 292
	int ret;

	/* Important: The hw handles only the first bit, so set only one! */
293 294 295
	irq_enable = 0;
	if (HAS_GMBUS_IRQ(dev_priv))
		irq_enable = GMBUS_IDLE_EN;
296

297 298
	add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
	I915_WRITE_FW(GMBUS4, irq_enable);
299

300 301 302
	ret = intel_wait_for_register_fw(dev_priv,
					 GMBUS2, GMBUS_ACTIVE, 0,
					 10);
303

304 305 306 307
	I915_WRITE_FW(GMBUS4, 0);
	remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);

	return ret;
308 309
}

310
static int
311 312 313
gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
		      unsigned short addr, u8 *buf, unsigned int len,
		      u32 gmbus1_index)
314
{
315 316 317 318 319 320
	I915_WRITE_FW(GMBUS1,
		      gmbus1_index |
		      GMBUS_CYCLE_WAIT |
		      (len << GMBUS_BYTE_COUNT_SHIFT) |
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_READ | GMBUS_SW_RDY);
321
	while (len) {
322
		int ret;
323 324
		u32 val, loop = 0;

325
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
326
		if (ret)
327
			return ret;
328

329
		val = I915_READ_FW(GMBUS3);
330 331 332 333
		do {
			*buf++ = val & 0xff;
			val >>= 8;
		} while (--len && ++loop < 4);
334
	}
335 336 337 338 339

	return 0;
}

static int
340 341
gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
		u32 gmbus1_index)
342 343
{
	u8 *buf = msg->buf;
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
	unsigned int rx_size = msg->len;
	unsigned int len;
	int ret;

	do {
		len = min(rx_size, GMBUS_BYTE_COUNT_MAX);

		ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
					    buf, len, gmbus1_index);
		if (ret)
			return ret;

		rx_size -= len;
		buf += len;
	} while (rx_size != 0);

	return 0;
}

static int
gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
		       unsigned short addr, u8 *buf, unsigned int len)
{
	unsigned int chunk_size = len;
368 369 370
	u32 val, loop;

	val = loop = 0;
371 372 373 374
	while (len && loop < 4) {
		val |= *buf++ << (8 * loop++);
		len -= 1;
	}
375

376 377 378 379 380 381
	I915_WRITE_FW(GMBUS3, val);
	I915_WRITE_FW(GMBUS1,
		      GMBUS_CYCLE_WAIT |
		      (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
		      (addr << GMBUS_SLAVE_ADDR_SHIFT) |
		      GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
382
	while (len) {
383 384
		int ret;

385 386 387 388 389
		val = loop = 0;
		do {
			val |= *buf++ << (8 * loop);
		} while (--len && ++loop < 4);

390
		I915_WRITE_FW(GMBUS3, val);
391

392
		ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
393
		if (ret)
394
			return ret;
395
	}
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418

	return 0;
}

static int
gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
{
	u8 *buf = msg->buf;
	unsigned int tx_size = msg->len;
	unsigned int len;
	int ret;

	do {
		len = min(tx_size, GMBUS_BYTE_COUNT_MAX);

		ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len);
		if (ret)
			return ret;

		buf += len;
		tx_size -= len;
	} while (tx_size != 0);

419 420 421
	return 0;
}

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
/*
 * The gmbus controller can combine a 1 or 2 byte write with a read that
 * immediately follows it by using an "INDEX" cycle.
 */
static bool
gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
{
	return (i + 1 < num &&
		!(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
		(msgs[i + 1].flags & I2C_M_RD));
}

static int
gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
{
	u32 gmbus1_index = 0;
	u32 gmbus5 = 0;
	int ret;

	if (msgs[0].len == 2)
		gmbus5 = GMBUS_2BYTE_INDEX_EN |
			 msgs[0].buf[1] | (msgs[0].buf[0] << 8);
	if (msgs[0].len == 1)
		gmbus1_index = GMBUS_CYCLE_INDEX |
			       (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);

	/* GMBUS5 holds 16-bit index */
	if (gmbus5)
450
		I915_WRITE_FW(GMBUS5, gmbus5);
451 452 453 454 455

	ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);

	/* Clear GMBUS5 after each index transfer */
	if (gmbus5)
456
		I915_WRITE_FW(GMBUS5, 0);
457 458 459 460

	return ret;
}

461
static int
462
do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
463 464 465 466
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
467
	struct drm_i915_private *dev_priv = bus->dev_priv;
468
	int i = 0, inc, try = 0;
469
	int ret = 0;
470

471
retry:
472
	I915_WRITE_FW(GMBUS0, bus->reg0);
473

474 475
	for (; i < num; i += inc) {
		inc = 1;
476 477
		if (gmbus_is_index_read(msgs, i, num)) {
			ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
478
			inc = 2; /* an index read is two msgs */
479 480 481
		} else if (msgs[i].flags & I2C_M_RD) {
			ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
		} else {
482
			ret = gmbus_xfer_write(dev_priv, &msgs[i]);
483
		}
484

485
		if (!ret)
486 487
			ret = gmbus_wait(dev_priv,
					 GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
488 489
		if (ret == -ETIMEDOUT)
			goto timeout;
490
		else if (ret)
491
			goto clear_err;
492 493
	}

494 495 496 497
	/* Generate a STOP condition on the bus. Note that gmbus can't generata
	 * a STOP on the very first cycle. To simplify the code we
	 * unconditionally generate the STOP condition with an additional gmbus
	 * cycle. */
498
	I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
499

500 501 502 503
	/* Mark the GMBUS interface as disabled after waiting for idle.
	 * We will re-enable it at the start of the next xfer,
	 * till then let it sleep.
	 */
504
	if (gmbus_wait_idle(dev_priv)) {
505
		DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
506
			 adapter->name);
507 508
		ret = -ETIMEDOUT;
	}
509
	I915_WRITE_FW(GMBUS0, 0);
510
	ret = ret ?: i;
511
	goto out;
512 513

clear_err:
514 515 516 517
	/*
	 * Wait for bus to IDLE before clearing NAK.
	 * If we clear the NAK while bus is still active, then it will stay
	 * active and the next transaction may fail.
518 519 520 521 522 523 524 525
	 *
	 * If no ACK is received during the address phase of a transaction, the
	 * adapter must report -ENXIO. It is not clear what to return if no ACK
	 * is received at other times. But we have to be careful to not return
	 * spurious -ENXIO because that will prevent i2c and drm edid functions
	 * from retrying. So return -ENXIO only when gmbus properly quiescents -
	 * timing out seems to happen when there _is_ a ddc chip present, but
	 * it's slow responding and only answers on the 2nd retry.
526
	 */
527
	ret = -ENXIO;
528
	if (gmbus_wait_idle(dev_priv)) {
529 530
		DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
			      adapter->name);
531 532
		ret = -ETIMEDOUT;
	}
533

534 535 536 537
	/* Toggle the Software Clear Interrupt bit. This has the effect
	 * of resetting the GMBUS controller and so clearing the
	 * BUS_ERROR raised by the slave's NAK.
	 */
538 539 540
	I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
	I915_WRITE_FW(GMBUS1, 0);
	I915_WRITE_FW(GMBUS0, 0);
541

542
	DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
543 544 545
			 adapter->name, msgs[i].addr,
			 (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);

546 547 548 549 550 551 552 553 554 555 556 557
	/*
	 * Passive adapters sometimes NAK the first probe. Retry the first
	 * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
	 * has retries internally. See also the retry loop in
	 * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
	 */
	if (ret == -ENXIO && i == 0 && try++ == 0) {
		DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
			      adapter->name);
		goto retry;
	}

558
	goto out;
559 560

timeout:
561 562
	DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
		      bus->adapter.name, bus->reg0 & 0xff);
563
	I915_WRITE_FW(GMBUS0, 0);
564

565 566 567 568 569
	/*
	 * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
	 * instead. Use EAGAIN to have i2c core retry.
	 */
	ret = -EAGAIN;
570

571
out:
572 573 574 575 576 577 578 579 580 581 582 583 584 585
	return ret;
}

static int
gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
{
	struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;
	int ret;

	intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
	mutex_lock(&dev_priv->gmbus_mutex);

586
	if (bus->force_bit) {
587
		ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
588 589 590
		if (ret < 0)
			bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
	} else {
591
		ret = do_gmbus_xfer(adapter, msgs, num);
592 593 594
		if (ret == -EAGAIN)
			bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
	}
595

596
	mutex_unlock(&dev_priv->gmbus_mutex);
597 598
	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);

599
	return ret;
600 601 602 603
}

static u32 gmbus_func(struct i2c_adapter *adapter)
{
604 605
	return i2c_bit_algo.functionality(adapter) &
		(I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
606 607 608 609 610 611 612 613 614 615
		/* I2C_FUNC_10BIT_ADDR | */
		I2C_FUNC_SMBUS_READ_BLOCK_DATA |
		I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
}

static const struct i2c_algorithm gmbus_algorithm = {
	.master_xfer	= gmbus_xfer,
	.functionality	= gmbus_func
};

J
Jesse Barnes 已提交
616
/**
617
 * intel_gmbus_setup - instantiate all Intel i2c GMBuses
618
 * @dev_priv: i915 device private
J
Jesse Barnes 已提交
619
 */
620
int intel_setup_gmbus(struct drm_i915_private *dev_priv)
621
{
D
David Weinehall 已提交
622
	struct pci_dev *pdev = dev_priv->drm.pdev;
623 624 625
	struct intel_gmbus *bus;
	unsigned int pin;
	int ret;
626

627
	if (HAS_PCH_NOP(dev_priv))
628
		return 0;
629

630
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
631
		dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
632 633 634 635
	else if (!HAS_GMCH_DISPLAY(dev_priv))
		dev_priv->gpio_mmio_base =
			i915_mmio_reg_offset(PCH_GPIOA) -
			i915_mmio_reg_offset(GPIOA);
636

637
	mutex_init(&dev_priv->gmbus_mutex);
638
	init_waitqueue_head(&dev_priv->gmbus_wait_queue);
639

640
	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
641
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
642 643 644
			continue;

		bus = &dev_priv->gmbus[pin];
645 646 647 648

		bus->adapter.owner = THIS_MODULE;
		bus->adapter.class = I2C_CLASS_DDC;
		snprintf(bus->adapter.name,
649 650
			 sizeof(bus->adapter.name),
			 "i915 gmbus %s",
J
Jani Nikula 已提交
651
			 get_gmbus_pin(dev_priv, pin)->name);
652

D
David Weinehall 已提交
653
		bus->adapter.dev.parent = &pdev->dev;
654
		bus->dev_priv = dev_priv;
655 656 657

		bus->adapter.algo = &gmbus_algorithm;

658 659 660 661 662 663
		/*
		 * We wish to retry with bit banging
		 * after a timed out GMBUS attempt.
		 */
		bus->adapter.retries = 1;

C
Chris Wilson 已提交
664
		/* By default use a conservative clock rate */
665
		bus->reg0 = pin | GMBUS_RATE_100KHZ;
666

D
Daniel Vetter 已提交
667
		/* gmbus seems to be broken on i830 */
668
		if (IS_I830(dev_priv))
669
			bus->force_bit = 1;
D
Daniel Vetter 已提交
670

671
		intel_gpio_setup(bus, pin);
672 673 674 675

		ret = i2c_add_adapter(&bus->adapter);
		if (ret)
			goto err;
676 677
	}

678
	intel_i2c_reset(dev_priv);
679 680 681 682

	return 0;

err:
683
	while (pin--) {
684
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
685 686 687
			continue;

		bus = &dev_priv->gmbus[pin];
688 689 690 691 692
		i2c_del_adapter(&bus->adapter);
	}
	return ret;
}

693
struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
694
					    unsigned int pin)
695
{
696
	if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
697 698 699
		return NULL;

	return &dev_priv->gmbus[pin].adapter;
700 701
}

C
Chris Wilson 已提交
702 703 704 705
void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

706
	bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
C
Chris Wilson 已提交
707 708 709 710 711
}

void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);
712 713 714
	struct drm_i915_private *dev_priv = bus->dev_priv;

	mutex_lock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
715

716 717 718 719
	bus->force_bit += force_bit ? 1 : -1;
	DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
		      force_bit ? "en" : "dis", adapter->name,
		      bus->force_bit);
720 721

	mutex_unlock(&dev_priv->gmbus_mutex);
C
Chris Wilson 已提交
722 723
}

724
void intel_teardown_gmbus(struct drm_i915_private *dev_priv)
J
Jesse Barnes 已提交
725
{
726 727 728 729
	struct intel_gmbus *bus;
	unsigned int pin;

	for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
730
		if (!intel_gmbus_is_valid_pin(dev_priv, pin))
731
			continue;
732

733
		bus = &dev_priv->gmbus[pin];
734 735
		i2c_del_adapter(&bus->adapter);
	}
J
Jesse Barnes 已提交
736
}