intel_i2c.c 12.0 KB
Newer Older
J
Jesse Barnes 已提交
1 2
/*
 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3
 * Copyright © 2006-2008,2010 Intel Corporation
J
Jesse Barnes 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *   Jesse Barnes <jesse.barnes@intel.com>
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
27
 *	Chris Wilson <chris@chris-wilson.co.uk>
J
Jesse Barnes 已提交
28 29 30
 */
#include <linux/i2c.h>
#include <linux/i2c-algo-bit.h>
31
#include <linux/export.h>
J
Jesse Barnes 已提交
32 33 34 35 36 37
#include "drmP.h"
#include "drm.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"

38 39
/* Intel GPIO access functions */

J
Jean Delvare 已提交
40
#define I2C_RISEFALL_TIME 10
41

C
Chris Wilson 已提交
42 43 44 45 46 47
static inline struct intel_gmbus *
to_intel_gmbus(struct i2c_adapter *i2c)
{
	return container_of(i2c, struct intel_gmbus, adapter);
}

48 49
void
intel_i2c_reset(struct drm_device *dev)
50 51
{
	struct drm_i915_private *dev_priv = dev->dev_private;
52
	I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
53 54 55 56
}

static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
{
57
	u32 val;
58 59

	/* When using bit bashing for I2C, this bit needs to be set to 1 */
60
	if (!IS_PINEVIEW(dev_priv->dev))
61
		return;
62 63

	val = I915_READ(DSPCLK_GATE_D);
64
	if (enable)
65
		val |= DPCUNIT_CLOCK_GATE_DISABLE;
66
	else
67 68
		val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
	I915_WRITE(DSPCLK_GATE_D, val);
69 70
}

71
static u32 get_reserved(struct intel_gmbus *bus)
C
Chris Wilson 已提交
72
{
73
	struct drm_i915_private *dev_priv = bus->dev_priv;
C
Chris Wilson 已提交
74 75 76 77 78
	struct drm_device *dev = dev_priv->dev;
	u32 reserved = 0;

	/* On most chips, these bits must be preserved in software. */
	if (!IS_I830(dev) && !IS_845G(dev))
79
		reserved = I915_READ_NOTRACE(bus->gpio_reg) &
80 81
					     (GPIO_DATA_PULLUP_DISABLE |
					      GPIO_CLOCK_PULLUP_DISABLE);
C
Chris Wilson 已提交
82 83 84 85

	return reserved;
}

J
Jesse Barnes 已提交
86 87
static int get_clock(void *data)
{
88 89 90 91 92 93
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
	return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
J
Jesse Barnes 已提交
94 95 96 97
}

static int get_data(void *data)
{
98 99 100 101 102 103
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
	return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
J
Jesse Barnes 已提交
104 105 106 107
}

static void set_clock(void *data, int state_high)
{
108 109 110
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
111
	u32 clock_bits;
J
Jesse Barnes 已提交
112 113 114 115 116 117

	if (state_high)
		clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
	else
		clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
			GPIO_CLOCK_VAL_MASK;
118

119 120
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
	POSTING_READ(bus->gpio_reg);
J
Jesse Barnes 已提交
121 122 123 124
}

static void set_data(void *data, int state_high)
{
125 126 127
	struct intel_gmbus *bus = data;
	struct drm_i915_private *dev_priv = bus->dev_priv;
	u32 reserved = get_reserved(bus);
C
Chris Wilson 已提交
128
	u32 data_bits;
J
Jesse Barnes 已提交
129 130 131 132 133 134 135

	if (state_high)
		data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
	else
		data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
			GPIO_DATA_VAL_MASK;

136 137
	I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
	POSTING_READ(bus->gpio_reg);
J
Jesse Barnes 已提交
138 139
}

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
static int
intel_gpio_pre_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	intel_i2c_reset(dev_priv->dev);
	intel_i2c_quirk_set(dev_priv, true);
	set_data(bus, 1);
	set_clock(bus, 1);
	udelay(I2C_RISEFALL_TIME);
	return 0;
}

static void
intel_gpio_post_xfer(struct i2c_adapter *adapter)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
	struct drm_i915_private *dev_priv = bus->dev_priv;

	set_data(bus, 1);
	set_clock(bus, 1);
	intel_i2c_quirk_set(dev_priv, false);
}

169 170
static bool
intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
171
{
172
	struct drm_i915_private *dev_priv = bus->dev_priv;
173 174 175 176 177 178 179 180
	static const int map_pin_to_reg[] = {
		0,
		GPIOB,
		GPIOA,
		GPIOC,
		GPIOD,
		GPIOE,
		GPIOF,
181
		0,
182
	};
183
	struct i2c_algo_bit_data *algo;
184

185
	if (pin >= ARRAY_SIZE(map_pin_to_reg) || !map_pin_to_reg[pin])
186
		return false;
187

188
	algo = &bus->bit_algo;
189 190

	bus->gpio_reg = map_pin_to_reg[pin];
191
	bus->gpio_reg += dev_priv->gpio_mmio_base;
J
Jesse Barnes 已提交
192

193
	bus->adapter.algo_data = algo;
194 195 196 197
	algo->setsda = set_data;
	algo->setscl = set_clock;
	algo->getsda = get_data;
	algo->getscl = get_clock;
198 199
	algo->pre_xfer = intel_gpio_pre_xfer;
	algo->post_xfer = intel_gpio_post_xfer;
200 201 202 203
	algo->udelay = I2C_RISEFALL_TIME;
	algo->timeout = usecs_to_jiffies(2200);
	algo->data = bus;

204
	return true;
J
Jesse Barnes 已提交
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
		bool last)
{
	int reg_offset = dev_priv->gpio_mmio_base;
	u16 len = msg->len;
	u8 *buf = msg->buf;

	I915_WRITE(GMBUS1 + reg_offset,
		   GMBUS_CYCLE_WAIT |
		   (last ? GMBUS_CYCLE_STOP : 0) |
		   (len << GMBUS_BYTE_COUNT_SHIFT) |
		   (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
		   GMBUS_SLAVE_READ | GMBUS_SW_RDY);
	POSTING_READ(GMBUS2 + reg_offset);
	do {
		u32 val, loop = 0;

		if (wait_for(I915_READ(GMBUS2 + reg_offset) &
			     (GMBUS_SATOER | GMBUS_HW_RDY),
			     50))
			return -ETIMEDOUT;
		if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
			return -ENXIO;

		val = I915_READ(GMBUS3 + reg_offset);
		do {
			*buf++ = val & 0xff;
			val >>= 8;
		} while (--len && ++loop < 4);
	} while (len);

	return 0;
}

static int
gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
		bool last)
{
	int reg_offset = dev_priv->gpio_mmio_base;
	u16 len = msg->len;
	u8 *buf = msg->buf;
	u32 val, loop;

	val = loop = 0;
	do {
		val |= *buf++ << (8 * loop);
	} while (--len && ++loop < 4);

	I915_WRITE(GMBUS3 + reg_offset, val);
	I915_WRITE(GMBUS1 + reg_offset,
		   GMBUS_CYCLE_WAIT |
		   (last ? GMBUS_CYCLE_STOP : 0) |
		   (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
		   (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
		   GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
	POSTING_READ(GMBUS2 + reg_offset);
	while (len) {
		if (wait_for(I915_READ(GMBUS2 + reg_offset) &
			     (GMBUS_SATOER | GMBUS_HW_RDY),
			     50))
			return -ETIMEDOUT;
		if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
			return -ENXIO;

		val = loop = 0;
		do {
			val |= *buf++ << (8 * loop);
		} while (--len && ++loop < 4);

		I915_WRITE(GMBUS3 + reg_offset, val);
		POSTING_READ(GMBUS2 + reg_offset);
	}
	return 0;
}

283 284 285 286 287 288 289 290
static int
gmbus_xfer(struct i2c_adapter *adapter,
	   struct i2c_msg *msgs,
	   int num)
{
	struct intel_gmbus *bus = container_of(adapter,
					       struct intel_gmbus,
					       adapter);
291
	struct drm_i915_private *dev_priv = bus->dev_priv;
292
	int i, reg_offset, ret;
293

294 295 296
	mutex_lock(&dev_priv->gmbus_mutex);

	if (bus->force_bit) {
297
		ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
298 299
		goto out;
	}
300

301
	reg_offset = dev_priv->gpio_mmio_base;
302

C
Chris Wilson 已提交
303
	I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
304 305

	for (i = 0; i < num; i++) {
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
		bool last = i + 1 == num;

		if (msgs[i].flags & I2C_M_RD)
			ret = gmbus_xfer_read(dev_priv, &msgs[i], last);
		else
			ret = gmbus_xfer_write(dev_priv, &msgs[i], last);

		if (ret == -ETIMEDOUT)
			goto timeout;
		if (ret == -ENXIO)
			goto clear_err;

		if (!last &&
		    wait_for(I915_READ(GMBUS2 + reg_offset) &
			     (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE),
			     50))
322 323
			goto timeout;
		if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
324
			goto clear_err;
325 326
	}

327 328 329 330 331 332 333 334 335 336 337
	goto done;

clear_err:
	/* Toggle the Software Clear Interrupt bit. This has the effect
	 * of resetting the GMBUS controller and so clearing the
	 * BUS_ERROR raised by the slave's NAK.
	 */
	I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
	I915_WRITE(GMBUS1 + reg_offset, 0);

done:
338 339 340
	/* Mark the GMBUS interface as disabled after waiting for idle.
	 * We will re-enable it at the start of the next xfer,
	 * till then let it sleep.
341
	 */
342
	if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0, 10))
343 344
		DRM_INFO("GMBUS [%s] timed out waiting for idle\n",
			 bus->adapter.name);
345
	I915_WRITE(GMBUS0 + reg_offset, 0);
346 347
	ret = i;
	goto out;
348 349

timeout:
350 351
	DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
		 bus->adapter.name, bus->reg0 & 0xff);
352 353
	I915_WRITE(GMBUS0 + reg_offset, 0);

354 355 356
	/* Hardware may not support GMBUS over these pins?
	 * Try GPIO bitbanging instead.
	 */
357 358 359 360
	if (!bus->has_gpio) {
		ret = -EIO;
	} else {
		bus->force_bit = true;
361
		ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
362
	}
363

364 365 366
out:
	mutex_unlock(&dev_priv->gmbus_mutex);
	return ret;
367 368 369 370
}

static u32 gmbus_func(struct i2c_adapter *adapter)
{
371 372
	return i2c_bit_algo.functionality(adapter) &
		(I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
373 374 375 376 377 378 379 380 381 382
		/* I2C_FUNC_10BIT_ADDR | */
		I2C_FUNC_SMBUS_READ_BLOCK_DATA |
		I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
}

static const struct i2c_algorithm gmbus_algorithm = {
	.master_xfer	= gmbus_xfer,
	.functionality	= gmbus_func
};

J
Jesse Barnes 已提交
383
/**
384 385
 * intel_gmbus_setup - instantiate all Intel i2c GMBuses
 * @dev: DRM device
J
Jesse Barnes 已提交
386
 */
387 388
int intel_setup_gmbus(struct drm_device *dev)
{
C
Chris Wilson 已提交
389
	static const char *names[GMBUS_NUM_PORTS] = {
390 391 392 393 394 395
		"disabled",
		"ssc",
		"vga",
		"panel",
		"dpc",
		"dpb",
C
Chris Wilson 已提交
396
		"dpd",
397
		"reserved",
398 399 400 401
	};
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret, i;

402 403 404 405 406
	if (HAS_PCH_SPLIT(dev))
		dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
	else
		dev_priv->gpio_mmio_base = 0;

A
Axel Lin 已提交
407
	dev_priv->gmbus = kcalloc(GMBUS_NUM_PORTS, sizeof(struct intel_gmbus),
408 409 410 411
				  GFP_KERNEL);
	if (dev_priv->gmbus == NULL)
		return -ENOMEM;

412 413
	mutex_init(&dev_priv->gmbus_mutex);

414 415 416 417 418 419
	for (i = 0; i < GMBUS_NUM_PORTS; i++) {
		struct intel_gmbus *bus = &dev_priv->gmbus[i];

		bus->adapter.owner = THIS_MODULE;
		bus->adapter.class = I2C_CLASS_DDC;
		snprintf(bus->adapter.name,
420 421
			 sizeof(bus->adapter.name),
			 "i915 gmbus %s",
422 423 424
			 names[i]);

		bus->adapter.dev.parent = &dev->pdev->dev;
425
		bus->dev_priv = dev_priv;
426 427 428 429 430 431

		bus->adapter.algo = &gmbus_algorithm;
		ret = i2c_add_adapter(&bus->adapter);
		if (ret)
			goto err;

C
Chris Wilson 已提交
432 433
		/* By default use a conservative clock rate */
		bus->reg0 = i | GMBUS_RATE_100KHZ;
434

435
		bus->has_gpio = intel_gpio_setup(bus, i);
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
	}

	intel_i2c_reset(dev_priv->dev);

	return 0;

err:
	while (--i) {
		struct intel_gmbus *bus = &dev_priv->gmbus[i];
		i2c_del_adapter(&bus->adapter);
	}
	kfree(dev_priv->gmbus);
	dev_priv->gmbus = NULL;
	return ret;
}

452 453 454 455 456 457 458 459
struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
					    unsigned port)
{
	WARN_ON(!intel_gmbus_is_port_valid(port));
	return (intel_gmbus_is_port_valid(port)) ?
		&dev_priv->gmbus[port].adapter : NULL;
}

C
Chris Wilson 已提交
460 461 462 463
void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

464
	bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
C
Chris Wilson 已提交
465 466 467 468 469 470
}

void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
{
	struct intel_gmbus *bus = to_intel_gmbus(adapter);

471 472
	if (bus->has_gpio)
		bus->force_bit = force_bit;
C
Chris Wilson 已提交
473 474
}

475
void intel_teardown_gmbus(struct drm_device *dev)
J
Jesse Barnes 已提交
476
{
477 478
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;
479

480
	if (dev_priv->gmbus == NULL)
J
Jesse Barnes 已提交
481 482
		return;

483 484 485 486 487 488 489
	for (i = 0; i < GMBUS_NUM_PORTS; i++) {
		struct intel_gmbus *bus = &dev_priv->gmbus[i];
		i2c_del_adapter(&bus->adapter);
	}

	kfree(dev_priv->gmbus);
	dev_priv->gmbus = NULL;
J
Jesse Barnes 已提交
490
}