x2apic_uv_x.c 27.8 KB
Newer Older
J
Jack Steiner 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * SGI UV APIC functions (note: not an Intel compatible APIC)
 *
8
 * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
J
Jack Steiner 已提交
9 10
 */
#include <linux/cpumask.h>
11 12 13 14 15
#include <linux/hardirq.h>
#include <linux/proc_fs.h>
#include <linux/threads.h>
#include <linux/kernel.h>
#include <linux/module.h>
J
Jack Steiner 已提交
16 17 18
#include <linux/string.h>
#include <linux/ctype.h>
#include <linux/sched.h>
19
#include <linux/timer.h>
20
#include <linux/slab.h>
21 22
#include <linux/cpu.h>
#include <linux/init.h>
23
#include <linux/io.h>
24
#include <linux/pci.h>
25
#include <linux/kdebug.h>
26
#include <linux/delay.h>
C
Cliff Wickman 已提交
27
#include <linux/crash_dump.h>
28
#include <linux/reboot.h>
29

J
Jack Steiner 已提交
30 31
#include <asm/uv/uv_mmrs.h>
#include <asm/uv/uv_hub.h>
32 33
#include <asm/current.h>
#include <asm/pgtable.h>
34
#include <asm/uv/bios.h>
35 36 37 38
#include <asm/uv/uv.h>
#include <asm/apic.h>
#include <asm/ipi.h>
#include <asm/smp.h>
39
#include <asm/x86_init.h>
40 41
#include <asm/nmi.h>

42 43
DEFINE_PER_CPU(int, x2apic_extra_bits);

44 45
#define PR_DEVEL(fmt, args...)	pr_devel("%s: " fmt, __func__, args)

46
static enum uv_system_type uv_system_type;
47
static u64 gru_start_paddr, gru_end_paddr;
48 49
static u64 gru_dist_base, gru_first_node_paddr = -1LL, gru_last_node_paddr;
static u64 gru_dist_lmask, gru_dist_umask;
50
static union uvh_apicid uvh_apicid;
51 52
int uv_min_hub_revision_id;
EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
53 54
unsigned int uv_apicid_hibits;
EXPORT_SYMBOL_GPL(uv_apicid_hibits);
55

56 57
static struct apic apic_x2apic_uv_x;

58 59 60 61 62 63 64 65 66 67 68 69
/* Set this to use hardware error handler instead of kernel panic */
static int disable_uv_undefined_panic = 1;
unsigned long uv_undefined(char *str)
{
	if (likely(!disable_uv_undefined_panic))
		panic("UV: error: undefined MMR: %s\n", str);
	else
		pr_crit("UV: error: undefined MMR: %s\n", str);
	return ~0ul;	/* cause a machine fault  */
}
EXPORT_SYMBOL(uv_undefined);

70 71 72 73 74 75 76 77 78 79
static unsigned long __init uv_early_read_mmr(unsigned long addr)
{
	unsigned long val, *mmr;

	mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
	val = *mmr;
	early_iounmap(mmr, sizeof(*mmr));
	return val;
}

80
static inline bool is_GRU_range(u64 start, u64 end)
81
{
82 83 84 85 86 87 88 89 90 91 92 93 94 95
	if (gru_dist_base) {
		u64 su = start & gru_dist_umask; /* upper (incl pnode) bits */
		u64 sl = start & gru_dist_lmask; /* base offset bits */
		u64 eu = end & gru_dist_umask;
		u64 el = end & gru_dist_lmask;

		/* Must reside completely within a single GRU range */
		return (sl == gru_dist_base && el == gru_dist_base &&
			su >= gru_first_node_paddr &&
			su <= gru_last_node_paddr &&
			eu == su);
	} else {
		return start >= gru_start_paddr && end <= gru_end_paddr;
	}
96 97
}

98
static bool uv_is_untracked_pat_range(u64 start, u64 end)
99 100 101
{
	return is_ISA_range(start, end) || is_GRU_range(start, end);
}
102

103
static int __init early_get_pnodeid(void)
104 105
{
	union uvh_node_id_u node_id;
106 107
	union uvh_rh_gam_config_mmr_u  m_n_config;
	int pnode;
108 109

	/* Currently, all blades have same revision number */
110
	node_id.v = uv_early_read_mmr(UVH_NODE_ID);
111
	m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
112 113
	uv_min_hub_revision_id = node_id.s.revision;

114 115 116
	switch (node_id.s.part_number) {
	case UV2_HUB_PART_NUMBER:
	case UV2_HUB_PART_NUMBER_X:
J
Jack Steiner 已提交
117
		uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
118 119 120
		break;
	case UV3_HUB_PART_NUMBER:
	case UV3_HUB_PART_NUMBER_X:
R
Russ Anderson 已提交
121
		uv_min_hub_revision_id += UV3_HUB_REVISION_BASE;
122
		break;
123 124 125
	case UV4_HUB_PART_NUMBER:
		uv_min_hub_revision_id += UV4_HUB_REVISION_BASE - 1;
		break;
126
	}
127 128

	uv_hub_info->hub_revision = uv_min_hub_revision_id;
129 130
	pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
	return pnode;
131 132
}

133
static void __init early_get_apic_pnode_shift(void)
134
{
135
	uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
136 137 138 139 140 141 142
	if (!uvh_apicid.v)
		/*
		 * Old bios, use default value
		 */
		uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
}

143 144 145 146 147 148 149
/*
 * Add an extra bit as dictated by bios to the destination apicid of
 * interrupts potentially passing through the UV HUB.  This prevents
 * a deadlock between interrupts and IO port operations.
 */
static void __init uv_set_apicid_hibit(void)
{
150
	union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
151

152 153 154 155 156 157
	if (is_uv1_hub()) {
		apicid_mask.v =
			uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
		uv_apicid_hibits =
			apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
	}
158 159
}

160
static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
161
{
162 163
	int pnodeid;
	int uv_apic;
164

165 166 167
	if (strncmp(oem_id, "SGI", 3) != 0)
		return 0;

168 169 170 171 172
	/*
	 * Determine UV arch type.
	 *   SGI: UV100/1000
	 *   SGI2: UV2000/3000
	 *   SGI3: UV300 (truncated to 4 chars because of different varieties)
173
	 *   SGI4: UV400 (truncated to 4 chars because of different varieties)
174 175
	 */
	uv_hub_info->hub_revision =
176
		!strncmp(oem_id, "SGI4", 4) ? UV4_HUB_REVISION_BASE :
177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
		!strncmp(oem_id, "SGI3", 4) ? UV3_HUB_REVISION_BASE :
		!strcmp(oem_id, "SGI2") ? UV2_HUB_REVISION_BASE :
		!strcmp(oem_id, "SGI") ? UV1_HUB_REVISION_BASE : 0;

	if (uv_hub_info->hub_revision == 0)
		goto badbios;

	pnodeid = early_get_pnodeid();
	early_get_apic_pnode_shift();
	x86_platform.is_untracked_pat_range =  uv_is_untracked_pat_range;
	x86_platform.nmi_init = uv_nmi_init;

	if (!strcmp(oem_table_id, "UVX")) {		/* most common */
		uv_system_type = UV_X2APIC;
		uv_apic = 0;

	} else if (!strcmp(oem_table_id, "UVH")) {	/* only UV1 systems */
		uv_system_type = UV_NON_UNIQUE_APIC;
		__this_cpu_write(x2apic_extra_bits,
			pnodeid << uvh_apicid.s.pnode_shift);
		uv_set_apicid_hibit();
		uv_apic = 1;

	} else	if (!strcmp(oem_table_id, "UVL")) {	/* only used for */
		uv_system_type = UV_LEGACY_APIC;	/* very small systems */
		uv_apic = 0;

	} else {
		goto badbios;
206
	}
207 208 209 210 211 212 213 214 215 216 217

	pr_info("UV: OEM IDs %s/%s, System/HUB Types %d/%d, uv_apic %d\n",
		oem_id, oem_table_id, uv_system_type,
		uv_min_hub_revision_id, uv_apic);

	return uv_apic;

badbios:
	pr_err("UV: OEM_ID:%s OEM_TABLE_ID:%s\n", oem_id, oem_table_id);
	pr_err("Current BIOS not supported, update kernel and/or BIOS\n");
	BUG();
218 219 220 221 222 223 224 225 226 227 228
}

enum uv_system_type get_uv_system_type(void)
{
	return uv_system_type;
}

int is_uv_system(void)
{
	return uv_system_type != UV_NONE;
}
229
EXPORT_SYMBOL_GPL(is_uv_system);
230

J
Jack Steiner 已提交
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);

struct uv_blade_info *uv_blade_info;
EXPORT_SYMBOL_GPL(uv_blade_info);

short *uv_node_to_blade;
EXPORT_SYMBOL_GPL(uv_node_to_blade);

short *uv_cpu_to_blade;
EXPORT_SYMBOL_GPL(uv_cpu_to_blade);

short uv_possible_blades;
EXPORT_SYMBOL_GPL(uv_possible_blades);

246 247 248
unsigned long sn_rtc_cycles_per_second;
EXPORT_SYMBOL(sn_rtc_cycles_per_second);

249
static int uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
J
Jack Steiner 已提交
250 251
{
	unsigned long val;
252
	int pnode;
J
Jack Steiner 已提交
253

254
	pnode = uv_apicid_to_pnode(phys_apicid);
255
	phys_apicid |= uv_apicid_hibits;
J
Jack Steiner 已提交
256 257
	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
258
	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
J
Jack Steiner 已提交
259
	    APIC_DM_INIT;
260
	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
J
Jack Steiner 已提交
261 262 263

	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
264
	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
J
Jack Steiner 已提交
265
	    APIC_DM_STARTUP;
266
	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
267

J
Jack Steiner 已提交
268 269 270 271 272
	return 0;
}

static void uv_send_IPI_one(int cpu, int vector)
{
273
	unsigned long apicid;
274
	int pnode;
J
Jack Steiner 已提交
275

276
	apicid = per_cpu(x86_cpu_to_apicid, cpu);
277
	pnode = uv_apicid_to_pnode(apicid);
278
	uv_hub_send_ipi(pnode, apicid, vector);
J
Jack Steiner 已提交
279 280
}

281
static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
J
Jack Steiner 已提交
282 283 284
{
	unsigned int cpu;

285
	for_each_cpu(cpu, mask)
286 287 288
		uv_send_IPI_one(cpu, vector);
}

289
static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
290 291
{
	unsigned int this_cpu = smp_processor_id();
292
	unsigned int cpu;
293

294
	for_each_cpu(cpu, mask) {
295
		if (cpu != this_cpu)
J
Jack Steiner 已提交
296
			uv_send_IPI_one(cpu, vector);
297
	}
J
Jack Steiner 已提交
298 299 300 301
}

static void uv_send_IPI_allbutself(int vector)
{
302
	unsigned int this_cpu = smp_processor_id();
303
	unsigned int cpu;
J
Jack Steiner 已提交
304

305
	for_each_online_cpu(cpu) {
306 307
		if (cpu != this_cpu)
			uv_send_IPI_one(cpu, vector);
308
	}
J
Jack Steiner 已提交
309 310 311 312
}

static void uv_send_IPI_all(int vector)
{
313
	uv_send_IPI_mask(cpu_online_mask, vector);
J
Jack Steiner 已提交
314 315
}

316 317 318 319 320
static int uv_apic_id_valid(int apicid)
{
	return 1;
}

J
Jack Steiner 已提交
321 322 323 324 325
static int uv_apic_id_registered(void)
{
	return 1;
}

326
static void uv_init_apic_ldr(void)
327 328 329
{
}

330
static int
331
uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
332 333
			  const struct cpumask *andmask,
			  unsigned int *apicid)
M
Mike Travis 已提交
334
{
335
	int unsigned cpu;
M
Mike Travis 已提交
336 337 338 339 340

	/*
	 * We're using fixed IRQ delivery, can only return one phys APIC ID.
	 * May as well be the first.
	 */
341
	for_each_cpu_and(cpu, cpumask, andmask) {
342 343
		if (cpumask_test_cpu(cpu, cpu_online_mask))
			break;
344
	}
345

346
	if (likely(cpu < nr_cpu_ids)) {
347 348 349
		*apicid = per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
		return 0;
	}
350 351

	return -EINVAL;
M
Mike Travis 已提交
352 353
}

354
static unsigned int x2apic_get_apic_id(unsigned long x)
355 356 357 358
{
	unsigned int id;

	WARN_ON(preemptible() && num_online_cpus() > 1);
T
Tejun Heo 已提交
359
	id = x | __this_cpu_read(x2apic_extra_bits);
360 361 362 363

	return id;
}

364
static unsigned long set_apic_id(unsigned int id)
Y
Yinghai Lu 已提交
365 366 367 368 369 370 371 372 373 374 375
{
	unsigned long x;

	/* maskout x2apic_extra_bits ? */
	x = id;
	return x;
}

static unsigned int uv_read_apic_id(void)
{

376
	return x2apic_get_apic_id(apic_read(APIC_ID));
Y
Yinghai Lu 已提交
377 378
}

I
Ingo Molnar 已提交
379
static int uv_phys_pkg_id(int initial_apicid, int index_msb)
J
Jack Steiner 已提交
380
{
381
	return uv_read_apic_id() >> index_msb;
J
Jack Steiner 已提交
382 383 384 385 386 387 388
}

static void uv_send_IPI_self(int vector)
{
	apic_write(APIC_SELF_IPI, vector);
}

389 390 391 392 393
static int uv_probe(void)
{
	return apic == &apic_x2apic_uv_x;
}

394
static struct apic __refdata apic_x2apic_uv_x = {
I
Ingo Molnar 已提交
395 396

	.name				= "UV large system",
397
	.probe				= uv_probe,
I
Ingo Molnar 已提交
398
	.acpi_madt_oem_check		= uv_acpi_madt_oem_check,
399
	.apic_id_valid			= uv_apic_id_valid,
I
Ingo Molnar 已提交
400 401
	.apic_id_registered		= uv_apic_id_registered,

402
	.irq_delivery_mode		= dest_Fixed,
J
Jack Steiner 已提交
403
	.irq_dest_mode			= 0, /* physical */
I
Ingo Molnar 已提交
404

405
	.target_cpus			= online_target_cpus,
406
	.disable_esr			= 0,
407
	.dest_logical			= APIC_DEST_LOGICAL,
I
Ingo Molnar 已提交
408 409
	.check_apicid_used		= NULL,

410
	.vector_allocation_domain	= default_vector_allocation_domain,
I
Ingo Molnar 已提交
411 412 413 414
	.init_apic_ldr			= uv_init_apic_ldr,

	.ioapic_phys_id_map		= NULL,
	.setup_apic_routing		= NULL,
415
	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
I
Ingo Molnar 已提交
416
	.apicid_to_cpu_present		= NULL,
417
	.check_phys_apicid_present	= default_check_phys_apicid_present,
I
Ingo Molnar 已提交
418
	.phys_pkg_id			= uv_phys_pkg_id,
I
Ingo Molnar 已提交
419

420
	.get_apic_id			= x2apic_get_apic_id,
I
Ingo Molnar 已提交
421 422 423 424 425
	.set_apic_id			= set_apic_id,
	.apic_id_mask			= 0xFFFFFFFFu,

	.cpu_mask_to_apicid_and		= uv_cpu_mask_to_apicid_and,

426
	.send_IPI			= uv_send_IPI_one,
I
Ingo Molnar 已提交
427 428 429 430 431 432
	.send_IPI_mask			= uv_send_IPI_mask,
	.send_IPI_mask_allbutself	= uv_send_IPI_mask_allbutself,
	.send_IPI_allbutself		= uv_send_IPI_allbutself,
	.send_IPI_all			= uv_send_IPI_all,
	.send_IPI_self			= uv_send_IPI_self,

433
	.wakeup_secondary_cpu		= uv_wakeup_secondary,
I
Ingo Molnar 已提交
434
	.inquire_remote_apic		= NULL,
Y
Yinghai Lu 已提交
435 436 437

	.read				= native_apic_msr_read,
	.write				= native_apic_msr_write,
438
	.eoi_write			= native_apic_msr_eoi_write,
Y
Yinghai Lu 已提交
439 440 441 442
	.icr_read			= native_x2apic_icr_read,
	.icr_write			= native_x2apic_icr_write,
	.wait_icr_idle			= native_x2apic_wait_icr_idle,
	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
J
Jack Steiner 已提交
443 444
};

445
static void set_x2apic_extra_bits(int pnode)
J
Jack Steiner 已提交
446
{
447
	__this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
J
Jack Steiner 已提交
448 449 450 451 452
}

/*
 * Called on boot cpu.
 */
453 454 455 456 457 458 459 460 461 462
static __init int boot_pnode_to_blade(int pnode)
{
	int blade;

	for (blade = 0; blade < uv_num_possible_blades(); blade++)
		if (pnode == uv_blade_info[blade].pnode)
			return blade;
	BUG();
}

463
#define	UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_LENGTH	3
464 465 466 467
#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT

static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
{
468
	union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
469
	union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
470 471
	unsigned long m_redirect;
	unsigned long m_overlay;
472 473
	int i;

474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
	for (i = 0; i < UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_LENGTH; i++) {
		switch (i) {
		case 0:
			m_redirect = UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR;
			m_overlay = UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR;
			break;
		case 1:
			m_redirect = UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR;
			m_overlay = UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR;
			break;
		case 2:
			m_redirect = UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR;
			m_overlay = UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR;
			break;
		}
		alias.v = uv_read_local_mmr(m_overlay);
490
		if (alias.s.enable && alias.s.base == 0) {
491
			*size = (1UL << alias.s.m_alias);
492 493 494
			redirect.v = uv_read_local_mmr(m_redirect);
			*base = (unsigned long)redirect.s.dest_base
							<< DEST_SHIFT;
495 496 497
			return;
		}
	}
498
	*base = *size = 0;
499 500
}

501 502
enum map_type {map_wb, map_uc};

503 504
static __init void map_high(char *id, unsigned long base, int pshift,
			int bshift, int max_pnode, enum map_type map_type)
505 506 507
{
	unsigned long bytes, paddr;

508 509
	paddr = base << pshift;
	bytes = (1UL << bshift) * (max_pnode + 1);
510 511 512 513
	if (!paddr) {
		pr_info("UV: Map %s_HI base address NULL\n", id);
		return;
	}
514
	pr_debug("UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr, paddr + bytes);
515 516 517 518 519
	if (map_type == map_uc)
		init_extra_mapping_uc(paddr, bytes);
	else
		init_extra_mapping_wb(paddr, bytes);
}
520

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
static __init void map_gru_distributed(unsigned long c)
{
	union uvh_rh_gam_gru_overlay_config_mmr_u gru;
	u64 paddr;
	unsigned long bytes;
	int nid;

	gru.v = c;
	/* only base bits 42:28 relevant in dist mode */
	gru_dist_base = gru.v & 0x000007fff0000000UL;
	if (!gru_dist_base) {
		pr_info("UV: Map GRU_DIST base address NULL\n");
		return;
	}
	bytes = 1UL << UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
	gru_dist_lmask = ((1UL << uv_hub_info->m_val) - 1) & ~(bytes - 1);
	gru_dist_umask = ~((1UL << uv_hub_info->m_val) - 1);
	gru_dist_base &= gru_dist_lmask; /* Clear bits above M */
	for_each_online_node(nid) {
		paddr = ((u64)uv_node_to_pnode(nid) << uv_hub_info->m_val) |
				gru_dist_base;
		init_extra_mapping_wb(paddr, bytes);
		gru_first_node_paddr = min(paddr, gru_first_node_paddr);
		gru_last_node_paddr = max(paddr, gru_last_node_paddr);
	}
	/* Save upper (63:M) bits of address only for is_GRU_range */
	gru_first_node_paddr &= gru_dist_umask;
	gru_last_node_paddr &= gru_dist_umask;
	pr_debug("UV: Map GRU_DIST base 0x%016llx  0x%016llx - 0x%016llx\n",
		gru_dist_base, gru_first_node_paddr, gru_last_node_paddr);
}

553 554 555 556
static __init void map_gru_high(int max_pnode)
{
	union uvh_rh_gam_gru_overlay_config_mmr_u gru;
	int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
557 558
	unsigned long mask = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK;
	unsigned long base;
559 560

	gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
561
	if (!gru.s.enable) {
562
		pr_info("UV: GRU disabled\n");
563 564 565 566 567 568
		return;
	}

	if (is_uv3_hub() && gru.s3.mode) {
		map_gru_distributed(gru.v);
		return;
569
	}
570 571 572
	base = (gru.v & mask) >> shift;
	map_high("GRU", base, shift, shift, max_pnode, map_wb);
	gru_start_paddr = ((u64)base << shift);
573
	gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
574 575
}

576 577 578 579 580 581 582
static __init void map_mmr_high(int max_pnode)
{
	union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
	int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;

	mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
	if (mmr.s.enable)
583
		map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
	else
		pr_info("UV: MMR disabled\n");
}

/*
 * This commonality works because both 0 & 1 versions of the MMIOH OVERLAY
 * and REDIRECT MMR regs are exactly the same on UV3.
 */
struct mmioh_config {
	unsigned long overlay;
	unsigned long redirect;
	char *id;
};

static __initdata struct mmioh_config mmiohs[] = {
	{
		UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR,
		UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR,
		"MMIOH0"
	},
	{
		UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR,
		UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR,
		"MMIOH1"
	},
};

611
/* UV3 & UV4 have identical MMIOH overlay configs */
612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
static __init void map_mmioh_high_uv3(int index, int min_pnode, int max_pnode)
{
	union uv3h_rh_gam_mmioh_overlay_config0_mmr_u overlay;
	unsigned long mmr;
	unsigned long base;
	int i, n, shift, m_io, max_io;
	int nasid, lnasid, fi, li;
	char *id;

	id = mmiohs[index].id;
	overlay.v = uv_read_local_mmr(mmiohs[index].overlay);
	pr_info("UV: %s overlay 0x%lx base:0x%x m_io:%d\n",
		id, overlay.v, overlay.s3.base, overlay.s3.m_io);
	if (!overlay.s3.enable) {
		pr_info("UV: %s disabled\n", id);
		return;
	}

	shift = UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_BASE_SHFT;
	base = (unsigned long)overlay.s3.base;
	m_io = overlay.s3.m_io;
	mmr = mmiohs[index].redirect;
	n = UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_DEPTH;
	min_pnode *= 2;				/* convert to NASID */
	max_pnode *= 2;
	max_io = lnasid = fi = li = -1;

	for (i = 0; i < n; i++) {
		union uv3h_rh_gam_mmioh_redirect_config0_mmr_u redirect;

		redirect.v = uv_read_local_mmr(mmr + i * 8);
		nasid = redirect.s3.nasid;
		if (nasid < min_pnode || max_pnode < nasid)
			nasid = -1;		/* invalid NASID */

		if (nasid == lnasid) {
			li = i;
			if (i != n-1)		/* last entry check */
				continue;
		}

		/* check if we have a cached (or last) redirect to print */
		if (lnasid != -1 || (i == n-1 && nasid != -1))  {
			unsigned long addr1, addr2;
			int f, l;

			if (lnasid == -1) {
				f = l = i;
				lnasid = nasid;
			} else {
				f = fi;
				l = li;
			}
			addr1 = (base << shift) +
				f * (unsigned long)(1 << m_io);
			addr2 = (base << shift) +
				(l + 1) * (unsigned long)(1 << m_io);
			pr_info("UV: %s[%03d..%03d] NASID 0x%04x ADDR 0x%016lx - 0x%016lx\n",
				id, fi, li, lnasid, addr1, addr2);
			if (max_io < l)
				max_io = l;
		}
		fi = li = i;
		lnasid = nasid;
	}

	pr_info("UV: %s base:0x%lx shift:%d M_IO:%d MAX_IO:%d\n",
		id, base, shift, m_io, max_io);

	if (max_io >= 0)
		map_high(id, base, shift, m_io, max_io, map_uc);
683 684
}

685
static __init void map_mmioh_high(int min_pnode, int max_pnode)
686 687
{
	union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
688 689
	unsigned long mmr, base;
	int shift, enable, m_io, n_io;
690

691
	if (is_uv3_hub() || is_uv4_hub()) {
692 693 694 695
		/* Map both MMIOH Regions */
		map_mmioh_high_uv3(0, min_pnode, max_pnode);
		map_mmioh_high_uv3(1, min_pnode, max_pnode);
		return;
696
	}
697 698 699 700 701 702 703 704 705 706 707

	if (is_uv1_hub()) {
		mmr = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
		shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
		mmioh.v = uv_read_local_mmr(mmr);
		enable = !!mmioh.s1.enable;
		base = mmioh.s1.base;
		m_io = mmioh.s1.m_io;
		n_io = mmioh.s1.n_io;
	} else if (is_uv2_hub()) {
		mmr = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
708
		shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
		mmioh.v = uv_read_local_mmr(mmr);
		enable = !!mmioh.s2.enable;
		base = mmioh.s2.base;
		m_io = mmioh.s2.m_io;
		n_io = mmioh.s2.n_io;
	} else
		return;

	if (enable) {
		max_pnode &= (1 << n_io) - 1;
		pr_info(
		    "UV: base:0x%lx shift:%d N_IO:%d M_IO:%d max_pnode:0x%x\n",
			base, shift, m_io, n_io, max_pnode);
		map_high("MMIOH", base, shift, m_io, max_pnode, map_uc);
	} else {
		pr_info("UV: MMIOH disabled\n");
725
	}
726 727
}

J
Jack Steiner 已提交
728 729 730 731 732 733
static __init void map_low_mmrs(void)
{
	init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
	init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
}

734 735
static __init void uv_rtc_init(void)
{
R
Russ Anderson 已提交
736 737
	long status;
	u64 ticks_per_sec;
738

R
Russ Anderson 已提交
739 740 741
	status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
					&ticks_per_sec);
	if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
742 743 744 745 746 747 748 749 750
		printk(KERN_WARNING
			"unable to determine platform RTC clock frequency, "
			"guessing.\n");
		/* BIOS gives wrong value for clock freq. so guess */
		sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
	} else
		sn_rtc_cycles_per_second = ticks_per_sec;
}

751 752 753 754 755 756 757 758 759 760 761
/*
 * percpu heartbeat timer
 */
static void uv_heartbeat(unsigned long ignored)
{
	struct timer_list *timer = &uv_hub_info->scir.timer;
	unsigned char bits = uv_hub_info->scir.state;

	/* flip heartbeat bit */
	bits ^= SCIR_CPU_HEARTBEAT;

762 763
	/* is this cpu idle? */
	if (idle_cpu(raw_smp_processor_id()))
764 765 766 767 768 769 770 771
		bits &= ~SCIR_CPU_ACTIVITY;
	else
		bits |= SCIR_CPU_ACTIVITY;

	/* update system controller interface reg */
	uv_set_scir_bits(bits);

	/* enable next timer period */
772
	mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
773 774
}

775
static void uv_heartbeat_enable(int cpu)
776
{
777
	while (!uv_cpu_hub_info(cpu)->scir.enabled) {
778 779 780 781 782 783 784 785
		struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;

		uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
		setup_timer(timer, uv_heartbeat, cpu);
		timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
		add_timer_on(timer, cpu);
		uv_cpu_hub_info(cpu)->scir.enabled = 1;

786 787 788
		/* also ensure that boot cpu is enabled */
		cpu = 0;
	}
789 790
}

791
#ifdef CONFIG_HOTPLUG_CPU
792
static void uv_heartbeat_disable(int cpu)
793 794 795 796 797 798 799 800 801 802 803
{
	if (uv_cpu_hub_info(cpu)->scir.enabled) {
		uv_cpu_hub_info(cpu)->scir.enabled = 0;
		del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
	}
	uv_set_cpu_scir_bits(cpu, 0xff);
}

/*
 * cpu hotplug notifier
 */
804 805
static int uv_scir_cpu_notify(struct notifier_block *self, unsigned long action,
			      void *hcpu)
806 807 808
{
	long cpu = (long)hcpu;

809 810
	switch (action & ~CPU_TASKS_FROZEN) {
	case CPU_DOWN_FAILED:
811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847
	case CPU_ONLINE:
		uv_heartbeat_enable(cpu);
		break;
	case CPU_DOWN_PREPARE:
		uv_heartbeat_disable(cpu);
		break;
	default:
		break;
	}
	return NOTIFY_OK;
}

static __init void uv_scir_register_cpu_notifier(void)
{
	hotcpu_notifier(uv_scir_cpu_notify, 0);
}

#else /* !CONFIG_HOTPLUG_CPU */

static __init void uv_scir_register_cpu_notifier(void)
{
}

static __init int uv_init_heartbeat(void)
{
	int cpu;

	if (is_uv_system())
		for_each_online_cpu(cpu)
			uv_heartbeat_enable(cpu);
	return 0;
}

late_initcall(uv_init_heartbeat);

#endif /* !CONFIG_HOTPLUG_CPU */

848 849
/* Direct Legacy VGA I/O traffic to designated IOH */
int uv_set_vga_state(struct pci_dev *pdev, bool decode,
850
		      unsigned int command_bits, u32 flags)
851 852 853
{
	int domain, bus, rc;

854 855
	PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
			pdev->devfn, decode, command_bits, flags);
856

857
	if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
858 859 860 861 862 863 864 865 866 867 868 869 870 871
		return 0;

	if ((command_bits & PCI_COMMAND_IO) == 0)
		return 0;

	domain = pci_domain_nr(pdev->bus);
	bus = pdev->bus->number;

	rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
	PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);

	return rc;
}

872 873
/*
 * Called on each cpu to initialize the per_cpu UV data area.
874
 * FIXME: hotplug not supported yet
875
 */
876
void uv_cpu_init(void)
877
{
878
	/* CPU 0 initialization will be done via uv_system_init. */
879 880 881 882 883 884 885 886 887
	if (!uv_blade_info)
		return;

	uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;

	if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
		set_x2apic_extra_bits(uv_hub_info->pnode);
}

888 889 890 891 892 893 894 895
struct mn {
	unsigned char	m_val;
	unsigned char	n_val;
	unsigned char	m_shift;
	unsigned char	n_lshift;
};

static void get_mn(struct mn *mnp)
J
Jack Steiner 已提交
896
{
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921
	union uvh_rh_gam_config_mmr_u m_n_config;
	union uv3h_gr0_gam_gr_config_u m_gr_config;

	m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR);
	mnp->n_val = m_n_config.s.n_skt;
	if (is_uv4_hub()) {
		mnp->m_val = 0;
		mnp->n_lshift = 0;
	} else if (is_uv3_hub()) {
		mnp->m_val = m_n_config.s3.m_skt;
		m_gr_config.v = uv_read_local_mmr(UV3H_GR0_GAM_GR_CONFIG);
		mnp->n_lshift = m_gr_config.s3.m_skt;
	} else if (is_uv2_hub()) {
		mnp->m_val = m_n_config.s2.m_skt;
		mnp->n_lshift = mnp->m_val == 40 ? 40 : 39;
	} else if (is_uv1_hub()) {
		mnp->m_val = m_n_config.s1.m_skt;
		mnp->n_lshift = mnp->m_val;
	}
	mnp->m_shift = mnp->m_val ? 64 - mnp->m_val : 0;
}

void __init uv_init_hub_info(struct uv_hub_info_s *hub_info)
{
	struct mn mn = {0};	/* avoid unitialized warnings */
922
	union uvh_node_id_u node_id;
923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970

	get_mn(&mn);
	hub_info->m_val = mn.m_val;
	hub_info->n_val = mn.n_val;
	hub_info->m_shift = mn.m_shift;
	hub_info->n_lshift = mn.n_lshift;

	hub_info->hub_revision = uv_hub_info->hub_revision;
	hub_info->pnode_mask = (1 << mn.n_val) - 1;
	hub_info->gpa_mask = (1UL << (mn.m_val + mn.n_val)) - 1;

	node_id.v = uv_read_local_mmr(UVH_NODE_ID);
	hub_info->gnode_extra =
		(node_id.s.node_id & ~((1 << mn.n_val) - 1)) >> 1;

	hub_info->gnode_upper =
		((unsigned long)hub_info->gnode_extra << mn.m_val);

	hub_info->global_mmr_base =
		uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
				~UV_MMR_ENABLE;

	get_lowmem_redirect(
		&hub_info->lowmem_remap_base, &hub_info->lowmem_remap_top);

	hub_info->apic_pnode_shift = uvh_apicid.s.pnode_shift;

	/* show system specific info */
	pr_info("UV: N:%d M:%d m_shift:%d n_lshift:%d\n",
		hub_info->n_val, hub_info->m_val,
		hub_info->m_shift, hub_info->n_lshift);

	pr_info("UV: pnode_mask:0x%x gpa_mask:0x%lx apic_pns:%d\n",
		hub_info->pnode_mask, hub_info->gpa_mask,
		hub_info->apic_pnode_shift);

	pr_info("UV: gnode_upper:0x%lx gnode_extra:0x%x\n",
		hub_info->gnode_upper, hub_info->gnode_extra);

	pr_info("UV: global MMR base 0x%lx\n", hub_info->global_mmr_base);

}

void __init uv_system_init(void)
{
	struct uv_hub_info_s hub_info = {0};
	int bytes, nid, cpu, pnode, blade, i, j;
	int min_pnode = 999999, max_pnode = -1;
971 972 973 974
	char *hub = is_uv4_hub() ? "UV400" :
		    is_uv3_hub() ? "UV300" :
		    is_uv2_hub() ? "UV2000/3000" :
		    is_uv1_hub() ? "UV100/1000" : NULL;
J
Jack Steiner 已提交
975

976 977 978 979
	if (!hub) {
		pr_err("UV: Unknown/unsupported UV hub\n");
		return;
	}
980
	pr_info("UV: Found %s hub\n", hub);
981 982 983 984

	/* We now only need to map the MMRs on UV1 */
	if (is_uv1_hub())
		map_low_mmrs();
J
Jack Steiner 已提交
985

986
	uv_init_hub_info(&hub_info);
J
Jack Steiner 已提交
987

988 989 990
	for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
		uv_possible_blades +=
		  hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
991 992

	/* uv_num_possible_blades() is really the hub count */
993
	pr_info("UV: Found %d blades, %d hubs\n",
994 995 996
			is_uv1_hub() ?
				uv_num_possible_blades() :
				(uv_num_possible_blades() + 1) / 2,
997
			uv_num_possible_blades());
J
Jack Steiner 已提交
998 999

	bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
1000
	uv_blade_info = kzalloc(bytes, GFP_KERNEL);
1001
	BUG_ON(!uv_blade_info);
1002

1003 1004
	for (blade = 0; blade < uv_num_possible_blades(); blade++)
		uv_blade_info[blade].memory_nid = -1;
J
Jack Steiner 已提交
1005

1006

J
Jack Steiner 已提交
1007
	bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
1008
	uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
1009
	BUG_ON(!uv_node_to_blade);
J
Jack Steiner 已提交
1010 1011 1012
	memset(uv_node_to_blade, 255, bytes);

	bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
1013
	uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
1014
	BUG_ON(!uv_cpu_to_blade);
J
Jack Steiner 已提交
1015 1016
	memset(uv_cpu_to_blade, 255, bytes);

1017 1018
	blade = 0;
	for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
1019 1020
		unsigned long present =
			uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
1021 1022 1023
		for (j = 0; j < 64; j++) {
			if (!test_bit(j, &present))
				continue;
1024
			pnode = (i * 64 + j) & hub_info.pnode_mask;
1025
			uv_blade_info[blade].pnode = pnode;
1026
			uv_blade_info[blade].nr_possible_cpus = 0;
J
Jack Steiner 已提交
1027
			uv_blade_info[blade].nr_online_cpus = 0;
1028
			min_pnode = min(pnode, min_pnode);
1029
			max_pnode = max(pnode, max_pnode);
1030
			blade++;
J
Jack Steiner 已提交
1031
		}
1032
	}
J
Jack Steiner 已提交
1033

1034
	uv_bios_init();
1035 1036
	uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
			    &sn_region_size, &system_serial_number);
1037
	hub_info.coherency_domain_number = sn_coherency_id;
1038 1039
	uv_rtc_init();

1040
	for_each_present_cpu(cpu) {
1041
		int apicid = per_cpu(x86_cpu_to_apicid, cpu);
1042 1043
		int nodeid = cpu_to_node(cpu);
		int lcpu;
1044

1045
		*uv_cpu_hub_info(cpu) = hub_info;	/* common hub values */
1046
		pnode = uv_apicid_to_pnode(apicid);
1047 1048 1049 1050
		blade = boot_pnode_to_blade(pnode);
		lcpu = uv_blade_info[blade].nr_possible_cpus;
		uv_blade_info[blade].nr_possible_cpus++;

1051
		/* Any node on the blade, else will contain -1. */
1052
		uv_blade_info[blade].memory_nid = nodeid;
1053

J
Jack Steiner 已提交
1054
		uv_cpu_hub_info(cpu)->numa_blade_id = blade;
1055
		uv_cpu_hub_info(cpu)->pnode = pnode;
1056
		uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
1057 1058
		uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
		uv_node_to_blade[nodeid] = blade;
J
Jack Steiner 已提交
1059 1060
		uv_cpu_to_blade[cpu] = blade;
	}
1061

1062 1063
	/* Add blade/pnode info for nodes without cpus */
	for_each_online_node(nid) {
1064 1065
		unsigned long paddr;

1066 1067 1068
		if (uv_node_to_blade[nid] >= 0)
			continue;
		paddr = node_start_pfn(nid) << PAGE_SHIFT;
1069
		pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
1070 1071 1072 1073
		blade = boot_pnode_to_blade(pnode);
		uv_node_to_blade[nid] = blade;
	}

1074
	map_gru_high(max_pnode);
1075
	map_mmr_high(max_pnode);
1076
	map_mmioh_high(min_pnode, max_pnode);
J
Jack Steiner 已提交
1077

1078
	uv_nmi_setup();
1079
	uv_cpu_init();
1080
	uv_scir_register_cpu_notifier();
1081
	proc_mkdir("sgi_uv", NULL);
1082 1083 1084

	/* register Legacy VGA I/O redirection handler */
	pci_register_set_vga_state(uv_set_vga_state);
C
Cliff Wickman 已提交
1085 1086 1087 1088 1089 1090 1091

	/*
	 * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
	 * EFI is not enabled in the kdump kernel.
	 */
	if (is_kdump_kernel())
		reboot_type = BOOT_ACPI;
J
Jack Steiner 已提交
1092
}
1093 1094

apic_driver(apic_x2apic_uv_x);