x2apic_uv_x.c 26.5 KB
Newer Older
J
Jack Steiner 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * SGI UV APIC functions (note: not an Intel compatible APIC)
 *
8
 * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
J
Jack Steiner 已提交
9 10
 */
#include <linux/cpumask.h>
11 12 13 14 15
#include <linux/hardirq.h>
#include <linux/proc_fs.h>
#include <linux/threads.h>
#include <linux/kernel.h>
#include <linux/module.h>
J
Jack Steiner 已提交
16 17 18
#include <linux/string.h>
#include <linux/ctype.h>
#include <linux/sched.h>
19
#include <linux/timer.h>
20
#include <linux/slab.h>
21 22
#include <linux/cpu.h>
#include <linux/init.h>
23
#include <linux/io.h>
24
#include <linux/pci.h>
25
#include <linux/kdebug.h>
26
#include <linux/delay.h>
C
Cliff Wickman 已提交
27
#include <linux/crash_dump.h>
28
#include <linux/reboot.h>
29

J
Jack Steiner 已提交
30 31
#include <asm/uv/uv_mmrs.h>
#include <asm/uv/uv_hub.h>
32 33
#include <asm/current.h>
#include <asm/pgtable.h>
34
#include <asm/uv/bios.h>
35 36 37 38
#include <asm/uv/uv.h>
#include <asm/apic.h>
#include <asm/ipi.h>
#include <asm/smp.h>
39
#include <asm/x86_init.h>
40 41
#include <asm/nmi.h>

42 43
DEFINE_PER_CPU(int, x2apic_extra_bits);

44 45
#define PR_DEVEL(fmt, args...)	pr_devel("%s: " fmt, __func__, args)

46
static enum uv_system_type uv_system_type;
47
static u64 gru_start_paddr, gru_end_paddr;
48 49
static u64 gru_dist_base, gru_first_node_paddr = -1LL, gru_last_node_paddr;
static u64 gru_dist_lmask, gru_dist_umask;
50
static union uvh_apicid uvh_apicid;
51 52
int uv_min_hub_revision_id;
EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
53 54
unsigned int uv_apicid_hibits;
EXPORT_SYMBOL_GPL(uv_apicid_hibits);
55

56 57
static struct apic apic_x2apic_uv_x;

58 59 60 61 62 63 64 65 66 67
static unsigned long __init uv_early_read_mmr(unsigned long addr)
{
	unsigned long val, *mmr;

	mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
	val = *mmr;
	early_iounmap(mmr, sizeof(*mmr));
	return val;
}

68
static inline bool is_GRU_range(u64 start, u64 end)
69
{
70 71 72 73 74 75 76 77 78 79 80 81 82 83
	if (gru_dist_base) {
		u64 su = start & gru_dist_umask; /* upper (incl pnode) bits */
		u64 sl = start & gru_dist_lmask; /* base offset bits */
		u64 eu = end & gru_dist_umask;
		u64 el = end & gru_dist_lmask;

		/* Must reside completely within a single GRU range */
		return (sl == gru_dist_base && el == gru_dist_base &&
			su >= gru_first_node_paddr &&
			su <= gru_last_node_paddr &&
			eu == su);
	} else {
		return start >= gru_start_paddr && end <= gru_end_paddr;
	}
84 85
}

86
static bool uv_is_untracked_pat_range(u64 start, u64 end)
87 88 89
{
	return is_ISA_range(start, end) || is_GRU_range(start, end);
}
90

91
static int __init early_get_pnodeid(void)
92 93
{
	union uvh_node_id_u node_id;
94 95
	union uvh_rh_gam_config_mmr_u  m_n_config;
	int pnode;
96 97

	/* Currently, all blades have same revision number */
98
	node_id.v = uv_early_read_mmr(UVH_NODE_ID);
99
	m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
100 101
	uv_min_hub_revision_id = node_id.s.revision;

102 103 104
	switch (node_id.s.part_number) {
	case UV2_HUB_PART_NUMBER:
	case UV2_HUB_PART_NUMBER_X:
J
Jack Steiner 已提交
105
		uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
106 107 108
		break;
	case UV3_HUB_PART_NUMBER:
	case UV3_HUB_PART_NUMBER_X:
R
Russ Anderson 已提交
109
		uv_min_hub_revision_id += UV3_HUB_REVISION_BASE;
110 111
		break;
	}
112 113

	uv_hub_info->hub_revision = uv_min_hub_revision_id;
114 115
	pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
	return pnode;
116 117
}

118
static void __init early_get_apic_pnode_shift(void)
119
{
120
	uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
121 122 123 124 125 126 127
	if (!uvh_apicid.v)
		/*
		 * Old bios, use default value
		 */
		uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
}

128 129 130 131 132 133 134
/*
 * Add an extra bit as dictated by bios to the destination apicid of
 * interrupts potentially passing through the UV HUB.  This prevents
 * a deadlock between interrupts and IO port operations.
 */
static void __init uv_set_apicid_hibit(void)
{
135
	union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
136

137 138 139 140 141 142
	if (is_uv1_hub()) {
		apicid_mask.v =
			uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
		uv_apicid_hibits =
			apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
	}
143 144
}

145
static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
146
{
147 148
	int pnodeid;
	int uv_apic;
149

150 151 152
	if (strncmp(oem_id, "SGI", 3) != 0)
		return 0;

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
	/*
	 * Determine UV arch type.
	 *   SGI: UV100/1000
	 *   SGI2: UV2000/3000
	 *   SGI3: UV300 (truncated to 4 chars because of different varieties)
	 */
	uv_hub_info->hub_revision =
		!strncmp(oem_id, "SGI3", 4) ? UV3_HUB_REVISION_BASE :
		!strcmp(oem_id, "SGI2") ? UV2_HUB_REVISION_BASE :
		!strcmp(oem_id, "SGI") ? UV1_HUB_REVISION_BASE : 0;

	if (uv_hub_info->hub_revision == 0)
		goto badbios;

	pnodeid = early_get_pnodeid();
	early_get_apic_pnode_shift();
	x86_platform.is_untracked_pat_range =  uv_is_untracked_pat_range;
	x86_platform.nmi_init = uv_nmi_init;

	if (!strcmp(oem_table_id, "UVX")) {		/* most common */
		uv_system_type = UV_X2APIC;
		uv_apic = 0;

	} else if (!strcmp(oem_table_id, "UVH")) {	/* only UV1 systems */
		uv_system_type = UV_NON_UNIQUE_APIC;
		__this_cpu_write(x2apic_extra_bits,
			pnodeid << uvh_apicid.s.pnode_shift);
		uv_set_apicid_hibit();
		uv_apic = 1;

	} else	if (!strcmp(oem_table_id, "UVL")) {	/* only used for */
		uv_system_type = UV_LEGACY_APIC;	/* very small systems */
		uv_apic = 0;

	} else {
		goto badbios;
189
	}
190 191 192 193 194 195 196 197 198 199 200

	pr_info("UV: OEM IDs %s/%s, System/HUB Types %d/%d, uv_apic %d\n",
		oem_id, oem_table_id, uv_system_type,
		uv_min_hub_revision_id, uv_apic);

	return uv_apic;

badbios:
	pr_err("UV: OEM_ID:%s OEM_TABLE_ID:%s\n", oem_id, oem_table_id);
	pr_err("Current BIOS not supported, update kernel and/or BIOS\n");
	BUG();
201 202 203 204 205 206 207 208 209 210 211
}

enum uv_system_type get_uv_system_type(void)
{
	return uv_system_type;
}

int is_uv_system(void)
{
	return uv_system_type != UV_NONE;
}
212
EXPORT_SYMBOL_GPL(is_uv_system);
213

J
Jack Steiner 已提交
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);

struct uv_blade_info *uv_blade_info;
EXPORT_SYMBOL_GPL(uv_blade_info);

short *uv_node_to_blade;
EXPORT_SYMBOL_GPL(uv_node_to_blade);

short *uv_cpu_to_blade;
EXPORT_SYMBOL_GPL(uv_cpu_to_blade);

short uv_possible_blades;
EXPORT_SYMBOL_GPL(uv_possible_blades);

229 230 231
unsigned long sn_rtc_cycles_per_second;
EXPORT_SYMBOL(sn_rtc_cycles_per_second);

232
static int uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
J
Jack Steiner 已提交
233 234
{
	unsigned long val;
235
	int pnode;
J
Jack Steiner 已提交
236

237
	pnode = uv_apicid_to_pnode(phys_apicid);
238
	phys_apicid |= uv_apicid_hibits;
J
Jack Steiner 已提交
239 240
	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
241
	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
J
Jack Steiner 已提交
242
	    APIC_DM_INIT;
243
	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
J
Jack Steiner 已提交
244 245 246

	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
247
	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
J
Jack Steiner 已提交
248
	    APIC_DM_STARTUP;
249
	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
250

J
Jack Steiner 已提交
251 252 253 254 255
	return 0;
}

static void uv_send_IPI_one(int cpu, int vector)
{
256
	unsigned long apicid;
257
	int pnode;
J
Jack Steiner 已提交
258

259
	apicid = per_cpu(x86_cpu_to_apicid, cpu);
260
	pnode = uv_apicid_to_pnode(apicid);
261
	uv_hub_send_ipi(pnode, apicid, vector);
J
Jack Steiner 已提交
262 263
}

264
static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
J
Jack Steiner 已提交
265 266 267
{
	unsigned int cpu;

268
	for_each_cpu(cpu, mask)
269 270 271
		uv_send_IPI_one(cpu, vector);
}

272
static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
273 274
{
	unsigned int this_cpu = smp_processor_id();
275
	unsigned int cpu;
276

277
	for_each_cpu(cpu, mask) {
278
		if (cpu != this_cpu)
J
Jack Steiner 已提交
279
			uv_send_IPI_one(cpu, vector);
280
	}
J
Jack Steiner 已提交
281 282 283 284
}

static void uv_send_IPI_allbutself(int vector)
{
285
	unsigned int this_cpu = smp_processor_id();
286
	unsigned int cpu;
J
Jack Steiner 已提交
287

288
	for_each_online_cpu(cpu) {
289 290
		if (cpu != this_cpu)
			uv_send_IPI_one(cpu, vector);
291
	}
J
Jack Steiner 已提交
292 293 294 295
}

static void uv_send_IPI_all(int vector)
{
296
	uv_send_IPI_mask(cpu_online_mask, vector);
J
Jack Steiner 已提交
297 298
}

299 300 301 302 303
static int uv_apic_id_valid(int apicid)
{
	return 1;
}

J
Jack Steiner 已提交
304 305 306 307 308
static int uv_apic_id_registered(void)
{
	return 1;
}

309
static void uv_init_apic_ldr(void)
310 311 312
{
}

313
static int
314
uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
315 316
			  const struct cpumask *andmask,
			  unsigned int *apicid)
M
Mike Travis 已提交
317
{
318
	int unsigned cpu;
M
Mike Travis 已提交
319 320 321 322 323

	/*
	 * We're using fixed IRQ delivery, can only return one phys APIC ID.
	 * May as well be the first.
	 */
324
	for_each_cpu_and(cpu, cpumask, andmask) {
325 326
		if (cpumask_test_cpu(cpu, cpu_online_mask))
			break;
327
	}
328

329
	if (likely(cpu < nr_cpu_ids)) {
330 331 332
		*apicid = per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
		return 0;
	}
333 334

	return -EINVAL;
M
Mike Travis 已提交
335 336
}

337
static unsigned int x2apic_get_apic_id(unsigned long x)
338 339 340 341
{
	unsigned int id;

	WARN_ON(preemptible() && num_online_cpus() > 1);
T
Tejun Heo 已提交
342
	id = x | __this_cpu_read(x2apic_extra_bits);
343 344 345 346

	return id;
}

347
static unsigned long set_apic_id(unsigned int id)
Y
Yinghai Lu 已提交
348 349 350 351 352 353 354 355 356 357 358
{
	unsigned long x;

	/* maskout x2apic_extra_bits ? */
	x = id;
	return x;
}

static unsigned int uv_read_apic_id(void)
{

359
	return x2apic_get_apic_id(apic_read(APIC_ID));
Y
Yinghai Lu 已提交
360 361
}

I
Ingo Molnar 已提交
362
static int uv_phys_pkg_id(int initial_apicid, int index_msb)
J
Jack Steiner 已提交
363
{
364
	return uv_read_apic_id() >> index_msb;
J
Jack Steiner 已提交
365 366 367 368 369 370 371
}

static void uv_send_IPI_self(int vector)
{
	apic_write(APIC_SELF_IPI, vector);
}

372 373 374 375 376
static int uv_probe(void)
{
	return apic == &apic_x2apic_uv_x;
}

377
static struct apic __refdata apic_x2apic_uv_x = {
I
Ingo Molnar 已提交
378 379

	.name				= "UV large system",
380
	.probe				= uv_probe,
I
Ingo Molnar 已提交
381
	.acpi_madt_oem_check		= uv_acpi_madt_oem_check,
382
	.apic_id_valid			= uv_apic_id_valid,
I
Ingo Molnar 已提交
383 384
	.apic_id_registered		= uv_apic_id_registered,

385
	.irq_delivery_mode		= dest_Fixed,
J
Jack Steiner 已提交
386
	.irq_dest_mode			= 0, /* physical */
I
Ingo Molnar 已提交
387

388
	.target_cpus			= online_target_cpus,
389
	.disable_esr			= 0,
390
	.dest_logical			= APIC_DEST_LOGICAL,
I
Ingo Molnar 已提交
391 392
	.check_apicid_used		= NULL,

393
	.vector_allocation_domain	= default_vector_allocation_domain,
I
Ingo Molnar 已提交
394 395 396 397
	.init_apic_ldr			= uv_init_apic_ldr,

	.ioapic_phys_id_map		= NULL,
	.setup_apic_routing		= NULL,
398
	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
I
Ingo Molnar 已提交
399
	.apicid_to_cpu_present		= NULL,
400
	.check_phys_apicid_present	= default_check_phys_apicid_present,
I
Ingo Molnar 已提交
401
	.phys_pkg_id			= uv_phys_pkg_id,
I
Ingo Molnar 已提交
402

403
	.get_apic_id			= x2apic_get_apic_id,
I
Ingo Molnar 已提交
404 405 406 407 408
	.set_apic_id			= set_apic_id,
	.apic_id_mask			= 0xFFFFFFFFu,

	.cpu_mask_to_apicid_and		= uv_cpu_mask_to_apicid_and,

409
	.send_IPI			= uv_send_IPI_one,
I
Ingo Molnar 已提交
410 411 412 413 414 415
	.send_IPI_mask			= uv_send_IPI_mask,
	.send_IPI_mask_allbutself	= uv_send_IPI_mask_allbutself,
	.send_IPI_allbutself		= uv_send_IPI_allbutself,
	.send_IPI_all			= uv_send_IPI_all,
	.send_IPI_self			= uv_send_IPI_self,

416
	.wakeup_secondary_cpu		= uv_wakeup_secondary,
I
Ingo Molnar 已提交
417
	.inquire_remote_apic		= NULL,
Y
Yinghai Lu 已提交
418 419 420

	.read				= native_apic_msr_read,
	.write				= native_apic_msr_write,
421
	.eoi_write			= native_apic_msr_eoi_write,
Y
Yinghai Lu 已提交
422 423 424 425
	.icr_read			= native_x2apic_icr_read,
	.icr_write			= native_x2apic_icr_write,
	.wait_icr_idle			= native_x2apic_wait_icr_idle,
	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
J
Jack Steiner 已提交
426 427
};

428
static void set_x2apic_extra_bits(int pnode)
J
Jack Steiner 已提交
429
{
430
	__this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
J
Jack Steiner 已提交
431 432 433 434 435
}

/*
 * Called on boot cpu.
 */
436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
static __init int boot_pnode_to_blade(int pnode)
{
	int blade;

	for (blade = 0; blade < uv_num_possible_blades(); blade++)
		if (pnode == uv_blade_info[blade].pnode)
			return blade;
	BUG();
}

struct redir_addr {
	unsigned long redirect;
	unsigned long alias;
};

#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT

static __initdata struct redir_addr redir_addrs[] = {
454 455 456
	{UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
	{UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
	{UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
457 458
};

459 460 461 462 463 464 465 466 467 468 469 470 471 472
static unsigned char get_n_lshift(int m_val)
{
	union uv3h_gr0_gam_gr_config_u m_gr_config;

	if (is_uv1_hub())
		return m_val;

	if (is_uv2_hub())
		return m_val == 40 ? 40 : 39;

	m_gr_config.v = uv_read_local_mmr(UV3H_GR0_GAM_GR_CONFIG);
	return m_gr_config.s3.m_skt;
}

473 474
static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
{
475
	union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
476 477 478 479 480
	union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
	int i;

	for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
		alias.v = uv_read_local_mmr(redir_addrs[i].alias);
481
		if (alias.s.enable && alias.s.base == 0) {
482 483 484 485 486 487
			*size = (1UL << alias.s.m_alias);
			redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
			*base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
			return;
		}
	}
488
	*base = *size = 0;
489 490
}

491 492
enum map_type {map_wb, map_uc};

493 494
static __init void map_high(char *id, unsigned long base, int pshift,
			int bshift, int max_pnode, enum map_type map_type)
495 496 497
{
	unsigned long bytes, paddr;

498 499
	paddr = base << pshift;
	bytes = (1UL << bshift) * (max_pnode + 1);
500 501 502 503
	if (!paddr) {
		pr_info("UV: Map %s_HI base address NULL\n", id);
		return;
	}
504
	pr_debug("UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr, paddr + bytes);
505 506 507 508 509
	if (map_type == map_uc)
		init_extra_mapping_uc(paddr, bytes);
	else
		init_extra_mapping_wb(paddr, bytes);
}
510

511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
static __init void map_gru_distributed(unsigned long c)
{
	union uvh_rh_gam_gru_overlay_config_mmr_u gru;
	u64 paddr;
	unsigned long bytes;
	int nid;

	gru.v = c;
	/* only base bits 42:28 relevant in dist mode */
	gru_dist_base = gru.v & 0x000007fff0000000UL;
	if (!gru_dist_base) {
		pr_info("UV: Map GRU_DIST base address NULL\n");
		return;
	}
	bytes = 1UL << UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
	gru_dist_lmask = ((1UL << uv_hub_info->m_val) - 1) & ~(bytes - 1);
	gru_dist_umask = ~((1UL << uv_hub_info->m_val) - 1);
	gru_dist_base &= gru_dist_lmask; /* Clear bits above M */
	for_each_online_node(nid) {
		paddr = ((u64)uv_node_to_pnode(nid) << uv_hub_info->m_val) |
				gru_dist_base;
		init_extra_mapping_wb(paddr, bytes);
		gru_first_node_paddr = min(paddr, gru_first_node_paddr);
		gru_last_node_paddr = max(paddr, gru_last_node_paddr);
	}
	/* Save upper (63:M) bits of address only for is_GRU_range */
	gru_first_node_paddr &= gru_dist_umask;
	gru_last_node_paddr &= gru_dist_umask;
	pr_debug("UV: Map GRU_DIST base 0x%016llx  0x%016llx - 0x%016llx\n",
		gru_dist_base, gru_first_node_paddr, gru_last_node_paddr);
}

543 544 545 546 547 548
static __init void map_gru_high(int max_pnode)
{
	union uvh_rh_gam_gru_overlay_config_mmr_u gru;
	int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;

	gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
549
	if (!gru.s.enable) {
550
		pr_info("UV: GRU disabled\n");
551 552 553 554 555 556
		return;
	}

	if (is_uv3_hub() && gru.s3.mode) {
		map_gru_distributed(gru.v);
		return;
557
	}
558 559 560
	map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
	gru_start_paddr = ((u64)gru.s.base << shift);
	gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
561 562
}

563 564 565 566 567 568 569
static __init void map_mmr_high(int max_pnode)
{
	union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
	int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;

	mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
	if (mmr.s.enable)
570
		map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
	else
		pr_info("UV: MMR disabled\n");
}

/*
 * This commonality works because both 0 & 1 versions of the MMIOH OVERLAY
 * and REDIRECT MMR regs are exactly the same on UV3.
 */
struct mmioh_config {
	unsigned long overlay;
	unsigned long redirect;
	char *id;
};

static __initdata struct mmioh_config mmiohs[] = {
	{
		UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR,
		UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR,
		"MMIOH0"
	},
	{
		UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR,
		UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR,
		"MMIOH1"
	},
};

static __init void map_mmioh_high_uv3(int index, int min_pnode, int max_pnode)
{
	union uv3h_rh_gam_mmioh_overlay_config0_mmr_u overlay;
	unsigned long mmr;
	unsigned long base;
	int i, n, shift, m_io, max_io;
	int nasid, lnasid, fi, li;
	char *id;

	id = mmiohs[index].id;
	overlay.v = uv_read_local_mmr(mmiohs[index].overlay);
	pr_info("UV: %s overlay 0x%lx base:0x%x m_io:%d\n",
		id, overlay.v, overlay.s3.base, overlay.s3.m_io);
	if (!overlay.s3.enable) {
		pr_info("UV: %s disabled\n", id);
		return;
	}

	shift = UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_BASE_SHFT;
	base = (unsigned long)overlay.s3.base;
	m_io = overlay.s3.m_io;
	mmr = mmiohs[index].redirect;
	n = UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_DEPTH;
	min_pnode *= 2;				/* convert to NASID */
	max_pnode *= 2;
	max_io = lnasid = fi = li = -1;

	for (i = 0; i < n; i++) {
		union uv3h_rh_gam_mmioh_redirect_config0_mmr_u redirect;

		redirect.v = uv_read_local_mmr(mmr + i * 8);
		nasid = redirect.s3.nasid;
		if (nasid < min_pnode || max_pnode < nasid)
			nasid = -1;		/* invalid NASID */

		if (nasid == lnasid) {
			li = i;
			if (i != n-1)		/* last entry check */
				continue;
		}

		/* check if we have a cached (or last) redirect to print */
		if (lnasid != -1 || (i == n-1 && nasid != -1))  {
			unsigned long addr1, addr2;
			int f, l;

			if (lnasid == -1) {
				f = l = i;
				lnasid = nasid;
			} else {
				f = fi;
				l = li;
			}
			addr1 = (base << shift) +
				f * (unsigned long)(1 << m_io);
			addr2 = (base << shift) +
				(l + 1) * (unsigned long)(1 << m_io);
			pr_info("UV: %s[%03d..%03d] NASID 0x%04x ADDR 0x%016lx - 0x%016lx\n",
				id, fi, li, lnasid, addr1, addr2);
			if (max_io < l)
				max_io = l;
		}
		fi = li = i;
		lnasid = nasid;
	}

	pr_info("UV: %s base:0x%lx shift:%d M_IO:%d MAX_IO:%d\n",
		id, base, shift, m_io, max_io);

	if (max_io >= 0)
		map_high(id, base, shift, m_io, max_io, map_uc);
669 670
}

671
static __init void map_mmioh_high(int min_pnode, int max_pnode)
672 673
{
	union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
674 675
	unsigned long mmr, base;
	int shift, enable, m_io, n_io;
676

677 678 679 680 681
	if (is_uv3_hub()) {
		/* Map both MMIOH Regions */
		map_mmioh_high_uv3(0, min_pnode, max_pnode);
		map_mmioh_high_uv3(1, min_pnode, max_pnode);
		return;
682
	}
683 684 685 686 687 688 689 690 691 692 693

	if (is_uv1_hub()) {
		mmr = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
		shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
		mmioh.v = uv_read_local_mmr(mmr);
		enable = !!mmioh.s1.enable;
		base = mmioh.s1.base;
		m_io = mmioh.s1.m_io;
		n_io = mmioh.s1.n_io;
	} else if (is_uv2_hub()) {
		mmr = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
694
		shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
		mmioh.v = uv_read_local_mmr(mmr);
		enable = !!mmioh.s2.enable;
		base = mmioh.s2.base;
		m_io = mmioh.s2.m_io;
		n_io = mmioh.s2.n_io;
	} else
		return;

	if (enable) {
		max_pnode &= (1 << n_io) - 1;
		pr_info(
		    "UV: base:0x%lx shift:%d N_IO:%d M_IO:%d max_pnode:0x%x\n",
			base, shift, m_io, n_io, max_pnode);
		map_high("MMIOH", base, shift, m_io, max_pnode, map_uc);
	} else {
		pr_info("UV: MMIOH disabled\n");
711
	}
712 713
}

J
Jack Steiner 已提交
714 715 716 717 718 719
static __init void map_low_mmrs(void)
{
	init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
	init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
}

720 721
static __init void uv_rtc_init(void)
{
R
Russ Anderson 已提交
722 723
	long status;
	u64 ticks_per_sec;
724

R
Russ Anderson 已提交
725 726 727
	status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
					&ticks_per_sec);
	if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
728 729 730 731 732 733 734 735 736
		printk(KERN_WARNING
			"unable to determine platform RTC clock frequency, "
			"guessing.\n");
		/* BIOS gives wrong value for clock freq. so guess */
		sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
	} else
		sn_rtc_cycles_per_second = ticks_per_sec;
}

737 738 739 740 741 742 743 744 745 746 747
/*
 * percpu heartbeat timer
 */
static void uv_heartbeat(unsigned long ignored)
{
	struct timer_list *timer = &uv_hub_info->scir.timer;
	unsigned char bits = uv_hub_info->scir.state;

	/* flip heartbeat bit */
	bits ^= SCIR_CPU_HEARTBEAT;

748 749
	/* is this cpu idle? */
	if (idle_cpu(raw_smp_processor_id()))
750 751 752 753 754 755 756 757
		bits &= ~SCIR_CPU_ACTIVITY;
	else
		bits |= SCIR_CPU_ACTIVITY;

	/* update system controller interface reg */
	uv_set_scir_bits(bits);

	/* enable next timer period */
758
	mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
759 760
}

761
static void uv_heartbeat_enable(int cpu)
762
{
763
	while (!uv_cpu_hub_info(cpu)->scir.enabled) {
764 765 766 767 768 769 770 771
		struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;

		uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
		setup_timer(timer, uv_heartbeat, cpu);
		timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
		add_timer_on(timer, cpu);
		uv_cpu_hub_info(cpu)->scir.enabled = 1;

772 773 774
		/* also ensure that boot cpu is enabled */
		cpu = 0;
	}
775 776
}

777
#ifdef CONFIG_HOTPLUG_CPU
778
static void uv_heartbeat_disable(int cpu)
779 780 781 782 783 784 785 786 787 788 789
{
	if (uv_cpu_hub_info(cpu)->scir.enabled) {
		uv_cpu_hub_info(cpu)->scir.enabled = 0;
		del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
	}
	uv_set_cpu_scir_bits(cpu, 0xff);
}

/*
 * cpu hotplug notifier
 */
790 791
static int uv_scir_cpu_notify(struct notifier_block *self, unsigned long action,
			      void *hcpu)
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
{
	long cpu = (long)hcpu;

	switch (action) {
	case CPU_ONLINE:
		uv_heartbeat_enable(cpu);
		break;
	case CPU_DOWN_PREPARE:
		uv_heartbeat_disable(cpu);
		break;
	default:
		break;
	}
	return NOTIFY_OK;
}

static __init void uv_scir_register_cpu_notifier(void)
{
	hotcpu_notifier(uv_scir_cpu_notify, 0);
}

#else /* !CONFIG_HOTPLUG_CPU */

static __init void uv_scir_register_cpu_notifier(void)
{
}

static __init int uv_init_heartbeat(void)
{
	int cpu;

	if (is_uv_system())
		for_each_online_cpu(cpu)
			uv_heartbeat_enable(cpu);
	return 0;
}

late_initcall(uv_init_heartbeat);

#endif /* !CONFIG_HOTPLUG_CPU */

833 834
/* Direct Legacy VGA I/O traffic to designated IOH */
int uv_set_vga_state(struct pci_dev *pdev, bool decode,
835
		      unsigned int command_bits, u32 flags)
836 837 838
{
	int domain, bus, rc;

839 840
	PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
			pdev->devfn, decode, command_bits, flags);
841

842
	if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
843 844 845 846 847 848 849 850 851 852 853 854 855 856
		return 0;

	if ((command_bits & PCI_COMMAND_IO) == 0)
		return 0;

	domain = pci_domain_nr(pdev->bus);
	bus = pdev->bus->number;

	rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
	PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);

	return rc;
}

857 858
/*
 * Called on each cpu to initialize the per_cpu UV data area.
859
 * FIXME: hotplug not supported yet
860
 */
861
void uv_cpu_init(void)
862
{
863
	/* CPU 0 initialization will be done via uv_system_init. */
864 865 866 867 868 869 870 871 872
	if (!uv_blade_info)
		return;

	uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;

	if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
		set_x2apic_extra_bits(uv_hub_info->pnode);
}

873
void __init uv_system_init(void)
J
Jack Steiner 已提交
874
{
875
	union uvh_rh_gam_config_mmr_u  m_n_config;
876 877
	union uvh_node_id_u node_id;
	unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
878 879
	int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
	int gnode_extra, min_pnode = 999999, max_pnode = -1;
880
	unsigned long mmr_base, present, paddr;
881
	unsigned short pnode_mask;
882
	unsigned char n_lshift;
883 884 885
	char *hub = (is_uv1_hub() ? "UV100/1000" :
		    (is_uv2_hub() ? "UV2000/3000" :
		    (is_uv3_hub() ? "UV300" : NULL)));
J
Jack Steiner 已提交
886

887 888 889 890
	if (!hub) {
		pr_err("UV: Unknown/unsupported UV hub\n");
		return;
	}
891
	pr_info("UV: Found %s hub\n", hub);
892 893 894 895

	/* We now only need to map the MMRs on UV1 */
	if (is_uv1_hub())
		map_low_mmrs();
J
Jack Steiner 已提交
896

897
	m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
898 899
	m_val = m_n_config.s.m_skt;
	n_val = m_n_config.s.n_skt;
900
	pnode_mask = (1 << n_val) - 1;
901
	n_lshift = get_n_lshift(m_val);
J
Jack Steiner 已提交
902 903 904
	mmr_base =
	    uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
	    ~UV_MMR_ENABLE;
905

906 907 908
	node_id.v = uv_read_local_mmr(UVH_NODE_ID);
	gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
	gnode_upper = ((unsigned long)gnode_extra  << m_val);
909 910 911
	pr_info("UV: N:%d M:%d pnode_mask:0x%x gnode_upper/extra:0x%lx/0x%x n_lshift 0x%x\n",
			n_val, m_val, pnode_mask, gnode_upper, gnode_extra,
			n_lshift);
912

913
	pr_info("UV: global MMR base 0x%lx\n", mmr_base);
J
Jack Steiner 已提交
914

915 916 917
	for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
		uv_possible_blades +=
		  hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
918 919

	/* uv_num_possible_blades() is really the hub count */
920
	pr_info("UV: Found %d blades, %d hubs\n",
921 922 923
			is_uv1_hub() ? uv_num_possible_blades() :
			(uv_num_possible_blades() + 1) / 2,
			uv_num_possible_blades());
J
Jack Steiner 已提交
924 925

	bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
926
	uv_blade_info = kzalloc(bytes, GFP_KERNEL);
927
	BUG_ON(!uv_blade_info);
928

929 930
	for (blade = 0; blade < uv_num_possible_blades(); blade++)
		uv_blade_info[blade].memory_nid = -1;
J
Jack Steiner 已提交
931

932 933
	get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);

J
Jack Steiner 已提交
934
	bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
935
	uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
936
	BUG_ON(!uv_node_to_blade);
J
Jack Steiner 已提交
937 938 939
	memset(uv_node_to_blade, 255, bytes);

	bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
940
	uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
941
	BUG_ON(!uv_cpu_to_blade);
J
Jack Steiner 已提交
942 943
	memset(uv_cpu_to_blade, 255, bytes);

944 945 946 947 948 949
	blade = 0;
	for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
		present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
		for (j = 0; j < 64; j++) {
			if (!test_bit(j, &present))
				continue;
950
			pnode = (i * 64 + j) & pnode_mask;
951
			uv_blade_info[blade].pnode = pnode;
952
			uv_blade_info[blade].nr_possible_cpus = 0;
J
Jack Steiner 已提交
953
			uv_blade_info[blade].nr_online_cpus = 0;
954
			spin_lock_init(&uv_blade_info[blade].nmi_lock);
955
			min_pnode = min(pnode, min_pnode);
956
			max_pnode = max(pnode, max_pnode);
957
			blade++;
J
Jack Steiner 已提交
958
		}
959
	}
J
Jack Steiner 已提交
960

961
	uv_bios_init();
962 963
	uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
			    &sn_region_size, &system_serial_number);
964 965
	uv_rtc_init();

966
	for_each_present_cpu(cpu) {
967 968
		int apicid = per_cpu(x86_cpu_to_apicid, cpu);

969
		nid = cpu_to_node(cpu);
970 971 972
		/*
		 * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
		 */
973
		uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
974
		uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
975 976
		uv_cpu_hub_info(cpu)->hub_revision = uv_hub_info->hub_revision;

977
		uv_cpu_hub_info(cpu)->m_shift = 64 - m_val;
978
		uv_cpu_hub_info(cpu)->n_lshift = n_lshift;
979

980
		pnode = uv_apicid_to_pnode(apicid);
981 982 983 984
		blade = boot_pnode_to_blade(pnode);
		lcpu = uv_blade_info[blade].nr_possible_cpus;
		uv_blade_info[blade].nr_possible_cpus++;

985 986 987
		/* Any node on the blade, else will contain -1. */
		uv_blade_info[blade].memory_nid = nid;

988
		uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
989
		uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
990
		uv_cpu_hub_info(cpu)->m_val = m_val;
991
		uv_cpu_hub_info(cpu)->n_val = n_val;
J
Jack Steiner 已提交
992 993
		uv_cpu_hub_info(cpu)->numa_blade_id = blade;
		uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
994
		uv_cpu_hub_info(cpu)->pnode = pnode;
995
		uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
996
		uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
997
		uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
J
Jack Steiner 已提交
998
		uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
999
		uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
1000
		uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
J
Jack Steiner 已提交
1001 1002 1003
		uv_node_to_blade[nid] = blade;
		uv_cpu_to_blade[cpu] = blade;
	}
1004

1005 1006 1007 1008 1009
	/* Add blade/pnode info for nodes without cpus */
	for_each_online_node(nid) {
		if (uv_node_to_blade[nid] >= 0)
			continue;
		paddr = node_start_pfn(nid) << PAGE_SHIFT;
1010
		pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
1011 1012 1013 1014
		blade = boot_pnode_to_blade(pnode);
		uv_node_to_blade[nid] = blade;
	}

1015
	map_gru_high(max_pnode);
1016
	map_mmr_high(max_pnode);
1017
	map_mmioh_high(min_pnode, max_pnode);
J
Jack Steiner 已提交
1018

1019
	uv_nmi_setup();
1020
	uv_cpu_init();
1021
	uv_scir_register_cpu_notifier();
1022
	proc_mkdir("sgi_uv", NULL);
1023 1024 1025

	/* register Legacy VGA I/O redirection handler */
	pci_register_set_vga_state(uv_set_vga_state);
C
Cliff Wickman 已提交
1026 1027 1028 1029 1030 1031 1032

	/*
	 * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
	 * EFI is not enabled in the kdump kernel.
	 */
	if (is_kdump_kernel())
		reboot_type = BOOT_ACPI;
J
Jack Steiner 已提交
1033
}
1034 1035

apic_driver(apic_x2apic_uv_x);