x2apic_uv_x.c 26.0 KB
Newer Older
J
Jack Steiner 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * SGI UV APIC functions (note: not an Intel compatible APIC)
 *
8
 * Copyright (C) 2007-2013 Silicon Graphics, Inc. All rights reserved.
J
Jack Steiner 已提交
9 10
 */
#include <linux/cpumask.h>
11 12 13 14 15
#include <linux/hardirq.h>
#include <linux/proc_fs.h>
#include <linux/threads.h>
#include <linux/kernel.h>
#include <linux/module.h>
J
Jack Steiner 已提交
16 17 18
#include <linux/string.h>
#include <linux/ctype.h>
#include <linux/sched.h>
19
#include <linux/timer.h>
20
#include <linux/slab.h>
21 22
#include <linux/cpu.h>
#include <linux/init.h>
23
#include <linux/io.h>
24
#include <linux/pci.h>
25
#include <linux/kdebug.h>
26
#include <linux/delay.h>
C
Cliff Wickman 已提交
27
#include <linux/crash_dump.h>
28

J
Jack Steiner 已提交
29 30
#include <asm/uv/uv_mmrs.h>
#include <asm/uv/uv_hub.h>
31 32
#include <asm/current.h>
#include <asm/pgtable.h>
33
#include <asm/uv/bios.h>
34 35 36 37
#include <asm/uv/uv.h>
#include <asm/apic.h>
#include <asm/ipi.h>
#include <asm/smp.h>
38
#include <asm/x86_init.h>
C
Cliff Wickman 已提交
39
#include <asm/emergency-restart.h>
40 41 42 43 44 45 46
#include <asm/nmi.h>

/* BMC sets a bit this MMR non-zero before sending an NMI */
#define UVH_NMI_MMR				UVH_SCRATCH5
#define UVH_NMI_MMR_CLEAR			(UVH_NMI_MMR + 8)
#define UV_NMI_PENDING_MASK			(1UL << 63)
DEFINE_PER_CPU(unsigned long, cpu_last_nmi_count);
J
Jack Steiner 已提交
47

48 49
DEFINE_PER_CPU(int, x2apic_extra_bits);

50 51
#define PR_DEVEL(fmt, args...)	pr_devel("%s: " fmt, __func__, args)

52
static enum uv_system_type uv_system_type;
53
static u64 gru_start_paddr, gru_end_paddr;
54
static union uvh_apicid uvh_apicid;
55 56
int uv_min_hub_revision_id;
EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
57 58
unsigned int uv_apicid_hibits;
EXPORT_SYMBOL_GPL(uv_apicid_hibits);
59
static DEFINE_SPINLOCK(uv_nmi_lock);
60

61 62
static struct apic apic_x2apic_uv_x;

63 64 65 66 67 68 69 70 71 72
static unsigned long __init uv_early_read_mmr(unsigned long addr)
{
	unsigned long val, *mmr;

	mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
	val = *mmr;
	early_iounmap(mmr, sizeof(*mmr));
	return val;
}

73
static inline bool is_GRU_range(u64 start, u64 end)
74
{
75
	return start >= gru_start_paddr && end <= gru_end_paddr;
76 77
}

78
static bool uv_is_untracked_pat_range(u64 start, u64 end)
79 80 81
{
	return is_ISA_range(start, end) || is_GRU_range(start, end);
}
82

83
static int __init early_get_pnodeid(void)
84 85
{
	union uvh_node_id_u node_id;
86 87
	union uvh_rh_gam_config_mmr_u  m_n_config;
	int pnode;
88 89

	/* Currently, all blades have same revision number */
90
	node_id.v = uv_early_read_mmr(UVH_NODE_ID);
91
	m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
92 93
	uv_min_hub_revision_id = node_id.s.revision;

94 95 96
	switch (node_id.s.part_number) {
	case UV2_HUB_PART_NUMBER:
	case UV2_HUB_PART_NUMBER_X:
J
Jack Steiner 已提交
97
		uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
98 99 100 101 102 103
		break;
	case UV3_HUB_PART_NUMBER:
	case UV3_HUB_PART_NUMBER_X:
		uv_min_hub_revision_id += UV3_HUB_REVISION_BASE - 1;
		break;
	}
104 105

	uv_hub_info->hub_revision = uv_min_hub_revision_id;
106 107
	pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
	return pnode;
108 109
}

110
static void __init early_get_apic_pnode_shift(void)
111
{
112
	uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
113 114 115 116 117 118 119
	if (!uvh_apicid.v)
		/*
		 * Old bios, use default value
		 */
		uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
}

120 121 122 123 124 125 126
/*
 * Add an extra bit as dictated by bios to the destination apicid of
 * interrupts potentially passing through the UV HUB.  This prevents
 * a deadlock between interrupts and IO port operations.
 */
static void __init uv_set_apicid_hibit(void)
{
127
	union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
128

129 130 131 132 133 134
	if (is_uv1_hub()) {
		apicid_mask.v =
			uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
		uv_apicid_hibits =
			apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
	}
135 136
}

137
static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
138
{
139
	int pnodeid, is_uv1, is_uv2, is_uv3;
140

141 142
	is_uv1 = !strcmp(oem_id, "SGI");
	is_uv2 = !strcmp(oem_id, "SGI2");
143 144
	is_uv3 = !strncmp(oem_id, "SGI3", 4);	/* there are varieties of UV3 */
	if (is_uv1 || is_uv2 || is_uv3) {
145
		uv_hub_info->hub_revision =
146 147 148
			(is_uv1 ? UV1_HUB_REVISION_BASE :
			(is_uv2 ? UV2_HUB_REVISION_BASE :
				  UV3_HUB_REVISION_BASE));
149
		pnodeid = early_get_pnodeid();
150
		early_get_apic_pnode_shift();
151
		x86_platform.is_untracked_pat_range =  uv_is_untracked_pat_range;
152
		x86_platform.nmi_init = uv_nmi_init;
153 154 155 156 157
		if (!strcmp(oem_table_id, "UVL"))
			uv_system_type = UV_LEGACY_APIC;
		else if (!strcmp(oem_table_id, "UVX"))
			uv_system_type = UV_X2APIC;
		else if (!strcmp(oem_table_id, "UVH")) {
T
Tejun Heo 已提交
158
			__this_cpu_write(x2apic_extra_bits,
159
				pnodeid << uvh_apicid.s.pnode_shift);
160
			uv_system_type = UV_NON_UNIQUE_APIC;
161
			uv_set_apicid_hibit();
162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
			return 1;
		}
	}
	return 0;
}

enum uv_system_type get_uv_system_type(void)
{
	return uv_system_type;
}

int is_uv_system(void)
{
	return uv_system_type != UV_NONE;
}
177
EXPORT_SYMBOL_GPL(is_uv_system);
178

J
Jack Steiner 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);

struct uv_blade_info *uv_blade_info;
EXPORT_SYMBOL_GPL(uv_blade_info);

short *uv_node_to_blade;
EXPORT_SYMBOL_GPL(uv_node_to_blade);

short *uv_cpu_to_blade;
EXPORT_SYMBOL_GPL(uv_cpu_to_blade);

short uv_possible_blades;
EXPORT_SYMBOL_GPL(uv_possible_blades);

194 195 196
unsigned long sn_rtc_cycles_per_second;
EXPORT_SYMBOL(sn_rtc_cycles_per_second);

197
static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
J
Jack Steiner 已提交
198
{
199
#ifdef CONFIG_SMP
J
Jack Steiner 已提交
200
	unsigned long val;
201
	int pnode;
J
Jack Steiner 已提交
202

203
	pnode = uv_apicid_to_pnode(phys_apicid);
204
	phys_apicid |= uv_apicid_hibits;
J
Jack Steiner 已提交
205 206
	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
207
	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
J
Jack Steiner 已提交
208
	    APIC_DM_INIT;
209
	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
J
Jack Steiner 已提交
210 211 212

	val = (1UL << UVH_IPI_INT_SEND_SHFT) |
	    (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
213
	    ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
J
Jack Steiner 已提交
214
	    APIC_DM_STARTUP;
215
	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
216 217

	atomic_set(&init_deasserted, 1);
218
#endif
J
Jack Steiner 已提交
219 220 221 222 223
	return 0;
}

static void uv_send_IPI_one(int cpu, int vector)
{
224
	unsigned long apicid;
225
	int pnode;
J
Jack Steiner 已提交
226

227
	apicid = per_cpu(x86_cpu_to_apicid, cpu);
228
	pnode = uv_apicid_to_pnode(apicid);
229
	uv_hub_send_ipi(pnode, apicid, vector);
J
Jack Steiner 已提交
230 231
}

232
static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
J
Jack Steiner 已提交
233 234 235
{
	unsigned int cpu;

236
	for_each_cpu(cpu, mask)
237 238 239
		uv_send_IPI_one(cpu, vector);
}

240
static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
241 242
{
	unsigned int this_cpu = smp_processor_id();
243
	unsigned int cpu;
244

245
	for_each_cpu(cpu, mask) {
246
		if (cpu != this_cpu)
J
Jack Steiner 已提交
247
			uv_send_IPI_one(cpu, vector);
248
	}
J
Jack Steiner 已提交
249 250 251 252
}

static void uv_send_IPI_allbutself(int vector)
{
253
	unsigned int this_cpu = smp_processor_id();
254
	unsigned int cpu;
J
Jack Steiner 已提交
255

256
	for_each_online_cpu(cpu) {
257 258
		if (cpu != this_cpu)
			uv_send_IPI_one(cpu, vector);
259
	}
J
Jack Steiner 已提交
260 261 262 263
}

static void uv_send_IPI_all(int vector)
{
264
	uv_send_IPI_mask(cpu_online_mask, vector);
J
Jack Steiner 已提交
265 266
}

267 268 269 270 271
static int uv_apic_id_valid(int apicid)
{
	return 1;
}

J
Jack Steiner 已提交
272 273 274 275 276
static int uv_apic_id_registered(void)
{
	return 1;
}

277
static void uv_init_apic_ldr(void)
278 279 280
{
}

281
static int
282
uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
283 284
			  const struct cpumask *andmask,
			  unsigned int *apicid)
M
Mike Travis 已提交
285
{
286
	int unsigned cpu;
M
Mike Travis 已提交
287 288 289 290 291

	/*
	 * We're using fixed IRQ delivery, can only return one phys APIC ID.
	 * May as well be the first.
	 */
292
	for_each_cpu_and(cpu, cpumask, andmask) {
293 294
		if (cpumask_test_cpu(cpu, cpu_online_mask))
			break;
295
	}
296

297
	if (likely(cpu < nr_cpu_ids)) {
298 299 300
		*apicid = per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
		return 0;
	}
301 302

	return -EINVAL;
M
Mike Travis 已提交
303 304
}

305
static unsigned int x2apic_get_apic_id(unsigned long x)
306 307 308 309
{
	unsigned int id;

	WARN_ON(preemptible() && num_online_cpus() > 1);
T
Tejun Heo 已提交
310
	id = x | __this_cpu_read(x2apic_extra_bits);
311 312 313 314

	return id;
}

315
static unsigned long set_apic_id(unsigned int id)
Y
Yinghai Lu 已提交
316 317 318 319 320 321 322 323 324 325 326
{
	unsigned long x;

	/* maskout x2apic_extra_bits ? */
	x = id;
	return x;
}

static unsigned int uv_read_apic_id(void)
{

327
	return x2apic_get_apic_id(apic_read(APIC_ID));
Y
Yinghai Lu 已提交
328 329
}

I
Ingo Molnar 已提交
330
static int uv_phys_pkg_id(int initial_apicid, int index_msb)
J
Jack Steiner 已提交
331
{
332
	return uv_read_apic_id() >> index_msb;
J
Jack Steiner 已提交
333 334 335 336 337 338 339
}

static void uv_send_IPI_self(int vector)
{
	apic_write(APIC_SELF_IPI, vector);
}

340 341 342 343 344
static int uv_probe(void)
{
	return apic == &apic_x2apic_uv_x;
}

345
static struct apic __refdata apic_x2apic_uv_x = {
I
Ingo Molnar 已提交
346 347

	.name				= "UV large system",
348
	.probe				= uv_probe,
I
Ingo Molnar 已提交
349
	.acpi_madt_oem_check		= uv_acpi_madt_oem_check,
350
	.apic_id_valid			= uv_apic_id_valid,
I
Ingo Molnar 已提交
351 352
	.apic_id_registered		= uv_apic_id_registered,

353
	.irq_delivery_mode		= dest_Fixed,
J
Jack Steiner 已提交
354
	.irq_dest_mode			= 0, /* physical */
I
Ingo Molnar 已提交
355

356
	.target_cpus			= online_target_cpus,
357
	.disable_esr			= 0,
358
	.dest_logical			= APIC_DEST_LOGICAL,
I
Ingo Molnar 已提交
359 360 361
	.check_apicid_used		= NULL,
	.check_apicid_present		= NULL,

362
	.vector_allocation_domain	= default_vector_allocation_domain,
I
Ingo Molnar 已提交
363 364 365 366 367
	.init_apic_ldr			= uv_init_apic_ldr,

	.ioapic_phys_id_map		= NULL,
	.setup_apic_routing		= NULL,
	.multi_timer_check		= NULL,
368
	.cpu_present_to_apicid		= default_cpu_present_to_apicid,
I
Ingo Molnar 已提交
369 370
	.apicid_to_cpu_present		= NULL,
	.setup_portio_remap		= NULL,
371
	.check_phys_apicid_present	= default_check_phys_apicid_present,
I
Ingo Molnar 已提交
372
	.enable_apic_mode		= NULL,
I
Ingo Molnar 已提交
373
	.phys_pkg_id			= uv_phys_pkg_id,
I
Ingo Molnar 已提交
374 375
	.mps_oem_check			= NULL,

376
	.get_apic_id			= x2apic_get_apic_id,
I
Ingo Molnar 已提交
377 378 379 380 381 382 383 384 385 386 387
	.set_apic_id			= set_apic_id,
	.apic_id_mask			= 0xFFFFFFFFu,

	.cpu_mask_to_apicid_and		= uv_cpu_mask_to_apicid_and,

	.send_IPI_mask			= uv_send_IPI_mask,
	.send_IPI_mask_allbutself	= uv_send_IPI_mask_allbutself,
	.send_IPI_allbutself		= uv_send_IPI_allbutself,
	.send_IPI_all			= uv_send_IPI_all,
	.send_IPI_self			= uv_send_IPI_self,

388
	.wakeup_secondary_cpu		= uv_wakeup_secondary,
389 390
	.trampoline_phys_low		= DEFAULT_TRAMPOLINE_PHYS_LOW,
	.trampoline_phys_high		= DEFAULT_TRAMPOLINE_PHYS_HIGH,
I
Ingo Molnar 已提交
391 392 393
	.wait_for_init_deassert		= NULL,
	.smp_callin_clear_local_apic	= NULL,
	.inquire_remote_apic		= NULL,
Y
Yinghai Lu 已提交
394 395 396

	.read				= native_apic_msr_read,
	.write				= native_apic_msr_write,
397
	.eoi_write			= native_apic_msr_eoi_write,
Y
Yinghai Lu 已提交
398 399 400 401
	.icr_read			= native_x2apic_icr_read,
	.icr_write			= native_x2apic_icr_write,
	.wait_icr_idle			= native_x2apic_wait_icr_idle,
	.safe_wait_icr_idle		= native_safe_x2apic_wait_icr_idle,
J
Jack Steiner 已提交
402 403
};

404
static __cpuinit void set_x2apic_extra_bits(int pnode)
J
Jack Steiner 已提交
405
{
406
	__this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
J
Jack Steiner 已提交
407 408 409 410 411
}

/*
 * Called on boot cpu.
 */
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
static __init int boot_pnode_to_blade(int pnode)
{
	int blade;

	for (blade = 0; blade < uv_num_possible_blades(); blade++)
		if (pnode == uv_blade_info[blade].pnode)
			return blade;
	BUG();
}

struct redir_addr {
	unsigned long redirect;
	unsigned long alias;
};

#define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT

static __initdata struct redir_addr redir_addrs[] = {
430 431 432
	{UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
	{UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
	{UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
433 434 435 436
};

static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
{
437
	union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
438 439 440 441 442
	union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
	int i;

	for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
		alias.v = uv_read_local_mmr(redir_addrs[i].alias);
443
		if (alias.s.enable && alias.s.base == 0) {
444 445 446 447 448 449
			*size = (1UL << alias.s.m_alias);
			redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
			*base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
			return;
		}
	}
450
	*base = *size = 0;
451 452
}

453 454
enum map_type {map_wb, map_uc};

455 456
static __init void map_high(char *id, unsigned long base, int pshift,
			int bshift, int max_pnode, enum map_type map_type)
457 458 459
{
	unsigned long bytes, paddr;

460 461
	paddr = base << pshift;
	bytes = (1UL << bshift) * (max_pnode + 1);
462 463 464 465 466
	if (!paddr) {
		pr_info("UV: Map %s_HI base address NULL\n", id);
		return;
	}
	pr_info("UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr, paddr + bytes);
467 468 469 470 471
	if (map_type == map_uc)
		init_extra_mapping_uc(paddr, bytes);
	else
		init_extra_mapping_wb(paddr, bytes);
}
472

473 474 475 476 477 478
static __init void map_gru_high(int max_pnode)
{
	union uvh_rh_gam_gru_overlay_config_mmr_u gru;
	int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;

	gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
479
	if (gru.s.enable) {
480
		map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
481 482
		gru_start_paddr = ((u64)gru.s.base << shift);
		gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
483 484
	} else {
		pr_info("UV: GRU disabled\n");
485
	}
486 487
}

488 489 490 491 492 493 494
static __init void map_mmr_high(int max_pnode)
{
	union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
	int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;

	mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
	if (mmr.s.enable)
495
		map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
	else
		pr_info("UV: MMR disabled\n");
}

/*
 * This commonality works because both 0 & 1 versions of the MMIOH OVERLAY
 * and REDIRECT MMR regs are exactly the same on UV3.
 */
struct mmioh_config {
	unsigned long overlay;
	unsigned long redirect;
	char *id;
};

static __initdata struct mmioh_config mmiohs[] = {
	{
		UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR,
		UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR,
		"MMIOH0"
	},
	{
		UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG1_MMR,
		UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG1_MMR,
		"MMIOH1"
	},
};

static __init void map_mmioh_high_uv3(int index, int min_pnode, int max_pnode)
{
	union uv3h_rh_gam_mmioh_overlay_config0_mmr_u overlay;
	unsigned long mmr;
	unsigned long base;
	int i, n, shift, m_io, max_io;
	int nasid, lnasid, fi, li;
	char *id;

	id = mmiohs[index].id;
	overlay.v = uv_read_local_mmr(mmiohs[index].overlay);
	pr_info("UV: %s overlay 0x%lx base:0x%x m_io:%d\n",
		id, overlay.v, overlay.s3.base, overlay.s3.m_io);
	if (!overlay.s3.enable) {
		pr_info("UV: %s disabled\n", id);
		return;
	}

	shift = UV3H_RH_GAM_MMIOH_OVERLAY_CONFIG0_MMR_BASE_SHFT;
	base = (unsigned long)overlay.s3.base;
	m_io = overlay.s3.m_io;
	mmr = mmiohs[index].redirect;
	n = UV3H_RH_GAM_MMIOH_REDIRECT_CONFIG0_MMR_DEPTH;
	min_pnode *= 2;				/* convert to NASID */
	max_pnode *= 2;
	max_io = lnasid = fi = li = -1;

	for (i = 0; i < n; i++) {
		union uv3h_rh_gam_mmioh_redirect_config0_mmr_u redirect;

		redirect.v = uv_read_local_mmr(mmr + i * 8);
		nasid = redirect.s3.nasid;
		if (nasid < min_pnode || max_pnode < nasid)
			nasid = -1;		/* invalid NASID */

		if (nasid == lnasid) {
			li = i;
			if (i != n-1)		/* last entry check */
				continue;
		}

		/* check if we have a cached (or last) redirect to print */
		if (lnasid != -1 || (i == n-1 && nasid != -1))  {
			unsigned long addr1, addr2;
			int f, l;

			if (lnasid == -1) {
				f = l = i;
				lnasid = nasid;
			} else {
				f = fi;
				l = li;
			}
			addr1 = (base << shift) +
				f * (unsigned long)(1 << m_io);
			addr2 = (base << shift) +
				(l + 1) * (unsigned long)(1 << m_io);
			pr_info("UV: %s[%03d..%03d] NASID 0x%04x ADDR 0x%016lx - 0x%016lx\n",
				id, fi, li, lnasid, addr1, addr2);
			if (max_io < l)
				max_io = l;
		}
		fi = li = i;
		lnasid = nasid;
	}

	pr_info("UV: %s base:0x%lx shift:%d M_IO:%d MAX_IO:%d\n",
		id, base, shift, m_io, max_io);

	if (max_io >= 0)
		map_high(id, base, shift, m_io, max_io, map_uc);
594 595
}

596
static __init void map_mmioh_high(int min_pnode, int max_pnode)
597 598
{
	union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
599 600
	unsigned long mmr, base;
	int shift, enable, m_io, n_io;
601

602 603 604 605 606
	if (is_uv3_hub()) {
		/* Map both MMIOH Regions */
		map_mmioh_high_uv3(0, min_pnode, max_pnode);
		map_mmioh_high_uv3(1, min_pnode, max_pnode);
		return;
607
	}
608 609 610 611 612 613 614 615 616 617 618

	if (is_uv1_hub()) {
		mmr = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
		shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
		mmioh.v = uv_read_local_mmr(mmr);
		enable = !!mmioh.s1.enable;
		base = mmioh.s1.base;
		m_io = mmioh.s1.m_io;
		n_io = mmioh.s1.n_io;
	} else if (is_uv2_hub()) {
		mmr = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR;
619
		shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
		mmioh.v = uv_read_local_mmr(mmr);
		enable = !!mmioh.s2.enable;
		base = mmioh.s2.base;
		m_io = mmioh.s2.m_io;
		n_io = mmioh.s2.n_io;
	} else
		return;

	if (enable) {
		max_pnode &= (1 << n_io) - 1;
		pr_info(
		    "UV: base:0x%lx shift:%d N_IO:%d M_IO:%d max_pnode:0x%x\n",
			base, shift, m_io, n_io, max_pnode);
		map_high("MMIOH", base, shift, m_io, max_pnode, map_uc);
	} else {
		pr_info("UV: MMIOH disabled\n");
636
	}
637 638
}

J
Jack Steiner 已提交
639 640 641 642 643 644
static __init void map_low_mmrs(void)
{
	init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
	init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
}

645 646
static __init void uv_rtc_init(void)
{
R
Russ Anderson 已提交
647 648
	long status;
	u64 ticks_per_sec;
649

R
Russ Anderson 已提交
650 651 652
	status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
					&ticks_per_sec);
	if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
653 654 655 656 657 658 659 660 661
		printk(KERN_WARNING
			"unable to determine platform RTC clock frequency, "
			"guessing.\n");
		/* BIOS gives wrong value for clock freq. so guess */
		sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
	} else
		sn_rtc_cycles_per_second = ticks_per_sec;
}

662 663 664 665 666 667 668 669 670 671 672
/*
 * percpu heartbeat timer
 */
static void uv_heartbeat(unsigned long ignored)
{
	struct timer_list *timer = &uv_hub_info->scir.timer;
	unsigned char bits = uv_hub_info->scir.state;

	/* flip heartbeat bit */
	bits ^= SCIR_CPU_HEARTBEAT;

673 674
	/* is this cpu idle? */
	if (idle_cpu(raw_smp_processor_id()))
675 676 677 678 679 680 681 682
		bits &= ~SCIR_CPU_ACTIVITY;
	else
		bits |= SCIR_CPU_ACTIVITY;

	/* update system controller interface reg */
	uv_set_scir_bits(bits);

	/* enable next timer period */
683
	mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
684 685 686 687
}

static void __cpuinit uv_heartbeat_enable(int cpu)
{
688
	while (!uv_cpu_hub_info(cpu)->scir.enabled) {
689 690 691 692 693 694 695 696
		struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;

		uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
		setup_timer(timer, uv_heartbeat, cpu);
		timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
		add_timer_on(timer, cpu);
		uv_cpu_hub_info(cpu)->scir.enabled = 1;

697 698 699
		/* also ensure that boot cpu is enabled */
		cpu = 0;
	}
700 701
}

702
#ifdef CONFIG_HOTPLUG_CPU
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
static void __cpuinit uv_heartbeat_disable(int cpu)
{
	if (uv_cpu_hub_info(cpu)->scir.enabled) {
		uv_cpu_hub_info(cpu)->scir.enabled = 0;
		del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
	}
	uv_set_cpu_scir_bits(cpu, 0xff);
}

/*
 * cpu hotplug notifier
 */
static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
				       unsigned long action, void *hcpu)
{
	long cpu = (long)hcpu;

	switch (action) {
	case CPU_ONLINE:
		uv_heartbeat_enable(cpu);
		break;
	case CPU_DOWN_PREPARE:
		uv_heartbeat_disable(cpu);
		break;
	default:
		break;
	}
	return NOTIFY_OK;
}

static __init void uv_scir_register_cpu_notifier(void)
{
	hotcpu_notifier(uv_scir_cpu_notify, 0);
}

#else /* !CONFIG_HOTPLUG_CPU */

static __init void uv_scir_register_cpu_notifier(void)
{
}

static __init int uv_init_heartbeat(void)
{
	int cpu;

	if (is_uv_system())
		for_each_online_cpu(cpu)
			uv_heartbeat_enable(cpu);
	return 0;
}

late_initcall(uv_init_heartbeat);

#endif /* !CONFIG_HOTPLUG_CPU */

758 759
/* Direct Legacy VGA I/O traffic to designated IOH */
int uv_set_vga_state(struct pci_dev *pdev, bool decode,
760
		      unsigned int command_bits, u32 flags)
761 762 763
{
	int domain, bus, rc;

764 765
	PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
			pdev->devfn, decode, command_bits, flags);
766

767
	if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
768 769 770 771 772 773 774 775 776 777 778 779 780 781
		return 0;

	if ((command_bits & PCI_COMMAND_IO) == 0)
		return 0;

	domain = pci_domain_nr(pdev->bus);
	bus = pdev->bus->number;

	rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
	PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);

	return rc;
}

782 783
/*
 * Called on each cpu to initialize the per_cpu UV data area.
784
 * FIXME: hotplug not supported yet
785 786 787 788 789 790 791 792 793 794 795 796 797
 */
void __cpuinit uv_cpu_init(void)
{
	/* CPU 0 initilization will be done via uv_system_init. */
	if (!uv_blade_info)
		return;

	uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;

	if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
		set_x2apic_extra_bits(uv_hub_info->pnode);
}

798 799 800
/*
 * When NMI is received, print a stack trace.
 */
801
int uv_handle_nmi(unsigned int reason, struct pt_regs *regs)
802
{
803 804 805
	unsigned long real_uv_nmi;
	int bid;

806
	/*
807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
	 * Each blade has an MMR that indicates when an NMI has been sent
	 * to cpus on the blade. If an NMI is detected, atomically
	 * clear the MMR and update a per-blade NMI count used to
	 * cause each cpu on the blade to notice a new NMI.
	 */
	bid = uv_numa_blade_id();
	real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);

	if (unlikely(real_uv_nmi)) {
		spin_lock(&uv_blade_info[bid].nmi_lock);
		real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
		if (real_uv_nmi) {
			uv_blade_info[bid].nmi_count++;
			uv_write_local_mmr(UVH_NMI_MMR_CLEAR, UV_NMI_PENDING_MASK);
		}
		spin_unlock(&uv_blade_info[bid].nmi_lock);
	}

	if (likely(__get_cpu_var(cpu_last_nmi_count) == uv_blade_info[bid].nmi_count))
826
		return NMI_DONE;
827 828 829 830 831 832

	__get_cpu_var(cpu_last_nmi_count) = uv_blade_info[bid].nmi_count;

	/*
	 * Use a lock so only one cpu prints at a time.
	 * This prevents intermixed output.
833 834
	 */
	spin_lock(&uv_nmi_lock);
835
	pr_info("UV NMI stack dump cpu %u:\n", smp_processor_id());
836 837 838
	dump_stack();
	spin_unlock(&uv_nmi_lock);

839
	return NMI_HANDLED;
840 841 842 843
}

void uv_register_nmi_notifier(void)
{
844
	if (register_nmi_handler(NMI_UNKNOWN, uv_handle_nmi, 0, "uv"))
845 846 847 848 849 850 851 852 853 854 855 856 857 858
		printk(KERN_WARNING "UV NMI handler failed to register\n");
}

void uv_nmi_init(void)
{
	unsigned int value;

	/*
	 * Unmask NMI on all cpus
	 */
	value = apic_read(APIC_LVT1) | APIC_DM_NMI;
	value &= ~APIC_LVT_MASKED;
	apic_write(APIC_LVT1, value);
}
859 860

void __init uv_system_init(void)
J
Jack Steiner 已提交
861
{
862
	union uvh_rh_gam_config_mmr_u  m_n_config;
863 864
	union uvh_node_id_u node_id;
	unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
865 866
	int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
	int gnode_extra, min_pnode = 999999, max_pnode = -1;
867
	unsigned long mmr_base, present, paddr;
868 869 870 871
	unsigned short pnode_mask;
	char *hub = (is_uv1_hub() ? "UV1" :
		    (is_uv2_hub() ? "UV2" :
				    "UV3"));
J
Jack Steiner 已提交
872

873
	pr_info("UV: Found %s hub\n", hub);
J
Jack Steiner 已提交
874 875
	map_low_mmrs();

876
	m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
877 878
	m_val = m_n_config.s.m_skt;
	n_val = m_n_config.s.n_skt;
879
	pnode_mask = (1 << n_val) - 1;
J
Jack Steiner 已提交
880 881 882
	mmr_base =
	    uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
	    ~UV_MMR_ENABLE;
883

884 885 886
	node_id.v = uv_read_local_mmr(UVH_NODE_ID);
	gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
	gnode_upper = ((unsigned long)gnode_extra  << m_val);
887 888
	pr_info("UV: N:%d M:%d pnode_mask:0x%x gnode_upper/extra:0x%lx/0x%x\n",
			n_val, m_val, pnode_mask, gnode_upper, gnode_extra);
889

890
	pr_info("UV: global MMR base 0x%lx\n", mmr_base);
J
Jack Steiner 已提交
891

892 893 894
	for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
		uv_possible_blades +=
		  hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
895 896

	/* uv_num_possible_blades() is really the hub count */
897
	pr_info("UV: Found %d blades, %d hubs\n",
898 899 900
			is_uv1_hub() ? uv_num_possible_blades() :
			(uv_num_possible_blades() + 1) / 2,
			uv_num_possible_blades());
J
Jack Steiner 已提交
901 902

	bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
903
	uv_blade_info = kzalloc(bytes, GFP_KERNEL);
904
	BUG_ON(!uv_blade_info);
905

906 907
	for (blade = 0; blade < uv_num_possible_blades(); blade++)
		uv_blade_info[blade].memory_nid = -1;
J
Jack Steiner 已提交
908

909 910
	get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);

J
Jack Steiner 已提交
911
	bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
912
	uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
913
	BUG_ON(!uv_node_to_blade);
J
Jack Steiner 已提交
914 915 916
	memset(uv_node_to_blade, 255, bytes);

	bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
917
	uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
918
	BUG_ON(!uv_cpu_to_blade);
J
Jack Steiner 已提交
919 920
	memset(uv_cpu_to_blade, 255, bytes);

921 922 923 924 925 926
	blade = 0;
	for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
		present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
		for (j = 0; j < 64; j++) {
			if (!test_bit(j, &present))
				continue;
927
			pnode = (i * 64 + j) & pnode_mask;
928
			uv_blade_info[blade].pnode = pnode;
929
			uv_blade_info[blade].nr_possible_cpus = 0;
J
Jack Steiner 已提交
930
			uv_blade_info[blade].nr_online_cpus = 0;
931
			spin_lock_init(&uv_blade_info[blade].nmi_lock);
932
			min_pnode = min(pnode, min_pnode);
933
			max_pnode = max(pnode, max_pnode);
934
			blade++;
J
Jack Steiner 已提交
935
		}
936
	}
J
Jack Steiner 已提交
937

938
	uv_bios_init();
939 940
	uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
			    &sn_region_size, &system_serial_number);
941 942
	uv_rtc_init();

943
	for_each_present_cpu(cpu) {
944 945
		int apicid = per_cpu(x86_cpu_to_apicid, cpu);

946
		nid = cpu_to_node(cpu);
947 948 949
		/*
		 * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
		 */
950
		uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
951
		uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
952 953
		uv_cpu_hub_info(cpu)->hub_revision = uv_hub_info->hub_revision;

954 955 956 957
		uv_cpu_hub_info(cpu)->m_shift = 64 - m_val;
		uv_cpu_hub_info(cpu)->n_lshift = is_uv2_1_hub() ?
				(m_val == 40 ? 40 : 39) : m_val;

958
		pnode = uv_apicid_to_pnode(apicid);
959 960 961 962
		blade = boot_pnode_to_blade(pnode);
		lcpu = uv_blade_info[blade].nr_possible_cpus;
		uv_blade_info[blade].nr_possible_cpus++;

963 964 965
		/* Any node on the blade, else will contain -1. */
		uv_blade_info[blade].memory_nid = nid;

966
		uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
967
		uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
968
		uv_cpu_hub_info(cpu)->m_val = m_val;
969
		uv_cpu_hub_info(cpu)->n_val = n_val;
J
Jack Steiner 已提交
970 971
		uv_cpu_hub_info(cpu)->numa_blade_id = blade;
		uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
972
		uv_cpu_hub_info(cpu)->pnode = pnode;
973
		uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
974
		uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
975
		uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
J
Jack Steiner 已提交
976
		uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
977
		uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
978
		uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
J
Jack Steiner 已提交
979 980 981
		uv_node_to_blade[nid] = blade;
		uv_cpu_to_blade[cpu] = blade;
	}
982

983 984 985 986 987
	/* Add blade/pnode info for nodes without cpus */
	for_each_online_node(nid) {
		if (uv_node_to_blade[nid] >= 0)
			continue;
		paddr = node_start_pfn(nid) << PAGE_SHIFT;
988
		pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
989 990 991 992
		blade = boot_pnode_to_blade(pnode);
		uv_node_to_blade[nid] = blade;
	}

993
	map_gru_high(max_pnode);
994
	map_mmr_high(max_pnode);
995
	map_mmioh_high(min_pnode, max_pnode);
J
Jack Steiner 已提交
996

997
	uv_cpu_init();
998
	uv_scir_register_cpu_notifier();
999
	uv_register_nmi_notifier();
1000
	proc_mkdir("sgi_uv", NULL);
1001 1002 1003

	/* register Legacy VGA I/O redirection handler */
	pci_register_set_vga_state(uv_set_vga_state);
C
Cliff Wickman 已提交
1004 1005 1006 1007 1008 1009 1010

	/*
	 * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
	 * EFI is not enabled in the kdump kernel.
	 */
	if (is_kdump_kernel())
		reboot_type = BOOT_ACPI;
J
Jack Steiner 已提交
1011
}
1012 1013

apic_driver(apic_x2apic_uv_x);