intel_display.c 196.4 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27
#include <linux/dmi.h>
28 29
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
30
#include <linux/i2c.h>
31
#include <linux/kernel.h>
32
#include <linux/slab.h>
33
#include <linux/vgaarb.h>
34
#include <drm/drm_edid.h>
J
Jesse Barnes 已提交
35 36 37 38
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
39
#include "i915_trace.h"
40
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
41
#include "drm_crtc_helper.h"
42
#include <linux/dma_remapping.h>
J
Jesse Barnes 已提交
43

44 45
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

46
bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
47
static void intel_increase_pllclock(struct drm_crtc *crtc);
48
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
49 50

typedef struct {
51 52 53 54 55 56 57 58 59
	/* given values */
	int n;
	int m1, m2;
	int p1, p2;
	/* derived values */
	int	dot;
	int	vco;
	int	m;
	int	p;
J
Jesse Barnes 已提交
60 61 62
} intel_clock_t;

typedef struct {
63
	int	min, max;
J
Jesse Barnes 已提交
64 65 66
} intel_range_t;

typedef struct {
67 68
	int	dot_limit;
	int	p2_slow, p2_fast;
J
Jesse Barnes 已提交
69 70 71
} intel_p2_t;

#define INTEL_P2_NUM		      2
72 73
typedef struct intel_limit intel_limit_t;
struct intel_limit {
74 75 76
	intel_range_t   dot, vco, n, m, m1, m2, p, p1;
	intel_p2_t	    p2;
	bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77
			int, int, intel_clock_t *, intel_clock_t *);
78
};
J
Jesse Barnes 已提交
79

J
Jesse Barnes 已提交
80 81 82
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

83 84
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
85 86
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock);
87 88
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
89 90
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);
J
Jesse Barnes 已提交
91

92 93
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
94 95
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock);
96
static bool
97
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
98 99
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock);
100

101 102 103 104 105
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock);

106 107 108
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
109 110 111 112 113
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
114 115
}

116
static const intel_limit_t intel_limits_i8xx_dvo = {
117 118 119 120 121 122 123 124
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 2, .max = 33 },
125 126
	.p2 = { .dot_limit = 165000,
		.p2_slow = 4, .p2_fast = 2 },
127
	.find_pll = intel_find_best_PLL,
128 129 130
};

static const intel_limit_t intel_limits_i8xx_lvds = {
131 132 133 134 135 136 137 138
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 930000, .max = 1400000 },
	.n = { .min = 3, .max = 16 },
	.m = { .min = 96, .max = 140 },
	.m1 = { .min = 18, .max = 26 },
	.m2 = { .min = 6, .max = 16 },
	.p = { .min = 4, .max = 128 },
	.p1 = { .min = 1, .max = 6 },
139 140
	.p2 = { .dot_limit = 165000,
		.p2_slow = 14, .p2_fast = 7 },
141
	.find_pll = intel_find_best_PLL,
142
};
143

144
static const intel_limit_t intel_limits_i9xx_sdvo = {
145 146 147 148 149 150 151 152
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
153 154
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
155
	.find_pll = intel_find_best_PLL,
156 157 158
};

static const intel_limit_t intel_limits_i9xx_lvds = {
159 160 161 162 163 164 165 166
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1400000, .max = 2800000 },
	.n = { .min = 1, .max = 6 },
	.m = { .min = 70, .max = 120 },
	.m1 = { .min = 10, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 7, .max = 98 },
	.p1 = { .min = 1, .max = 8 },
167 168
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 7 },
169
	.find_pll = intel_find_best_PLL,
170 171
};

172

173
static const intel_limit_t intel_limits_g4x_sdvo = {
174 175 176 177 178 179 180 181 182 183 184
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 1, .max = 3},
	.p2 = { .dot_limit = 270000,
		.p2_slow = 10,
		.p2_fast = 10
185
	},
186
	.find_pll = intel_g4x_find_best_PLL,
187 188 189
};

static const intel_limit_t intel_limits_g4x_hdmi = {
190 191 192 193 194 195 196 197 198 199
	.dot = { .min = 22000, .max = 400000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 4 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 16, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8},
	.p2 = { .dot_limit = 165000,
		.p2_slow = 10, .p2_fast = 5 },
200
	.find_pll = intel_g4x_find_best_PLL,
201 202 203
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
204 205 206 207 208 209 210 211 212 213
	.dot = { .min = 20000, .max = 115000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 14, .p2_fast = 14
214
	},
215
	.find_pll = intel_g4x_find_best_PLL,
216 217 218
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
219 220 221 222 223 224 225 226 227 228
	.dot = { .min = 80000, .max = 224000 },
	.vco = { .min = 1750000, .max = 3500000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 104, .max = 138 },
	.m1 = { .min = 17, .max = 23 },
	.m2 = { .min = 5, .max = 11 },
	.p = { .min = 14, .max = 42 },
	.p1 = { .min = 2, .max = 6 },
	.p2 = { .dot_limit = 0,
		.p2_slow = 7, .p2_fast = 7
229
	},
230
	.find_pll = intel_g4x_find_best_PLL,
231 232 233
};

static const intel_limit_t intel_limits_g4x_display_port = {
234 235 236 237 238 239 240 241 242
	.dot = { .min = 161670, .max = 227000 },
	.vco = { .min = 1750000, .max = 3500000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 97, .max = 108 },
	.m1 = { .min = 0x10, .max = 0x12 },
	.m2 = { .min = 0x05, .max = 0x06 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
243
		.p2_slow = 10, .p2_fast = 10 },
244
	.find_pll = intel_find_pll_g4x_dp,
245 246
};

247
static const intel_limit_t intel_limits_pineview_sdvo = {
248 249
	.dot = { .min = 20000, .max = 400000},
	.vco = { .min = 1700000, .max = 3500000 },
250
	/* Pineview's Ncounter is a ring counter */
251 252
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
253
	/* Pineview only has one combined m divider, which we treat as m2. */
254 255 256 257
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
258 259
	.p2 = { .dot_limit = 200000,
		.p2_slow = 10, .p2_fast = 5 },
260
	.find_pll = intel_find_best_PLL,
261 262
};

263
static const intel_limit_t intel_limits_pineview_lvds = {
264 265 266 267 268 269 270 271
	.dot = { .min = 20000, .max = 400000 },
	.vco = { .min = 1700000, .max = 3500000 },
	.n = { .min = 3, .max = 6 },
	.m = { .min = 2, .max = 256 },
	.m1 = { .min = 0, .max = 0 },
	.m2 = { .min = 0, .max = 254 },
	.p = { .min = 7, .max = 112 },
	.p1 = { .min = 1, .max = 8 },
272 273
	.p2 = { .dot_limit = 112000,
		.p2_slow = 14, .p2_fast = 14 },
274
	.find_pll = intel_find_best_PLL,
275 276
};

277 278 279 280 281
/* Ironlake / Sandybridge
 *
 * We calculate clock using (register_value + 2) for N/M1/M2, so here
 * the range value for them is (actual_value - 2).
 */
282
static const intel_limit_t intel_limits_ironlake_dac = {
283 284 285 286 287 288 289 290 291 292
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 5 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 5, .max = 80 },
	.p1 = { .min = 1, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 10, .p2_fast = 5 },
293
	.find_pll = intel_g4x_find_best_PLL,
294 295
};

296
static const intel_limit_t intel_limits_ironlake_single_lvds = {
297 298 299 300 301 302 303 304 305 306
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 118 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
307 308 309 310
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
311 312 313 314 315 316 317 318 319 320
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 127 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 56 },
	.p1 = { .min = 2, .max = 8 },
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
321 322 323
	.find_pll = intel_g4x_find_best_PLL,
};

324
/* LVDS 100mhz refclk limits. */
325
static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
326 327 328 329 330 331 332
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 2 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 28, .max = 112 },
333
	.p1 = { .min = 2, .max = 8 },
334 335
	.p2 = { .dot_limit = 225000,
		.p2_slow = 14, .p2_fast = 14 },
336 337 338 339
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
340 341 342 343 344 345 346
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000 },
	.n = { .min = 1, .max = 3 },
	.m = { .min = 79, .max = 126 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 14, .max = 42 },
347
	.p1 = { .min = 2, .max = 6 },
348 349
	.p2 = { .dot_limit = 225000,
		.p2_slow = 7, .p2_fast = 7 },
350 351 352 353
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
354 355 356 357 358 359 360 361 362
	.dot = { .min = 25000, .max = 350000 },
	.vco = { .min = 1760000, .max = 3510000},
	.n = { .min = 1, .max = 2 },
	.m = { .min = 81, .max = 90 },
	.m1 = { .min = 12, .max = 22 },
	.m2 = { .min = 5, .max = 9 },
	.p = { .min = 10, .max = 20 },
	.p1 = { .min = 1, .max = 2},
	.p2 = { .dot_limit = 0,
363
		.p2_slow = 10, .p2_fast = 10 },
364
	.find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
365 366
};

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
static const intel_limit_t intel_limits_vlv_dac = {
	.dot = { .min = 25000, .max = 270000 },
	.vco = { .min = 4000000, .max = 6000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 22, .max = 450 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_hdmi = {
	.dot = { .min = 20000, .max = 165000 },
	.vco = { .min = 5994000, .max = 4000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

static const intel_limit_t intel_limits_vlv_dp = {
	.dot = { .min = 162000, .max = 270000 },
	.vco = { .min = 5994000, .max = 4000000 },
	.n = { .min = 1, .max = 7 },
	.m = { .min = 60, .max = 300 }, /* guess */
	.m1 = { .min = 2, .max = 3 },
	.m2 = { .min = 11, .max = 156 },
	.p = { .min = 10, .max = 30 },
	.p1 = { .min = 2, .max = 3 },
	.p2 = { .dot_limit = 270000,
		.p2_slow = 2, .p2_fast = 20 },
	.find_pll = intel_vlv_find_best_pll,
};

J
Jesse Barnes 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433
u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
{
	unsigned long flags;
	u32 val = 0;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO read wait timed out\n");
		goto out_unlock;
	}
	val = I915_READ(DPIO_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return val;
}

434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
			     u32 val)
{
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
		DRM_ERROR("DPIO idle wait timed out\n");
		goto out_unlock;
	}

	I915_WRITE(DPIO_DATA, val);
	I915_WRITE(DPIO_REG, reg);
	I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
		   DPIO_BYTE);
	if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
		DRM_ERROR("DPIO write wait timed out\n");

out_unlock:
       spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
}

J
Jesse Barnes 已提交
456 457 458 459 460 461 462 463 464 465 466
static void vlv_init_dpio(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Reset the DPIO config */
	I915_WRITE(DPIO_CTL, 0);
	POSTING_READ(DPIO_CTL);
	I915_WRITE(DPIO_CTL, 1);
	POSTING_READ(DPIO_CTL);
}

467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
{
	DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
	return 1;
}

static const struct dmi_system_id intel_dual_link_lvds[] = {
	{
		.callback = intel_dual_link_lvds_callback,
		.ident = "Apple MacBook Pro (Core i5/i7 Series)",
		.matches = {
			DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
			DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
		},
	},
	{ }	/* terminating entry */
};

485 486 487 488 489
static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
			      unsigned int reg)
{
	unsigned int val;

490 491 492 493
	/* use the module option value if specified */
	if (i915_lvds_channel_mode > 0)
		return i915_lvds_channel_mode == 2;

494 495 496
	if (dmi_check_system(intel_dual_link_lvds))
		return true;

497 498 499 500 501 502 503 504 505
	if (dev_priv->lvds_val)
		val = dev_priv->lvds_val;
	else {
		/* BIOS should set the proper LVDS register value at boot, but
		 * in reality, it doesn't set the value when the lid is closed;
		 * we need to check "the value to be set" in VBT when LVDS
		 * register is uninitialized.
		 */
		val = I915_READ(reg);
506
		if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
507 508 509 510 511 512
			val = dev_priv->bios_lvds_val;
		dev_priv->lvds_val = val;
	}
	return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
}

513 514
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
515
{
516 517
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
518
	const intel_limit_t *limit;
519 520

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
521
		if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
522
			/* LVDS dual channel */
523
			if (refclk == 100000)
524 525 526 527
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
528
			if (refclk == 100000)
529 530 531 532 533
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
534 535
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
536
	else
537
		limit = &intel_limits_ironlake_dac;
538 539 540 541

	return limit;
}

542 543 544 545 546 547 548
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
549
		if (is_dual_link_lvds(dev_priv, LVDS))
550
			/* LVDS with dual channel */
551
			limit = &intel_limits_g4x_dual_channel_lvds;
552 553
		else
			/* LVDS with dual channel */
554
			limit = &intel_limits_g4x_single_channel_lvds;
555 556
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
557
		limit = &intel_limits_g4x_hdmi;
558
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
559
		limit = &intel_limits_g4x_sdvo;
560
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
561
		limit = &intel_limits_g4x_display_port;
562
	} else /* The option is for other outputs */
563
		limit = &intel_limits_i9xx_sdvo;
564 565 566 567

	return limit;
}

568
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
569 570 571 572
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

573
	if (HAS_PCH_SPLIT(dev))
574
		limit = intel_ironlake_limit(crtc, refclk);
575
	else if (IS_G4X(dev)) {
576
		limit = intel_g4x_limit(crtc);
577
	} else if (IS_PINEVIEW(dev)) {
578
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
579
			limit = &intel_limits_pineview_lvds;
580
		else
581
			limit = &intel_limits_pineview_sdvo;
582 583 584 585 586 587 588
	} else if (IS_VALLEYVIEW(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
			limit = &intel_limits_vlv_dac;
		else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
			limit = &intel_limits_vlv_hdmi;
		else
			limit = &intel_limits_vlv_dp;
589 590 591 592 593
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
594 595
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
596
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
597
		else
598
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
599 600 601 602
	}
	return limit;
}

603 604
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
605
{
606 607 608 609 610 611 612 613
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
614 615
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
616 617
		return;
	}
J
Jesse Barnes 已提交
618 619 620 621 622 623 624 625 626
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
627
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
628
{
629 630 631 632 633 634 635 636 637
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->base.crtc == crtc && encoder->type == type)
			return true;

	return false;
J
Jesse Barnes 已提交
638 639
}

640
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
641 642 643 644 645
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

646 647 648
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
649 650
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
651
		INTELPllInvalid("p1 out of range\n");
J
Jesse Barnes 已提交
652
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
653
		INTELPllInvalid("p out of range\n");
J
Jesse Barnes 已提交
654
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
655
		INTELPllInvalid("m2 out of range\n");
J
Jesse Barnes 已提交
656
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
657
		INTELPllInvalid("m1 out of range\n");
658
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
659
		INTELPllInvalid("m1 <= m2\n");
J
Jesse Barnes 已提交
660
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
661
		INTELPllInvalid("m out of range\n");
J
Jesse Barnes 已提交
662
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
663
		INTELPllInvalid("n out of range\n");
J
Jesse Barnes 已提交
664
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
665
		INTELPllInvalid("vco out of range\n");
J
Jesse Barnes 已提交
666 667 668 669
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
670
		INTELPllInvalid("dot out of range\n");
J
Jesse Barnes 已提交
671 672 673 674

	return true;
}

675 676
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
677 678
		    int target, int refclk, intel_clock_t *match_clock,
		    intel_clock_t *best_clock)
679

J
Jesse Barnes 已提交
680 681 682 683 684 685
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

686
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
687
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
688 689 690 691 692 693
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
694
		if (is_dual_link_lvds(dev_priv, LVDS))
J
Jesse Barnes 已提交
695 696 697 698 699 700 701 702 703 704
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

705
	memset(best_clock, 0, sizeof(*best_clock));
J
Jesse Barnes 已提交
706

707 708 709 710
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
711 712
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
713 714 715 716 717
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
718 719
					int this_err;

720
					intel_clock(dev, refclk, &clock);
721 722
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
723
						continue;
724 725 726
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
J
Jesse Barnes 已提交
727 728 729 730 731 732 733 734 735 736 737 738 739 740

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

741 742
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
743 744
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
745 746 747 748 749 750
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
751 752
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
753 754 755
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
756 757
		int lvds_reg;

758
		if (HAS_PCH_SPLIT(dev))
759 760 761 762
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
763 764 765 766 767 768 769 770 771 772 773 774 775
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
776
	/* based on hardware requirement, prefer smaller n to precision */
777
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
778
		/* based on hardware requirement, prefere larger m1,m2 */
779 780 781 782 783 784 785 786
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

787
					intel_clock(dev, refclk, &clock);
788 789
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
790
						continue;
791 792 793
					if (match_clock &&
					    clock.p != match_clock->p)
						continue;
794 795

					this_err = abs(clock.dot - target);
796 797 798 799 800 801 802 803 804 805
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
806 807 808
	return found;
}

809
static bool
810
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
811 812
			   int target, int refclk, intel_clock_t *match_clock,
			   intel_clock_t *best_clock)
813 814 815
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
816

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

835 836 837
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
838 839
		      int target, int refclk, intel_clock_t *match_clock,
		      intel_clock_t *best_clock)
840
{
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
861
}
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
static bool
intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *match_clock,
			intel_clock_t *best_clock)
{
	u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
	u32 m, n, fastclk;
	u32 updrate, minupdate, fracbits, p;
	unsigned long bestppm, ppm, absppm;
	int dotclk, flag;

	dotclk = target * 1000;
	bestppm = 1000000;
	ppm = absppm = 0;
	fastclk = dotclk / (2*100);
	updrate = 0;
	minupdate = 19200;
	fracbits = 1;
	n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
	bestm1 = bestm2 = bestp1 = bestp2 = 0;

	/* based on hardware requirement, prefer smaller n to precision */
	for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
		updrate = refclk / n;
		for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
			for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
				if (p2 > 10)
					p2 = p2 - 1;
				p = p1 * p2;
				/* based on hardware requirement, prefer bigger m1,m2 values */
				for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
					m2 = (((2*(fastclk * p * n / m1 )) +
					       refclk) / (2*refclk));
					m = m1 * m2;
					vco = updrate * m;
					if (vco >= limit->vco.min && vco < limit->vco.max) {
						ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
						absppm = (ppm > 0) ? ppm : (-ppm);
						if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
							bestppm = 0;
							flag = 1;
						}
						if (absppm < bestppm - 10) {
							bestppm = absppm;
							flag = 1;
						}
						if (flag) {
							bestn = n;
							bestm1 = m1;
							bestm2 = m2;
							bestp1 = p1;
							bestp2 = p2;
							flag = 0;
						}
					}
				}
			}
		}
	}
	best_clock->n = bestn;
	best_clock->m1 = bestm1;
	best_clock->m2 = bestm2;
	best_clock->p1 = bestp1;
	best_clock->p2 = bestp2;

	return true;
}
929

930 931 932 933 934 935 936 937 938 939 940
static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 frame, frame_reg = PIPEFRAME(pipe);

	frame = I915_READ(frame_reg);

	if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

941 942 943 944 945 946 947 948 949
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
950
{
951
	struct drm_i915_private *dev_priv = dev->dev_private;
952
	int pipestat_reg = PIPESTAT(pipe);
953

954 955 956 957 958
	if (INTEL_INFO(dev)->gen >= 5) {
		ironlake_wait_for_vblank(dev, pipe);
		return;
	}

959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

975
	/* Wait for vblank interrupt bit to set */
976 977 978
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
979 980 981
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

982 983
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
984 985 986 987 988 989 990
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
991 992 993 994 995 996
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
997
 *
998
 */
999
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
1000 1001
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1002 1003

	if (INTEL_INFO(dev)->gen >= 4) {
1004
		int reg = PIPECONF(pipe);
1005 1006

		/* Wait for the Pipe State to go off */
1007 1008
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
1009 1010
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	} else {
1011
		u32 last_line, line_mask;
1012
		int reg = PIPEDSL(pipe);
1013 1014
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

1015 1016 1017 1018 1019
		if (IS_GEN2(dev))
			line_mask = DSL_LINEMASK_GEN2;
		else
			line_mask = DSL_LINEMASK_GEN3;

1020 1021
		/* Wait for the display line to settle */
		do {
1022
			last_line = I915_READ(reg) & line_mask;
1023
			mdelay(5);
1024
		} while (((I915_READ(reg) & line_mask) != last_line) &&
1025 1026 1027 1028
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	}
J
Jesse Barnes 已提交
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
static const char *state_string(bool enabled)
{
	return enabled ? "on" : "off";
}

/* Only for pre-ILK configs */
static void assert_pll(struct drm_i915_private *dev_priv,
		       enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

	reg = DPLL(pipe);
	val = I915_READ(reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PLL state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_pll_enabled(d, p) assert_pll(d, p, true)
#define assert_pll_disabled(d, p) assert_pll(d, p, false)

1054 1055
/* For ILK+ */
static void assert_pch_pll(struct drm_i915_private *dev_priv,
1056 1057 1058
			   struct intel_pch_pll *pll,
			   struct intel_crtc *crtc,
			   bool state)
1059 1060 1061 1062
{
	u32 val;
	bool cur_state;

E
Eugeni Dodonov 已提交
1063 1064 1065 1066 1067
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
		return;
	}

1068 1069
	if (WARN (!pll,
		  "asserting PCH PLL %s with no PLL\n", state_string(state)))
1070 1071
		return;

1072 1073 1074 1075 1076 1077 1078 1079
	val = I915_READ(pll->pll_reg);
	cur_state = !!(val & DPLL_VCO_ENABLE);
	WARN(cur_state != state,
	     "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
	     pll->pll_reg, state_string(state), state_string(cur_state), val);

	/* Make sure the selected PLL is correctly attached to the transcoder */
	if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
1080 1081 1082
		u32 pch_dpll;

		pch_dpll = I915_READ(PCH_DPLL_SEL);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
		cur_state = pll->pll_reg == _PCH_DPLL_B;
		if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
			  "PLL[%d] not attached to this transcoder %d: %08x\n",
			  cur_state, crtc->pipe, pch_dpll)) {
			cur_state = !!(val >> (4*crtc->pipe + 3));
			WARN(cur_state != state,
			     "PLL[%d] not %s on this transcoder %d: %08x\n",
			     pll->pll_reg == _PCH_DPLL_B,
			     state_string(state),
			     crtc->pipe,
			     val);
		}
1095
	}
1096
}
1097 1098
#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1099 1100 1101 1102 1103 1104 1105 1106

static void assert_fdi_tx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
	if (IS_HASWELL(dev_priv->dev)) {
		/* On Haswell, DDI is used instead of FDI_TX_CTL */
		reg = DDI_FUNC_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
	} else {
		reg = FDI_TX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_TX_ENABLE);
	}
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	WARN(cur_state != state,
	     "FDI TX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)

static void assert_fdi_rx(struct drm_i915_private *dev_priv,
			  enum pipe pipe, bool state)
{
	int reg;
	u32 val;
	bool cur_state;

1131 1132 1133 1134 1135 1136 1137 1138
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
			DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
			return;
	} else {
		reg = FDI_RX_CTL(pipe);
		val = I915_READ(reg);
		cur_state = !!(val & FDI_RX_ENABLE);
	}
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	WARN(cur_state != state,
	     "FDI RX state assertion failure (expected %s, current %s)\n",
	     state_string(state), state_string(cur_state));
}
#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)

static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

	/* ILK FDI PLL is always enabled */
	if (dev_priv->info->gen == 5)
		return;

1156 1157 1158 1159
	/* On Haswell, DDI ports are responsible for the FDI PLL setup */
	if (IS_HASWELL(dev_priv->dev))
		return;

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	reg = FDI_TX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
}

static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1171 1172 1173 1174
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
		DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
		return;
	}
1175 1176 1177 1178 1179
	reg = FDI_RX_CTL(pipe);
	val = I915_READ(reg);
	WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
}

1180 1181 1182 1183 1184 1185
static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
				  enum pipe pipe)
{
	int pp_reg, lvds_reg;
	u32 val;
	enum pipe panel_pipe = PIPE_A;
1186
	bool locked = true;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205

	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		pp_reg = PCH_PP_CONTROL;
		lvds_reg = PCH_LVDS;
	} else {
		pp_reg = PP_CONTROL;
		lvds_reg = LVDS;
	}

	val = I915_READ(pp_reg);
	if (!(val & PANEL_POWER_ON) ||
	    ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
		locked = false;

	if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
		panel_pipe = PIPE_B;

	WARN(panel_pipe == pipe && locked,
	     "panel assertion failure, pipe %c regs locked\n",
1206
	     pipe_name(pipe));
1207 1208
}

1209 1210
void assert_pipe(struct drm_i915_private *dev_priv,
		 enum pipe pipe, bool state)
1211 1212 1213
{
	int reg;
	u32 val;
1214
	bool cur_state;
1215

1216 1217 1218 1219
	/* if we need the pipe A quirk it must be always on */
	if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
		state = true;

1220 1221
	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1222 1223 1224
	cur_state = !!(val & PIPECONF_ENABLE);
	WARN(cur_state != state,
	     "pipe %c assertion failure (expected %s, current %s)\n",
1225
	     pipe_name(pipe), state_string(state), state_string(cur_state));
1226 1227
}

1228 1229
static void assert_plane(struct drm_i915_private *dev_priv,
			 enum plane plane, bool state)
1230 1231 1232
{
	int reg;
	u32 val;
1233
	bool cur_state;
1234 1235 1236

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1237 1238 1239 1240
	cur_state = !!(val & DISPLAY_PLANE_ENABLE);
	WARN(cur_state != state,
	     "plane %c assertion failure (expected %s, current %s)\n",
	     plane_name(plane), state_string(state), state_string(cur_state));
1241 1242
}

1243 1244 1245
#define assert_plane_enabled(d, p) assert_plane(d, p, true)
#define assert_plane_disabled(d, p) assert_plane(d, p, false)

1246 1247 1248 1249 1250 1251 1252
static void assert_planes_disabled(struct drm_i915_private *dev_priv,
				   enum pipe pipe)
{
	int reg, i;
	u32 val;
	int cur_pipe;

1253
	/* Planes are fixed to pipes on ILK+ */
1254 1255 1256 1257 1258 1259
	if (HAS_PCH_SPLIT(dev_priv->dev)) {
		reg = DSPCNTR(pipe);
		val = I915_READ(reg);
		WARN((val & DISPLAY_PLANE_ENABLE),
		     "plane %c assertion failure, should be disabled but not\n",
		     plane_name(pipe));
1260
		return;
1261
	}
1262

1263 1264 1265 1266 1267 1268 1269
	/* Need to check both planes against the pipe */
	for (i = 0; i < 2; i++) {
		reg = DSPCNTR(i);
		val = I915_READ(reg);
		cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
			DISPPLANE_SEL_PIPE_SHIFT;
		WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1270 1271
		     "plane %c assertion failure, should be off on pipe %c but is still active\n",
		     plane_name(i), pipe_name(pipe));
1272 1273 1274
	}
}

1275 1276 1277 1278 1279
static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
{
	u32 val;
	bool enabled;

E
Eugeni Dodonov 已提交
1280 1281 1282 1283 1284
	if (HAS_PCH_LPT(dev_priv->dev)) {
		DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
		return;
	}

1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	val = I915_READ(PCH_DREF_CONTROL);
	enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
			    DREF_SUPERSPREAD_SOURCE_MASK));
	WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
}

static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
				       enum pipe pipe)
{
	int reg;
	u32 val;
	bool enabled;

	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	enabled = !!(val & TRANS_ENABLE);
1301 1302 1303
	WARN(enabled,
	     "transcoder assertion failed, should be off on pipe %c but is still active\n",
	     pipe_name(pipe));
1304 1305
}

1306 1307
static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
			    enum pipe pipe, u32 port_sel, u32 val)
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
{
	if ((val & DP_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		u32	trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
		u32	trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
		if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
			return false;
	} else {
		if ((val & DP_PIPE_MASK) != (pipe << 30))
			return false;
	}
	return true;
}

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & PORT_ENABLE) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
			return false;
	}
	return true;
}

static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & LVDS_PORT_EN) == 0)
		return false;

	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
			return false;
	}
	return true;
}

static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
			      enum pipe pipe, u32 val)
{
	if ((val & ADPA_DAC_ENABLE) == 0)
		return false;
	if (HAS_PCH_CPT(dev_priv->dev)) {
		if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
			return false;
	} else {
		if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
			return false;
	}
	return true;
}

1371
static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1372
				   enum pipe pipe, int reg, u32 port_sel)
1373
{
1374
	u32 val = I915_READ(reg);
1375
	WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1376
	     "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1377
	     reg, pipe_name(pipe));
1378 1379 1380

	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
	     "IBX PCH dp port still using transcoder B\n");
1381 1382 1383 1384 1385
}

static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
				     enum pipe pipe, int reg)
{
1386
	u32 val = I915_READ(reg);
1387
	WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
1388
	     "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1389
	     reg, pipe_name(pipe));
1390 1391 1392

	WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_PIPE_B_SELECT),
	     "IBX PCH hdmi port still using transcoder B\n");
1393 1394 1395 1396 1397 1398 1399 1400
}

static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
				      enum pipe pipe)
{
	int reg;
	u32 val;

1401 1402 1403
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1404 1405 1406

	reg = PCH_ADPA;
	val = I915_READ(reg);
1407
	WARN(adpa_pipe_enabled(dev_priv, val, pipe),
1408
	     "PCH VGA enabled on transcoder %c, should be disabled\n",
1409
	     pipe_name(pipe));
1410 1411 1412

	reg = PCH_LVDS;
	val = I915_READ(reg);
1413
	WARN(lvds_pipe_enabled(dev_priv, val, pipe),
1414
	     "PCH LVDS enabled on transcoder %c, should be disabled\n",
1415
	     pipe_name(pipe));
1416 1417 1418 1419 1420 1421

	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
	assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
}

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
/**
 * intel_enable_pll - enable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
 * make sure the PLL reg is writable first though, since the panel write
 * protect mechanism may be enabled.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* No really, not for ILK+ */
1439
	BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488

	/* PLL is protected by panel, make sure we can write it */
	if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
		assert_panel_unlocked(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;

	/* We do this three times for luck */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(150); /* wait for warmup */
}

/**
 * intel_disable_pll - disable a PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to disable
 *
 * Disable the PLL for @pipe, making sure the pipe is off first.
 *
 * Note!  This is for pre-ILK only.
 */
static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
{
	int reg;
	u32 val;

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Make sure the pipe isn't still relying on us */
	assert_pipe_disabled(dev_priv, pipe);

	reg = DPLL(pipe);
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
}

1489 1490 1491 1492 1493 1494 1495
/* SBI access */
static void
intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
{
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1496
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
		goto out_unlock;
	}

	I915_WRITE(SBI_ADDR,
			(reg << 16));
	I915_WRITE(SBI_DATA,
			value);
	I915_WRITE(SBI_CTL_STAT,
			SBI_BUSY |
			SBI_CTL_OP_CRWR);

1510
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
		goto out_unlock;
	}

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
}

static u32
intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
{
	unsigned long flags;
1524
	u32 value = 0;
1525 1526

	spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1527
	if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
				100)) {
		DRM_ERROR("timeout waiting for SBI to become ready\n");
		goto out_unlock;
	}

	I915_WRITE(SBI_ADDR,
			(reg << 16));
	I915_WRITE(SBI_CTL_STAT,
			SBI_BUSY |
			SBI_CTL_OP_CRRD);

1539
	if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
				100)) {
		DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
		goto out_unlock;
	}

	value = I915_READ(SBI_DATA);

out_unlock:
	spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
	return value;
}

1552 1553 1554 1555 1556 1557 1558 1559
/**
 * intel_enable_pch_pll - enable PCH PLL
 * @dev_priv: i915 private structure
 * @pipe: pipe PLL to enable
 *
 * The PCH PLL needs to be enabled before the PCH transcoder, since it
 * drives the transcoder clock.
 */
1560
static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
1561
{
1562
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1563
	struct intel_pch_pll *pll;
1564 1565 1566
	int reg;
	u32 val;

1567
	/* PCH PLLs only available on ILK, SNB and IVB */
1568
	BUG_ON(dev_priv->info->gen < 5);
1569 1570 1571 1572 1573 1574
	pll = intel_crtc->pch_pll;
	if (pll == NULL)
		return;

	if (WARN_ON(pll->refcount == 0))
		return;
1575 1576 1577 1578

	DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1579 1580 1581 1582

	/* PCH refclock must be enabled first */
	assert_pch_refclk_enabled(dev_priv);

1583
	if (pll->active++ && pll->on) {
1584
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1585 1586 1587 1588 1589 1590
		return;
	}

	DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);

	reg = pll->pll_reg;
1591 1592 1593 1594 1595
	val = I915_READ(reg);
	val |= DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1596 1597

	pll->on = true;
1598 1599
}

1600
static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1601
{
1602 1603
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll = intel_crtc->pch_pll;
1604
	int reg;
1605
	u32 val;
1606

1607 1608
	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);
1609 1610
	if (pll == NULL)
	       return;
1611

1612 1613
	if (WARN_ON(pll->refcount == 0))
		return;
1614

1615 1616 1617
	DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
		      pll->pll_reg, pll->active, pll->on,
		      intel_crtc->base.base.id);
1618

1619
	if (WARN_ON(pll->active == 0)) {
1620
		assert_pch_pll_disabled(dev_priv, pll, NULL);
1621 1622 1623
		return;
	}

1624
	if (--pll->active) {
1625
		assert_pch_pll_enabled(dev_priv, pll, NULL);
1626
		return;
1627 1628 1629 1630 1631 1632
	}

	DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);

	/* Make sure transcoder isn't still depending on us */
	assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1633

1634
	reg = pll->pll_reg;
1635 1636 1637 1638 1639
	val = I915_READ(reg);
	val &= ~DPLL_VCO_ENABLE;
	I915_WRITE(reg, val);
	POSTING_READ(reg);
	udelay(200);
1640 1641

	pll->on = false;
1642 1643
}

1644 1645 1646 1647
static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	int reg;
1648
	u32 val, pipeconf_val;
1649
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1650 1651 1652 1653 1654

	/* PCH only available on ILK+ */
	BUG_ON(dev_priv->info->gen < 5);

	/* Make sure PCH DPLL is enabled */
1655 1656 1657
	assert_pch_pll_enabled(dev_priv,
			       to_intel_crtc(crtc)->pch_pll,
			       to_intel_crtc(crtc));
1658 1659 1660 1661 1662

	/* FDI must be feeding us bits for PCH ports */
	assert_fdi_tx_enabled(dev_priv, pipe);
	assert_fdi_rx_enabled(dev_priv, pipe);

1663 1664 1665 1666
	if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
		DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
		return;
	}
1667 1668
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
1669
	pipeconf_val = I915_READ(PIPECONF(pipe));
1670 1671 1672 1673 1674 1675 1676

	if (HAS_PCH_IBX(dev_priv->dev)) {
		/*
		 * make the BPC in transcoder be consistent with
		 * that in pipeconf reg.
		 */
		val &= ~PIPE_BPC_MASK;
1677
		val |= pipeconf_val & PIPE_BPC_MASK;
1678
	}
1679 1680 1681

	val &= ~TRANS_INTERLACE_MASK;
	if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1682 1683 1684 1685 1686
		if (HAS_PCH_IBX(dev_priv->dev) &&
		    intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
			val |= TRANS_LEGACY_INTERLACED_ILK;
		else
			val |= TRANS_INTERLACED;
1687 1688 1689
	else
		val |= TRANS_PROGRESSIVE;

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
	I915_WRITE(reg, val | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
}

static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
				     enum pipe pipe)
{
	int reg;
	u32 val;

	/* FDI relies on the transcoder */
	assert_fdi_tx_disabled(dev_priv, pipe);
	assert_fdi_rx_disabled(dev_priv, pipe);

1705 1706 1707
	/* Ports must be off as well */
	assert_pch_ports_disabled(dev_priv, pipe);

1708 1709 1710 1711 1712 1713
	reg = TRANSCONF(pipe);
	val = I915_READ(reg);
	val &= ~TRANS_ENABLE;
	I915_WRITE(reg, val);
	/* wait for PCH transcoder off, transcoder state */
	if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1714
		DRM_ERROR("failed to disable transcoder %d\n", pipe);
1715 1716
}

1717
/**
1718
 * intel_enable_pipe - enable a pipe, asserting requirements
1719 1720
 * @dev_priv: i915 private structure
 * @pipe: pipe to enable
1721
 * @pch_port: on ILK+, is this pipe driving a PCH port or not
1722 1723 1724 1725 1726 1727 1728 1729 1730
 *
 * Enable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe is actually running (i.e. first vblank) before
 * returning.
 */
1731 1732
static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
			      bool pch_port)
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
{
	int reg;
	u32 val;

	/*
	 * A pipe without a PLL won't actually be able to drive bits from
	 * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
	 * need the check.
	 */
	if (!HAS_PCH_SPLIT(dev_priv->dev))
		assert_pll_enabled(dev_priv, pipe);
1744 1745 1746 1747 1748 1749 1750 1751
	else {
		if (pch_port) {
			/* if driving the PCH, we need FDI enabled */
			assert_fdi_rx_pll_enabled(dev_priv, pipe);
			assert_fdi_tx_pll_enabled(dev_priv, pipe);
		}
		/* FIXME: assert CPU port conditions for SNB+ */
	}
1752 1753 1754

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1755 1756 1757 1758
	if (val & PIPECONF_ENABLE)
		return;

	I915_WRITE(reg, val | PIPECONF_ENABLE);
1759 1760 1761 1762
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
1763
 * intel_disable_pipe - disable a pipe, asserting requirements
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
 * @dev_priv: i915 private structure
 * @pipe: pipe to disable
 *
 * Disable @pipe, making sure that various hardware specific requirements
 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
 *
 * @pipe should be %PIPE_A or %PIPE_B.
 *
 * Will wait until the pipe has shut down before returning.
 */
static void intel_disable_pipe(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
	int reg;
	u32 val;

	/*
	 * Make sure planes won't keep trying to pump pixels to us,
	 * or we might hang the display.
	 */
	assert_planes_disabled(dev_priv, pipe);

	/* Don't disable pipe A or pipe A PLLs if needed */
	if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	reg = PIPECONF(pipe);
	val = I915_READ(reg);
1792 1793 1794 1795
	if ((val & PIPECONF_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1796 1797 1798
	intel_wait_for_pipe_off(dev_priv->dev, pipe);
}

1799 1800 1801 1802
/*
 * Plane regs are double buffered, going from enabled->disabled needs a
 * trigger in order to latch.  The display address reg provides this.
 */
1803
void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1804 1805 1806 1807 1808 1809
				      enum plane plane)
{
	I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
	I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
}

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
/**
 * intel_enable_plane - enable a display plane on a given pipe
 * @dev_priv: i915 private structure
 * @plane: plane to enable
 * @pipe: pipe being fed
 *
 * Enable @plane on @pipe, making sure that @pipe is running first.
 */
static void intel_enable_plane(struct drm_i915_private *dev_priv,
			       enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	/* If the pipe isn't enabled, we can't pump pixels and may hang */
	assert_pipe_enabled(dev_priv, pipe);

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1829 1830 1831 1832
	if (val & DISPLAY_PLANE_ENABLE)
		return;

	I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1833
	intel_flush_display_plane(dev_priv, plane);
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

/**
 * intel_disable_plane - disable a display plane
 * @dev_priv: i915 private structure
 * @plane: plane to disable
 * @pipe: pipe consuming the data
 *
 * Disable @plane; should be an independent operation.
 */
static void intel_disable_plane(struct drm_i915_private *dev_priv,
				enum plane plane, enum pipe pipe)
{
	int reg;
	u32 val;

	reg = DSPCNTR(plane);
	val = I915_READ(reg);
1853 1854 1855 1856
	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;

	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1857 1858 1859 1860
	intel_flush_display_plane(dev_priv, plane);
	intel_wait_for_vblank(dev_priv->dev, pipe);
}

1861
static void disable_pch_dp(struct drm_i915_private *dev_priv,
1862
			   enum pipe pipe, int reg, u32 port_sel)
1863 1864
{
	u32 val = I915_READ(reg);
1865
	if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
1866
		DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
1867
		I915_WRITE(reg, val & ~DP_PORT_EN);
1868
	}
1869 1870 1871 1872 1873 1874
}

static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
			     enum pipe pipe, int reg)
{
	u32 val = I915_READ(reg);
1875
	if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
1876 1877
		DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
			      reg, pipe);
1878
		I915_WRITE(reg, val & ~PORT_ENABLE);
1879
	}
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
}

/* Disable any ports connected to this transcoder */
static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
				    enum pipe pipe)
{
	u32 reg, val;

	val = I915_READ(PCH_PP_CONTROL);
	I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);

1891 1892 1893
	disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
	disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
	disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1894 1895 1896

	reg = PCH_ADPA;
	val = I915_READ(reg);
1897
	if (adpa_pipe_enabled(dev_priv, val, pipe))
1898 1899 1900 1901
		I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);

	reg = PCH_LVDS;
	val = I915_READ(reg);
1902 1903
	if (lvds_pipe_enabled(dev_priv, val, pipe)) {
		DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
		I915_WRITE(reg, val & ~LVDS_PORT_EN);
		POSTING_READ(reg);
		udelay(100);
	}

	disable_pch_hdmi(dev_priv, pipe, HDMIB);
	disable_pch_hdmi(dev_priv, pipe, HDMIC);
	disable_pch_hdmi(dev_priv, pipe, HDMID);
}

1914
int
1915
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1916
			   struct drm_i915_gem_object *obj,
1917
			   struct intel_ring_buffer *pipelined)
1918
{
1919
	struct drm_i915_private *dev_priv = dev->dev_private;
1920 1921 1922
	u32 alignment;
	int ret;

1923
	switch (obj->tiling_mode) {
1924
	case I915_TILING_NONE:
1925 1926
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1927
		else if (INTEL_INFO(dev)->gen >= 4)
1928 1929 1930
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1944
	dev_priv->mm.interruptible = false;
1945
	ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1946
	if (ret)
1947
		goto err_interruptible;
1948 1949 1950 1951 1952 1953

	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1954
	ret = i915_gem_object_get_fence(obj);
1955 1956
	if (ret)
		goto err_unpin;
1957

1958
	i915_gem_object_pin_fence(obj);
1959

1960
	dev_priv->mm.interruptible = true;
1961
	return 0;
1962 1963 1964

err_unpin:
	i915_gem_object_unpin(obj);
1965 1966
err_interruptible:
	dev_priv->mm.interruptible = true;
1967
	return ret;
1968 1969
}

1970 1971 1972 1973 1974 1975
void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
{
	i915_gem_object_unpin_fence(obj);
	i915_gem_object_unpin(obj);
}

1976 1977
static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			     int x, int y)
J
Jesse Barnes 已提交
1978 1979 1980 1981 1982
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1983
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1984 1985 1986
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
1987
	u32 reg;
J
Jesse Barnes 已提交
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

2001 2002
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
2020
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
J
Jesse Barnes 已提交
2021 2022
		return -EINVAL;
	}
2023
	if (INTEL_INFO(dev)->gen >= 4) {
2024
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
2025 2026 2027 2028 2029
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

2030
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
2031

2032
	Start = obj->gtt_offset;
2033
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
J
Jesse Barnes 已提交
2034

2035
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2036 2037
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2038
	if (INTEL_INFO(dev)->gen >= 4) {
2039
		I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
2040 2041 2042 2043 2044
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPADDR(plane), Offset);
	} else
		I915_WRITE(DSPADDR(plane), Start + Offset);
	POSTING_READ(reg);
J
Jesse Barnes 已提交
2045

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
	return 0;
}

static int ironlake_update_plane(struct drm_crtc *crtc,
				 struct drm_framebuffer *fb, int x, int y)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
	struct drm_i915_gem_object *obj;
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
	u32 reg;

	switch (plane) {
	case 0:
	case 1:
J
Jesse Barnes 已提交
2065
	case 2:
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth != 16)
			return -EINVAL;

		dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		if (fb->depth == 24)
			dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		else if (fb->depth == 30)
			dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
		else
			return -EINVAL;
		break;
	default:
		DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
		return -EINVAL;
	}

	if (obj->tiling_mode != I915_TILING_NONE)
		dspcntr |= DISPPLANE_TILED;
	else
		dspcntr &= ~DISPPLANE_TILED;

	/* must disable */
	dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

	I915_WRITE(reg, dspcntr);

	Start = obj->gtt_offset;
2114
	Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2115 2116

	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2117 2118
		      Start, Offset, x, y, fb->pitches[0]);
	I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2119
	I915_MODIFY_DISPBASE(DSPSURF(plane), Start);
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
	I915_WRITE(DSPADDR(plane), Offset);
	POSTING_READ(reg);

	return 0;
}

/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   int x, int y, enum mode_set_atomic state)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2135 2136
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2137
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
2138

2139
	return dev_priv->display.update_plane(crtc, fb, x, y);
J
Jesse Barnes 已提交
2140 2141
}

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
static int
intel_finish_fb(struct drm_framebuffer *old_fb)
{
	struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
	bool was_interruptible = dev_priv->mm.interruptible;
	int ret;

	wait_event(dev_priv->pending_flip_queue,
		   atomic_read(&dev_priv->mm.wedged) ||
		   atomic_read(&obj->pending_flip) == 0);

	/* Big Hammer, we also need to ensure that any pending
	 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
	 * current scanout is retired before unpinning the old
	 * framebuffer.
	 *
	 * This should only fail upon a hung GPU, in which case we
	 * can safely continue.
	 */
	dev_priv->mm.interruptible = false;
	ret = i915_gem_object_finish_gpu(obj);
	dev_priv->mm.interruptible = was_interruptible;

	return ret;
}

2169
static int
2170 2171
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
		    struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
2172 2173
{
	struct drm_device *dev = crtc->dev;
2174
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2175 2176
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2177
	int ret;
J
Jesse Barnes 已提交
2178 2179 2180

	/* no fb bound */
	if (!crtc->fb) {
2181
		DRM_ERROR("No FB bound\n");
2182 2183 2184
		return 0;
	}

2185 2186 2187 2188
	if(intel_crtc->plane > dev_priv->num_pipe) {
		DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
				intel_crtc->plane,
				dev_priv->num_pipe);
2189
		return -EINVAL;
J
Jesse Barnes 已提交
2190 2191
	}

2192
	mutex_lock(&dev->struct_mutex);
2193 2194
	ret = intel_pin_and_fence_fb_obj(dev,
					 to_intel_framebuffer(crtc->fb)->obj,
2195
					 NULL);
2196 2197
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
2198
		DRM_ERROR("pin & fence failed\n");
2199 2200
		return ret;
	}
J
Jesse Barnes 已提交
2201

2202 2203
	if (old_fb)
		intel_finish_fb(old_fb);
2204

2205
	ret = dev_priv->display.update_plane(crtc, crtc->fb, x, y);
2206
	if (ret) {
2207
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
2208
		mutex_unlock(&dev->struct_mutex);
2209
		DRM_ERROR("failed to update base address\n");
2210
		return ret;
J
Jesse Barnes 已提交
2211
	}
2212

2213 2214
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2215
		intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2216
	}
2217

2218
	intel_update_fbc(dev);
2219
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
2220 2221

	if (!dev->primary->master)
2222
		return 0;
J
Jesse Barnes 已提交
2223 2224 2225

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
2226
		return 0;
J
Jesse Barnes 已提交
2227

2228
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
2229 2230
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
2231 2232 2233
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
2234
	}
2235 2236

	return 0;
J
Jesse Barnes 已提交
2237 2238
}

2239
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
2240 2241 2242 2243 2244
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

2245
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

2272
	POSTING_READ(DP_A);
2273 2274 2275
	udelay(500);
}

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2287
	if (IS_IVYBRIDGE(dev)) {
2288 2289
		temp &= ~FDI_LINK_TRAIN_NONE_IVB;
		temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2290 2291 2292
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2293
	}
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
2310 2311 2312 2313 2314

	/* IVB wants error correction enabled */
	if (IS_IVYBRIDGE(dev))
		I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
			   FDI_FE_ERRC_ENABLE);
2315 2316
}

2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags |= FDI_PHASE_SYNC_OVR(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
	flags |= FDI_PHASE_SYNC_EN(pipe);
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
	POSTING_READ(SOUTH_CHICKEN1);
}

2329 2330 2331 2332 2333 2334 2335
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2336
	int plane = intel_crtc->plane;
2337
	u32 reg, temp, tries;
2338

2339 2340 2341 2342
	/* FDI needs bits from pipe & plane first */
	assert_pipe_enabled(dev_priv, pipe);
	assert_plane_enabled(dev_priv, plane);

2343 2344
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2345 2346
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2347 2348
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2349 2350
	I915_WRITE(reg, temp);
	I915_READ(reg);
2351 2352
	udelay(150);

2353
	/* enable CPU FDI TX and PCH FDI RX */
2354 2355
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2356 2357
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2358 2359
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2360
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2361

2362 2363
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2364 2365
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2366 2367 2368
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2369 2370
	udelay(150);

2371
	/* Ironlake workaround, enable clock pointer after FDI enable*/
2372 2373 2374 2375 2376
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
			   FDI_RX_PHASE_SYNC_POINTER_EN);
	}
2377

2378
	reg = FDI_RX_IIR(pipe);
2379
	for (tries = 0; tries < 5; tries++) {
2380
		temp = I915_READ(reg);
2381 2382 2383 2384
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
2385
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2386 2387 2388
			break;
		}
	}
2389
	if (tries == 5)
2390
		DRM_ERROR("FDI train 1 fail!\n");
2391 2392

	/* Train 2 */
2393 2394
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2395 2396
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2397
	I915_WRITE(reg, temp);
2398

2399 2400
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2401 2402
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
2403
	I915_WRITE(reg, temp);
2404

2405 2406
	POSTING_READ(reg);
	udelay(150);
2407

2408
	reg = FDI_RX_IIR(pipe);
2409
	for (tries = 0; tries < 5; tries++) {
2410
		temp = I915_READ(reg);
2411 2412 2413
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
2414
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2415 2416 2417 2418
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
2419
	if (tries == 5)
2420
		DRM_ERROR("FDI train 2 fail!\n");
2421 2422

	DRM_DEBUG_KMS("FDI train done\n");
2423

2424 2425
}

2426
static const int snb_b_fdi_train_param[] = {
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2440
	u32 reg, temp, i, retry;
2441

2442 2443
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
2444 2445
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
2446 2447
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
2448 2449 2450
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2451 2452
	udelay(150);

2453
	/* enable CPU FDI TX and PCH FDI RX */
2454 2455
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2456 2457
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2458 2459 2460 2461 2462
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2463
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
2464

2465 2466
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2467 2468 2469 2470 2471 2472 2473
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
2474 2475 2476
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
2477 2478
	udelay(150);

2479 2480 2481
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2482
	for (i = 0; i < 4; i++) {
2483 2484
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2485 2486
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2487 2488 2489
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2490 2491
		udelay(500);

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_BIT_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
				DRM_DEBUG_KMS("FDI train 1 done.\n");
				break;
			}
			udelay(50);
2502
		}
2503 2504
		if (retry < 5)
			break;
2505 2506
	}
	if (i == 4)
2507
		DRM_ERROR("FDI train 1 fail!\n");
2508 2509

	/* Train 2 */
2510 2511
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2512 2513 2514 2515 2516 2517 2518
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
2519
	I915_WRITE(reg, temp);
2520

2521 2522
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2523 2524 2525 2526 2527 2528 2529
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
2530 2531 2532
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
2533 2534
	udelay(150);

2535
	for (i = 0; i < 4; i++) {
2536 2537
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
2538 2539
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
2540 2541 2542
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
2543 2544
		udelay(500);

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		for (retry = 0; retry < 5; retry++) {
			reg = FDI_RX_IIR(pipe);
			temp = I915_READ(reg);
			DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
			if (temp & FDI_RX_SYMBOL_LOCK) {
				I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
				DRM_DEBUG_KMS("FDI train 2 done.\n");
				break;
			}
			udelay(50);
2555
		}
2556 2557
		if (retry < 5)
			break;
2558 2559
	}
	if (i == 4)
2560
		DRM_ERROR("FDI train 2 fail!\n");
2561 2562 2563 2564

	DRM_DEBUG_KMS("FDI train done.\n");
}

2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
/* Manual link training for Ivy Bridge A0 parts */
static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp, i;

	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

	/* enable CPU FDI TX and PCH FDI RX */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
	temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
	temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2594
	temp |= FDI_COMPOSITE_SYNC;
2595 2596 2597 2598 2599 2600 2601
	I915_WRITE(reg, temp | FDI_TX_ENABLE);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_AUTO;
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2602
	temp |= FDI_COMPOSITE_SYNC;
2603 2604 2605 2606 2607
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(150);

2608 2609 2610
	if (HAS_PCH_CPT(dev))
		cpt_phase_pointer_enable(dev, pipe);

2611
	for (i = 0; i < 4; i++) {
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK ||
		    (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 1 fail!\n");

	/* Train 2 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE_IVB;
	temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
	temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(150);

2653
	for (i = 0; i < 4; i++) {
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(500);

		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
		DRM_ERROR("FDI train 2 fail!\n");

	DRM_DEBUG_KMS("FDI train done.\n");
}

static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
2680 2681 2682 2683 2684
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2685
	u32 reg, temp;
J
Jesse Barnes 已提交
2686

2687
	/* Write the TU size bits so error detection works */
2688 2689
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2690

2691
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2692 2693 2694
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
2695
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
2696 2697 2698 2699
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
2700 2701 2702
	udelay(200);

	/* Switch from Rawclk to PCDclk */
2703 2704 2705 2706
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
2707 2708
	udelay(200);

2709 2710 2711 2712 2713 2714 2715 2716
	/* On Haswell, the PLL configuration for ports and pipes is handled
	 * separately, as part of DDI setup */
	if (!IS_HASWELL(dev)) {
		/* Enable CPU FDI TX PLL, always on for Ironlake */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		if ((temp & FDI_TX_PLL_ENABLE) == 0) {
			I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2717

2718 2719 2720
			POSTING_READ(reg);
			udelay(100);
		}
2721
	}
2722 2723
}

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 flags = I915_READ(SOUTH_CHICKEN1);

	flags &= ~(FDI_PHASE_SYNC_EN(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
	flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
	I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
	POSTING_READ(SOUTH_CHICKEN1);
}
2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
static void ironlake_fdi_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* disable CPU FDI tx and PCH FDI rx */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

	POSTING_READ(reg);
	udelay(100);

	/* Ironlake workaround, disable clock pointer after downing FDI */
2759 2760
	if (HAS_PCH_IBX(dev)) {
		I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2761 2762
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
2763
				     ~FDI_RX_PHASE_SYNC_POINTER_EN));
2764 2765
	} else if (HAS_PCH_CPT(dev)) {
		cpt_phase_pointer_disable(dev, pipe);
2766
	}
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792

	/* still set train pattern 1 */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
	udelay(100);
}

2793 2794
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2795
	struct drm_device *dev = crtc->dev;
2796 2797 2798 2799

	if (crtc->fb == NULL)
		return;

2800 2801 2802
	mutex_lock(&dev->struct_mutex);
	intel_finish_fb(crtc->fb);
	mutex_unlock(&dev->struct_mutex);
2803 2804
}

2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
		/* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
		 * CPU handles all others */
		if (IS_HASWELL(dev)) {
			/* It is still unclear how this will work on PPT, so throw up a warning */
			WARN_ON(!HAS_PCH_LPT(dev));

			if (encoder->type == DRM_MODE_ENCODER_DAC) {
				DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
				return true;
			} else {
				DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
						encoder->type);
				return false;
			}
		}

2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
			if (!intel_encoder_is_pch_edp(&encoder->base))
				return false;
			continue;
		}
	}

	return true;
}

2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
/* Program iCLKIP clock to the desired frequency */
static void lpt_program_iclkip(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 divsel, phaseinc, auxdiv, phasedir = 0;
	u32 temp;

	/* It is necessary to ungate the pixclk gate prior to programming
	 * the divisors, and gate it back when it is done.
	 */
	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);

	/* Disable SSCCTL */
	intel_sbi_write(dev_priv, SBI_SSCCTL6,
				intel_sbi_read(dev_priv, SBI_SSCCTL6) |
					SBI_SSCCTL_DISABLE);

	/* 20MHz is a corner case which is out of range for the 7-bit divisor */
	if (crtc->mode.clock == 20000) {
		auxdiv = 1;
		divsel = 0x41;
		phaseinc = 0x20;
	} else {
		/* The iCLK virtual clock root frequency is in MHz,
		 * but the crtc->mode.clock in in KHz. To get the divisors,
		 * it is necessary to divide one by another, so we
		 * convert the virtual clock precision to KHz here for higher
		 * precision.
		 */
		u32 iclk_virtual_root_freq = 172800 * 1000;
		u32 iclk_pi_range = 64;
		u32 desired_divisor, msb_divisor_value, pi_value;

		desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
		msb_divisor_value = desired_divisor / iclk_pi_range;
		pi_value = desired_divisor % iclk_pi_range;

		auxdiv = 0;
		divsel = msb_divisor_value - 2;
		phaseinc = pi_value;
	}

	/* This should not happen with any sane values */
	WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
		~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
	WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
		~SBI_SSCDIVINTPHASE_INCVAL_MASK);

	DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
			crtc->mode.clock,
			auxdiv,
			divsel,
			phasedir,
			phaseinc);

	/* Program SSCDIVINTPHASE6 */
	temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
	temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
	temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
	temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
	temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
	temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
	temp |= SBI_SSCDIVINTPHASE_PROPAGATE;

	intel_sbi_write(dev_priv,
			SBI_SSCDIVINTPHASE6,
			temp);

	/* Program SSCAUXDIV */
	temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
	temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
	temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
	intel_sbi_write(dev_priv,
			SBI_SSCAUXDIV6,
			temp);


	/* Enable modulator and associated divider */
	temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
	temp &= ~SBI_SSCCTL_DISABLE;
	intel_sbi_write(dev_priv,
			SBI_SSCCTL6,
			temp);

	/* Wait for initialization time */
	udelay(24);

	I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
}

2937 2938 2939 2940 2941 2942 2943 2944 2945
/*
 * Enable PCH resources required for PCH ports:
 *   - PCH PLLs
 *   - FDI training & RX/TX
 *   - update transcoder timings
 *   - DP transcoding bits
 *   - transcoder
 */
static void ironlake_pch_enable(struct drm_crtc *crtc)
2946 2947 2948 2949 2950
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2951
	u32 reg, temp;
2952

2953 2954
	assert_transcoder_disabled(dev_priv, pipe);

2955
	/* For PCH output, training FDI link */
2956
	dev_priv->display.fdi_link_train(crtc);
2957

2958 2959
	intel_enable_pch_pll(intel_crtc);

2960 2961 2962 2963
	if (HAS_PCH_LPT(dev)) {
		DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
		lpt_program_iclkip(crtc);
	} else if (HAS_PCH_CPT(dev)) {
2964
		u32 sel;
2965

2966
		temp = I915_READ(PCH_DPLL_SEL);
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
		switch (pipe) {
		default:
		case 0:
			temp |= TRANSA_DPLL_ENABLE;
			sel = TRANSA_DPLLB_SEL;
			break;
		case 1:
			temp |= TRANSB_DPLL_ENABLE;
			sel = TRANSB_DPLLB_SEL;
			break;
		case 2:
			temp |= TRANSC_DPLL_ENABLE;
			sel = TRANSC_DPLLB_SEL;
			break;
2981
		}
2982 2983 2984 2985
		if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
			temp |= sel;
		else
			temp &= ~sel;
2986 2987
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2988

2989 2990
	/* set transcoder timing, panel must allow it */
	assert_panel_unlocked(dev_priv, pipe);
2991 2992 2993
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
2994

2995 2996 2997
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
2998
	I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
2999

3000 3001
	if (!IS_HASWELL(dev))
		intel_fdi_normal_train(crtc);
3002

3003 3004
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
3005 3006
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
	     intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3007
		u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
3008 3009 3010
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
3011 3012
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
3013 3014
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
3015
		temp |= bpc << 9; /* same format but at 11:9 */
3016 3017

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3018
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3019
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3020
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3021 3022 3023

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
3024
			temp |= TRANS_DP_PORT_SEL_B;
3025 3026
			break;
		case PCH_DP_C:
3027
			temp |= TRANS_DP_PORT_SEL_C;
3028 3029
			break;
		case PCH_DP_D:
3030
			temp |= TRANS_DP_PORT_SEL_D;
3031 3032 3033
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
3034
			temp |= TRANS_DP_PORT_SEL_B;
3035
			break;
3036
		}
3037

3038
		I915_WRITE(reg, temp);
3039
	}
3040

3041
	intel_enable_transcoder(dev_priv, pipe);
3042 3043
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
{
	struct intel_pch_pll *pll = intel_crtc->pch_pll;

	if (pll == NULL)
		return;

	if (pll->refcount == 0) {
		WARN(1, "bad PCH PLL refcount\n");
		return;
	}

	--pll->refcount;
	intel_crtc->pch_pll = NULL;
}

static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
{
	struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
	struct intel_pch_pll *pll;
	int i;

	pll = intel_crtc->pch_pll;
	if (pll) {
		DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);
		goto prepare;
	}

3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083
	if (HAS_PCH_IBX(dev_priv->dev)) {
		/* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
		i = intel_crtc->pipe;
		pll = &dev_priv->pch_plls[i];

		DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
			      intel_crtc->base.base.id, pll->pll_reg);

		goto found;
	}

3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];

		/* Only want to check enabled timings first */
		if (pll->refcount == 0)
			continue;

		if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
		    fp == I915_READ(pll->fp0_reg)) {
			DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
				      intel_crtc->base.base.id,
				      pll->pll_reg, pll->refcount, pll->active);

			goto found;
		}
	}

	/* Ok no matching timings, maybe there's a free one? */
	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		pll = &dev_priv->pch_plls[i];
		if (pll->refcount == 0) {
			DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
				      intel_crtc->base.base.id, pll->pll_reg);
			goto found;
		}
	}

	return NULL;

found:
	intel_crtc->pch_pll = pll;
	pll->refcount++;
	DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
prepare: /* separate function? */
	DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);

3120 3121
	/* Wait for the clocks to stabilize before rewriting the regs */
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3122 3123
	POSTING_READ(pll->pll_reg);
	udelay(150);
3124 3125 3126

	I915_WRITE(pll->fp0_reg, fp);
	I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3127 3128 3129 3130
	pll->on = false;
	return pll;
}

3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
	u32 temp;

	temp = I915_READ(dslreg);
	udelay(500);
	if (wait_for(I915_READ(dslreg) != temp, 5)) {
		/* Without this, mode sets may fail silently on FDI */
		I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
		udelay(250);
		I915_WRITE(tc2reg, 0);
		if (wait_for(I915_READ(dslreg) != temp, 5))
			DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
	}
}

3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
	u32 temp;
	bool is_pch_port;

	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
	intel_update_watermarks(dev);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
		if ((temp & LVDS_PORT_EN) == 0)
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

	is_pch_port = intel_crtc_driving_pch(crtc);

	if (is_pch_port)
3174
		ironlake_fdi_pll_enable(crtc);
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
	else
		ironlake_fdi_disable(crtc);

	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
3185 3186 3187
		I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
		I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3188 3189
	}

3190 3191 3192 3193 3194 3195
	/*
	 * On ILK+ LUT must be loaded before the pipe is running but with
	 * clocks enabled
	 */
	intel_crtc_load_lut(crtc);

3196 3197 3198 3199 3200
	intel_enable_pipe(dev_priv, pipe, is_pch_port);
	intel_enable_plane(dev_priv, plane, pipe);

	if (is_pch_port)
		ironlake_pch_enable(crtc);
3201

3202
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3203
	intel_update_fbc(dev);
3204 3205
	mutex_unlock(&dev->struct_mutex);

3206
	intel_crtc_update_cursor(crtc, true);
3207 3208 3209 3210 3211 3212 3213 3214 3215
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3216
	u32 reg, temp;
3217

3218 3219 3220
	if (!intel_crtc->active)
		return;

3221
	intel_crtc_wait_for_pending_flips(crtc);
3222
	drm_vblank_off(dev, pipe);
3223
	intel_crtc_update_cursor(crtc, false);
3224

3225
	intel_disable_plane(dev_priv, plane, pipe);
3226

3227 3228
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
3229

3230
	intel_disable_pipe(dev_priv, pipe);
3231

3232
	/* Disable PF */
3233 3234
	I915_WRITE(PF_CTL(pipe), 0);
	I915_WRITE(PF_WIN_SZ(pipe), 0);
3235

3236
	ironlake_fdi_disable(crtc);
3237

3238 3239 3240 3241 3242 3243
	/* This is a horrible layering violation; we should be doing this in
	 * the connector/encoder ->prepare instead, but we don't always have
	 * enough information there about the config to know whether it will
	 * actually be necessary or just cause undesired flicker.
	 */
	intel_disable_pch_ports(dev_priv, pipe);
3244

3245
	intel_disable_transcoder(dev_priv, pipe);
3246

3247 3248
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
3249 3250 3251
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3252
		temp |= TRANS_DP_PORT_SEL_NONE;
3253
		I915_WRITE(reg, temp);
3254 3255 3256

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
3257 3258
		switch (pipe) {
		case 0:
3259
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3260 3261
			break;
		case 1:
3262
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3263 3264
			break;
		case 2:
3265
			/* C shares PLL A or B */
3266
			temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3267 3268 3269 3270
			break;
		default:
			BUG(); /* wtf */
		}
3271 3272
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
3273

3274
	/* disable PCH DPLL */
3275
	intel_disable_pch_pll(intel_crtc);
3276

3277
	/* Switch from PCDclk to Rawclk */
3278 3279 3280
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);
3281

3282
	/* Disable CPU FDI TX PLL */
3283 3284 3285 3286 3287
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
3288
	udelay(100);
3289

3290 3291 3292
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3293

3294
	/* Wait for the clocks to turn off. */
3295
	POSTING_READ(reg);
3296
	udelay(100);
3297

3298
	intel_crtc->active = false;
3299
	intel_update_watermarks(dev);
3300 3301

	mutex_lock(&dev->struct_mutex);
3302
	intel_update_fbc(dev);
3303
	mutex_unlock(&dev->struct_mutex);
3304
}
3305

3306 3307 3308 3309 3310
static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3311

3312 3313 3314 3315 3316 3317 3318 3319 3320 3321
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
		ironlake_crtc_enable(crtc);
		break;
3322

3323 3324 3325
	case DRM_MODE_DPMS_OFF:
		DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
		ironlake_crtc_disable(crtc);
3326 3327 3328 3329
		break;
	}
}

3330 3331 3332 3333 3334 3335
static void ironlake_crtc_off(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	intel_put_pch_pll(intel_crtc);
}

3336 3337 3338
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
3339
		struct drm_device *dev = intel_crtc->base.dev;
3340
		struct drm_i915_private *dev_priv = dev->dev_private;
3341

3342
		mutex_lock(&dev->struct_mutex);
3343 3344 3345
		dev_priv->mm.interruptible = false;
		(void) intel_overlay_switch_off(intel_crtc->overlay);
		dev_priv->mm.interruptible = true;
3346
		mutex_unlock(&dev->struct_mutex);
3347 3348
	}

3349 3350 3351
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
3352 3353
}

3354
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3355 3356 3357 3358 3359
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3360
	int plane = intel_crtc->plane;
J
Jesse Barnes 已提交
3361

3362 3363 3364 3365
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
3366 3367
	intel_update_watermarks(dev);

3368
	intel_enable_pll(dev_priv, pipe);
3369
	intel_enable_pipe(dev_priv, pipe, false);
3370
	intel_enable_plane(dev_priv, plane, pipe);
J
Jesse Barnes 已提交
3371

3372
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
3373
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
3374

3375 3376
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
3377
	intel_crtc_update_cursor(crtc, true);
3378
}
J
Jesse Barnes 已提交
3379

3380 3381 3382 3383 3384 3385 3386
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
3387

3388 3389 3390
	if (!intel_crtc->active)
		return;

3391
	/* Give the overlay scaler a chance to disable if it's on this pipe */
3392 3393
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
3394
	intel_crtc_dpms_overlay(intel_crtc, false);
3395
	intel_crtc_update_cursor(crtc, false);
3396

3397 3398
	if (dev_priv->cfb_plane == plane)
		intel_disable_fbc(dev);
J
Jesse Barnes 已提交
3399

3400 3401
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
3402
	intel_disable_pll(dev_priv, pipe);
3403

3404
	intel_crtc->active = false;
3405 3406
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
}

static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		i9xx_crtc_enable(crtc);
		break;
	case DRM_MODE_DPMS_OFF:
		i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3422 3423
		break;
	}
3424 3425
}

3426 3427 3428 3429
static void i9xx_crtc_off(struct drm_crtc *crtc)
{
}

3430 3431 3432 3433 3434 3435
/**
 * Sets the power management mode of the pipe and plane.
 */
static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct drm_device *dev = crtc->dev;
3436
	struct drm_i915_private *dev_priv = dev->dev_private;
3437 3438 3439 3440 3441
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool enabled;

C
Chris Wilson 已提交
3442 3443 3444
	if (intel_crtc->dpms_mode == mode)
		return;

3445
	intel_crtc->dpms_mode = mode;
3446

3447
	dev_priv->display.dpms(crtc, mode);
J
Jesse Barnes 已提交
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
3468
		DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
J
Jesse Barnes 已提交
3469 3470 3471 3472
		break;
	}
}

3473 3474 3475 3476
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	struct drm_device *dev = crtc->dev;
3477
	struct drm_i915_private *dev_priv = dev->dev_private;
3478 3479

	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3480 3481
	dev_priv->display.off(crtc);

3482 3483
	assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
	assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3484 3485 3486

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
3487
		intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3488 3489 3490 3491
		mutex_unlock(&dev->struct_mutex);
	}
}

3492 3493 3494 3495 3496 3497 3498 3499 3500
/* Prepare for a mode set.
 *
 * Note we could be a lot smarter here.  We need to figure out which outputs
 * will be enabled, which disabled (in short, how the config will changes)
 * and perform the minimum necessary steps to accomplish that, e.g. updating
 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
 * panel fitting is in the proper state, etc.
 */
static void i9xx_crtc_prepare(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3501
{
3502
	i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
3503 3504
}

3505
static void i9xx_crtc_commit(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
3506
{
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
	i9xx_crtc_enable(crtc);
}

static void ironlake_crtc_prepare(struct drm_crtc *crtc)
{
	ironlake_crtc_disable(crtc);
}

static void ironlake_crtc_commit(struct drm_crtc *crtc)
{
	ironlake_crtc_enable(crtc);
J
Jesse Barnes 已提交
3518 3519
}

3520
void intel_encoder_prepare(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3521 3522 3523 3524 3525 3526
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of prepare see intel_lvds_prepare */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
}

3527
void intel_encoder_commit(struct drm_encoder *encoder)
J
Jesse Barnes 已提交
3528 3529
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3530
	struct drm_device *dev = encoder->dev;
3531
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
3532

J
Jesse Barnes 已提交
3533 3534
	/* lvds has its own version of commit see intel_lvds_commit */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3535 3536 3537

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
3538 3539
}

C
Chris Wilson 已提交
3540 3541
void intel_encoder_destroy(struct drm_encoder *encoder)
{
3542
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
3543 3544 3545 3546 3547

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
}

J
Jesse Barnes 已提交
3548 3549 3550 3551
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
3552
	struct drm_device *dev = crtc->dev;
3553

3554
	if (HAS_PCH_SPLIT(dev)) {
3555
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
3556 3557
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
3558
	}
3559

3560 3561 3562 3563 3564
	/* All interlaced capable intel hw wants timings in frames. Note though
	 * that intel_lvds_mode_fixup does some funny tricks with the crtc
	 * timings, so we need to be careful not to clobber these.*/
	if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
		drm_mode_set_crtcinfo(adjusted_mode, 0);
3565

J
Jesse Barnes 已提交
3566 3567 3568
	return true;
}

J
Jesse Barnes 已提交
3569 3570 3571 3572 3573
static int valleyview_get_display_clock_speed(struct drm_device *dev)
{
	return 400000; /* FIXME */
}

3574 3575 3576 3577
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
3578

3579
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
3580
{
3581 3582
	return 333000;
}
J
Jesse Barnes 已提交
3583

3584 3585 3586 3587
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
3588

3589 3590 3591
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
3592

3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
3604
		}
3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
3626
		return 133000;
3627
	}
J
Jesse Barnes 已提交
3628

3629 3630 3631
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
3632

3633 3634 3635
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
3636 3637
}

3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
3656 3657
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
3658 3659 3660
{
	m_n->tu = 64; /* default size */

3661 3662 3663
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
3664 3665
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

3666 3667
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
3668 3669 3670
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

3671 3672
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
3673 3674 3675
	if (i915_panel_use_ssc >= 0)
		return i915_panel_use_ssc != 0;
	return dev_priv->lvds_use_ssc
3676
		&& !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
3677 3678
}

3679 3680 3681
/**
 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
 * @crtc: CRTC structure
3682
 * @mode: requested mode
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693
 *
 * A pipe may be connected to one or more outputs.  Based on the depth of the
 * attached framebuffer, choose a good color depth to use on the pipe.
 *
 * If possible, match the pipe depth to the fb depth.  In some cases, this
 * isn't ideal, because the connected output supports a lesser or restricted
 * set of depths.  Resolve that here:
 *    LVDS typically supports only 6bpc, so clamp down in that case
 *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
 *    Displays may support a restricted set as well, check EDID and clamp as
 *      appropriate.
3694
 *    DP may want to dither down to 6bpc to fit larger modes
3695 3696 3697 3698 3699 3700
 *
 * RETURNS:
 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
 * true if they don't match).
 */
static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
3701 3702
					 unsigned int *pipe_bpp,
					 struct drm_display_mode *mode)
3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_encoder *encoder;
	struct drm_connector *connector;
	unsigned int display_bpc = UINT_MAX, bpc;

	/* Walk the encoders & connectors on this crtc, get min bpc */
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
		struct intel_encoder *intel_encoder = to_intel_encoder(encoder);

		if (encoder->crtc != crtc)
			continue;

		if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
			unsigned int lvds_bpc;

			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
			    LVDS_A3_POWER_UP)
				lvds_bpc = 8;
			else
				lvds_bpc = 6;

			if (lvds_bpc < display_bpc) {
3727
				DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
				display_bpc = lvds_bpc;
			}
			continue;
		}

		if (intel_encoder->type == INTEL_OUTPUT_EDP) {
			/* Use VBT settings if we have an eDP panel */
			unsigned int edp_bpc = dev_priv->edp.bpp / 3;

			if (edp_bpc < display_bpc) {
3738
				DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749
				display_bpc = edp_bpc;
			}
			continue;
		}

		/* Not one of the known troublemakers, check the EDID */
		list_for_each_entry(connector, &dev->mode_config.connector_list,
				    head) {
			if (connector->encoder != encoder)
				continue;

3750 3751 3752
			/* Don't use an invalid EDID bpc value */
			if (connector->display_info.bpc &&
			    connector->display_info.bpc < display_bpc) {
3753
				DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
				display_bpc = connector->display_info.bpc;
			}
		}

		/*
		 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
		 * through, clamp it down.  (Note: >12bpc will be caught below.)
		 */
		if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
			if (display_bpc > 8 && display_bpc < 12) {
3764
				DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
3765 3766
				display_bpc = 12;
			} else {
3767
				DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
3768 3769 3770 3771 3772
				display_bpc = 8;
			}
		}
	}

3773 3774 3775 3776 3777
	if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
		DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
		display_bpc = 6;
	}

3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793
	/*
	 * We could just drive the pipe at the highest bpc all the time and
	 * enable dithering as needed, but that costs bandwidth.  So choose
	 * the minimum value that expresses the full color range of the fb but
	 * also stays within the max display bpc discovered above.
	 */

	switch (crtc->fb->depth) {
	case 8:
		bpc = 8; /* since we go through a colormap */
		break;
	case 15:
	case 16:
		bpc = 6; /* min is 18bpp */
		break;
	case 24:
3794
		bpc = 8;
3795 3796
		break;
	case 30:
3797
		bpc = 10;
3798 3799
		break;
	case 48:
3800
		bpc = 12;
3801 3802 3803 3804 3805 3806 3807
		break;
	default:
		DRM_DEBUG("unsupported depth, assuming 24 bits\n");
		bpc = min((unsigned int)8, display_bpc);
		break;
	}

3808 3809
	display_bpc = min(display_bpc, bpc);

3810 3811
	DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
		      bpc, display_bpc);
3812

3813
	*pipe_bpp = display_bpc * 3;
3814 3815 3816 3817

	return display_bpc != bpc;
}

3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839
static int vlv_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk = 27000; /* for DP & HDMI */

	return 100000; /* only one validated so far */

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
		refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if (intel_panel_use_ssc(dev_priv))
			refclk = 100000;
		else
			refclk = 96000;
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
		refclk = 100000;
	}

	return refclk;
}

3840 3841 3842 3843 3844 3845
static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int refclk;

3846 3847 3848
	if (IS_VALLEYVIEW(dev)) {
		refclk = vlv_get_refclk(crtc);
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
	    intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		refclk = dev_priv->lvds_ssc_freq * 1000;
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      refclk / 1000);
	} else if (!IS_GEN2(dev)) {
		refclk = 96000;
	} else {
		refclk = 48000;
	}

	return refclk;
}

static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
				      intel_clock_t *clock)
{
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (adjusted_mode->clock >= 100000
	    && adjusted_mode->clock < 140500) {
		clock->p1 = 2;
		clock->p2 = 10;
		clock->n = 3;
		clock->m1 = 16;
		clock->m2 = 8;
	} else if (adjusted_mode->clock >= 140500
		   && adjusted_mode->clock <= 200000) {
		clock->p1 = 1;
		clock->p2 = 10;
		clock->n = 6;
		clock->m1 = 12;
		clock->m2 = 8;
	}
}

3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
				     intel_clock_t *clock,
				     intel_clock_t *reduced_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 fp, fp2 = 0;

	if (IS_PINEVIEW(dev)) {
		fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = (1 << reduced_clock->n) << 16 |
				reduced_clock->m1 << 8 | reduced_clock->m2;
	} else {
		fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
		if (reduced_clock)
			fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
				reduced_clock->m2;
	}

	I915_WRITE(FP0(pipe), fp);

	intel_crtc->lowfreq_avail = false;
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
	    reduced_clock && i915_powersave) {
		I915_WRITE(FP1(pipe), fp2);
		intel_crtc->lowfreq_avail = true;
	} else {
		I915_WRITE(FP1(pipe), fp);
	}
}

3918 3919 3920 3921 3922 3923 3924
static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
			      struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3925
	u32 temp;
3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954

	temp = I915_READ(LVDS);
	temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
	if (pipe == 1) {
		temp |= LVDS_PIPEB_SELECT;
	} else {
		temp &= ~LVDS_PIPEB_SELECT;
	}
	/* set the corresponsding LVDS_BORDER bit */
	temp |= dev_priv->lvds_border_bits;
	/* Set the B0-B3 data pairs corresponding to whether we're going to
	 * set the DPLLs for dual-channel mode or not.
	 */
	if (clock->p2 == 7)
		temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
	else
		temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);

	/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
	 * appropriately here, but we need to look more thoroughly into how
	 * panels behave in the two modes.
	 */
	/* set the dithering flag on LVDS as needed */
	if (INTEL_INFO(dev)->gen >= 4) {
		if (dev_priv->lvds_dither)
			temp |= LVDS_ENABLE_DITHER;
		else
			temp &= ~LVDS_ENABLE_DITHER;
	}
3955
	temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
3956
	if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
3957
		temp |= LVDS_HSYNC_POLARITY;
3958
	if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
3959
		temp |= LVDS_VSYNC_POLARITY;
3960 3961 3962
	I915_WRITE(LVDS, temp);
}

3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
static void vlv_update_pll(struct drm_crtc *crtc,
			   struct drm_display_mode *mode,
			   struct drm_display_mode *adjusted_mode,
			   intel_clock_t *clock, intel_clock_t *reduced_clock,
			   int refclk, int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll, mdiv, pdiv;
	u32 bestn, bestm1, bestm2, bestp1, bestp2;
	bool is_hdmi;

	is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	bestn = clock->n;
	bestm1 = clock->m1;
	bestm2 = clock->m2;
	bestp1 = clock->p1;
	bestp2 = clock->p2;

	/* Enable DPIO clock input */
	dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
		DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));

	mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
	mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
	mdiv |= ((bestn << DPIO_N_SHIFT));
	mdiv |= (1 << DPIO_POST_DIV_SHIFT);
	mdiv |= (1 << DPIO_K_SHIFT);
	mdiv |= DPIO_ENABLE_CALIBRATION;
	intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);

	intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);

	pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
		(3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
		(8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
	intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);

	intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll);
	POSTING_READ(DPLL(pipe));
	if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
		DRM_ERROR("DPLL %d failed to lock\n", pipe);

	if (is_hdmi) {
		u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);

		if (temp > 1)
			temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
		else
			temp = 0;

		I915_WRITE(DPLL_MD(pipe), temp);
		POSTING_READ(DPLL_MD(pipe));
	}

	intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
}

4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199
static void i9xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *mode,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock, intel_clock_t *reduced_clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;
	bool is_sdvo;

	is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
		intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
				dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
		}
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		dpll |= DPLL_DVO_HIGH_SPEED;

	/* compute bitmask from p1 value */
	if (IS_PINEVIEW(dev))
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
	else {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (IS_G4X(dev) && reduced_clock)
			dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
	}
	switch (clock->p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
	}
	if (INTEL_INFO(dev)->gen >= 4)
		dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);

	if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
		intel_dp_set_m_n(crtc, mode, adjusted_mode);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	if (INTEL_INFO(dev)->gen >= 4) {
		u32 temp = 0;
		if (is_sdvo) {
			temp = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (temp > 1)
				temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
			else
				temp = 0;
		}
		I915_WRITE(DPLL_MD(pipe), temp);
	} else {
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
		I915_WRITE(DPLL(pipe), dpll);
	}
}

static void i8xx_update_pll(struct drm_crtc *crtc,
			    struct drm_display_mode *adjusted_mode,
			    intel_clock_t *clock,
			    int num_connectors)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll;

	dpll = DPLL_VGA_MODE_DIS;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	} else {
		if (clock->p1 == 2)
			dpll |= PLL_P1_DIVIDE_BY_TWO;
		else
			dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		if (clock->p2 == 4)
			dpll |= PLL_P2_DIVIDE_BY_4;
	}

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
		/* XXX: just matching BIOS for now */
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
		dpll |= 3;
	else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
		 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	dpll |= DPLL_VCO_ENABLE;
	I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
	POSTING_READ(DPLL(pipe));
	udelay(150);

	I915_WRITE(DPLL(pipe), dpll);

	/* Wait for the clocks to stabilize. */
	POSTING_READ(DPLL(pipe));
	udelay(150);

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
		intel_update_lvds(crtc, clock, adjusted_mode);

	/* The pixel multiplier can only be updated once the
	 * DPLL is enabled and the clocks are stable.
	 *
	 * So write it again.
	 */
	I915_WRITE(DPLL(pipe), dpll);
}

4200 4201 4202 4203 4204
static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
			      struct drm_display_mode *mode,
			      struct drm_display_mode *adjusted_mode,
			      int x, int y,
			      struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
4205 4206 4207 4208 4209
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4210
	int plane = intel_crtc->plane;
4211
	int refclk, num_connectors = 0;
4212
	intel_clock_t clock, reduced_clock;
4213 4214 4215
	u32 dspcntr, pipeconf, vsyncshift;
	bool ok, has_reduced_clock = false, is_sdvo = false;
	bool is_lvds = false, is_tv = false, is_dp = false;
J
Jesse Barnes 已提交
4216
	struct drm_mode_config *mode_config = &dev->mode_config;
4217
	struct intel_encoder *encoder;
4218
	const intel_limit_t *limit;
4219
	int ret;
J
Jesse Barnes 已提交
4220

4221 4222
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
4223 4224
			continue;

4225
		switch (encoder->type) {
J
Jesse Barnes 已提交
4226 4227 4228 4229
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4230
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4231
			is_sdvo = true;
4232
			if (encoder->needs_tv_clock)
4233
				is_tv = true;
J
Jesse Barnes 已提交
4234 4235 4236 4237
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
4238 4239 4240
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
J
Jesse Barnes 已提交
4241
		}
4242

4243
		num_connectors++;
J
Jesse Barnes 已提交
4244 4245
	}

4246
	refclk = i9xx_get_refclk(crtc, num_connectors);
J
Jesse Barnes 已提交
4247

4248 4249 4250 4251 4252
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4253
	limit = intel_limit(crtc, refclk);
4254 4255
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4256 4257
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4258
		return -EINVAL;
J
Jesse Barnes 已提交
4259 4260
	}

4261
	/* Ensure that the cursor is valid for the new mode before changing... */
4262
	intel_crtc_update_cursor(crtc, true);
4263

4264
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4265 4266 4267 4268 4269 4270
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4271
		has_reduced_clock = limit->find_pll(limit, crtc,
4272 4273
						    dev_priv->lvds_downclock,
						    refclk,
4274
						    &clock,
4275
						    &reduced_clock);
Z
Zhenyu Wang 已提交
4276 4277
	}

4278 4279
	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Z
Zhenyu Wang 已提交
4280

4281 4282
	i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
				 &reduced_clock : NULL);
J
Jesse Barnes 已提交
4283

4284 4285
	if (IS_GEN2(dev))
		i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
4286 4287 4288
	else if (IS_VALLEYVIEW(dev))
		vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
			       refclk, num_connectors);
J
Jesse Barnes 已提交
4289
	else
4290 4291 4292
		i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
				has_reduced_clock ? &reduced_clock : NULL,
				num_connectors);
J
Jesse Barnes 已提交
4293 4294

	/* setup pipeconf */
4295
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4296 4297 4298 4299

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4300 4301 4302 4303
	if (pipe == 0)
		dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
	else
		dspcntr |= DISPPLANE_SEL_PIPE_B;
J
Jesse Barnes 已提交
4304

4305
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
4306 4307 4308 4309 4310 4311
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
4312 4313
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4314
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4315
		else
4316
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4317 4318
	}

4319 4320 4321 4322 4323 4324 4325 4326 4327 4328
	/* default to 8bpc */
	pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
	if (is_dp) {
		if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
			pipeconf |= PIPECONF_BPP_6 |
				    PIPECONF_DITHER_EN |
				    PIPECONF_DITHER_TYPE_SP;
		}
	}

4329
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
4330 4331
	drm_mode_debug_printmodeline(mode);

4332 4333
	if (HAS_PIPE_CXSR(dev)) {
		if (intel_crtc->lowfreq_avail) {
4334
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4335
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4336
		} else {
4337
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4338 4339 4340 4341
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4342
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4343 4344
	if (!IS_GEN2(dev) &&
	    adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4345 4346 4347 4348
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
4349 4350 4351
		vsyncshift = adjusted_mode->crtc_hsync_start
			     - adjusted_mode->crtc_htotal/2;
	} else {
4352
		pipeconf |= PIPECONF_PROGRESSIVE;
4353 4354 4355 4356 4357
		vsyncshift = 0;
	}

	if (!IS_GEN3(dev))
		I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
4358

4359 4360
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
4361
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4362 4363
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
4364
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4365 4366
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
4367
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
4368 4369 4370

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
4371
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4372 4373
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
4374
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4375 4376
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
4377
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
4378 4379 4380

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4381
	 */
4382 4383 4384 4385
	I915_WRITE(DSPSIZE(plane),
		   ((mode->vdisplay - 1) << 16) |
		   (mode->hdisplay - 1));
	I915_WRITE(DSPPOS(plane), 0);
4386 4387
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4388

4389 4390
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
4391
	intel_enable_pipe(dev_priv, pipe, false);
4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404

	intel_wait_for_vblank(dev, pipe);

	I915_WRITE(DSPCNTR(plane), dspcntr);
	POSTING_READ(DSPCNTR(plane));

	ret = intel_pipe_set_base(crtc, x, y, old_fb);

	intel_update_watermarks(dev);

	return ret;
}

4405 4406 4407 4408
/*
 * Initialize reference clocks when the driver loads
 */
void ironlake_init_pch_refclk(struct drm_device *dev)
4409 4410 4411 4412 4413 4414
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;
	u32 temp;
	bool has_lvds = false;
4415 4416 4417
	bool has_cpu_edp = false;
	bool has_pch_edp = false;
	bool has_panel = false;
4418 4419
	bool has_ck505 = false;
	bool can_ssc = false;
4420 4421

	/* We need to take the global config into account */
4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435
	list_for_each_entry(encoder, &mode_config->encoder_list,
			    base.head) {
		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			has_panel = true;
			has_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			has_panel = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				has_pch_edp = true;
			else
				has_cpu_edp = true;
			break;
4436 4437 4438
		}
	}

4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449
	if (HAS_PCH_IBX(dev)) {
		has_ck505 = dev_priv->display_clock_mode;
		can_ssc = has_ck505;
	} else {
		has_ck505 = false;
		can_ssc = true;
	}

	DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
		      has_panel, has_lvds, has_pch_edp, has_cpu_edp,
		      has_ck505);
4450 4451 4452 4453 4454 4455 4456 4457 4458 4459

	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
	temp = I915_READ(PCH_DREF_CONTROL);
	/* Always enable nonspread source */
	temp &= ~DREF_NONSPREAD_SOURCE_MASK;

4460 4461 4462 4463
	if (has_ck505)
		temp |= DREF_NONSPREAD_CK505_ENABLE;
	else
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4464

4465 4466 4467
	if (has_panel) {
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
4468

4469
		/* SSC must be turned on before enabling the CPU output  */
4470
		if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4471
			DRM_DEBUG_KMS("Using SSC on panel\n");
4472
			temp |= DREF_SSC1_ENABLE;
4473 4474
		} else
			temp &= ~DREF_SSC1_ENABLE;
4475 4476 4477 4478 4479 4480

		/* Get SSC going before enabling the outputs */
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

4481 4482 4483
		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Enable CPU source on CPU attached eDP */
4484
		if (has_cpu_edp) {
4485
			if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4486
				DRM_DEBUG_KMS("Using SSC on eDP\n");
4487
				temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4488
			}
4489 4490
			else
				temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
		} else
			temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	} else {
		DRM_DEBUG_KMS("Disabling SSC entirely\n");

		temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

		/* Turn off CPU output */
		temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;

		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);

		/* Turn off the SSC source */
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_DISABLE;

		/* Turn off SSC1 */
		temp &= ~ DREF_SSC1_ENABLE;

4516 4517 4518 4519 4520 4521
		I915_WRITE(PCH_DREF_CONTROL, temp);
		POSTING_READ(PCH_DREF_CONTROL);
		udelay(200);
	}
}

4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555
static int ironlake_get_refclk(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *edp_encoder = NULL;
	int num_connectors = 0;
	bool is_lvds = false;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_EDP:
			edp_encoder = encoder;
			break;
		}
		num_connectors++;
	}

	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
			      dev_priv->lvds_ssc_freq);
		return dev_priv->lvds_ssc_freq * 1000;
	}

	return 120000;
}

4556 4557 4558 4559 4560
static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode,
				  int x, int y,
				  struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
4561 4562 4563 4564 4565
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4566
	int plane = intel_crtc->plane;
4567
	int refclk, num_connectors = 0;
4568
	intel_clock_t clock, reduced_clock;
4569
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
4570
	bool ok, has_reduced_clock = false, is_sdvo = false;
4571
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
J
Jesse Barnes 已提交
4572
	struct drm_mode_config *mode_config = &dev->mode_config;
4573
	struct intel_encoder *encoder, *edp_encoder = NULL;
4574
	const intel_limit_t *limit;
4575
	int ret;
4576
	struct fdi_m_n m_n = {0};
4577
	u32 temp;
4578 4579 4580
	int target_clock, pixel_multiplier, lane, link_bw, factor;
	unsigned int pipe_bpp;
	bool dither;
4581
	bool is_cpu_edp = false, is_pch_edp = false;
J
Jesse Barnes 已提交
4582

4583 4584
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
4585 4586
			continue;

4587
		switch (encoder->type) {
J
Jesse Barnes 已提交
4588 4589 4590 4591
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
4592
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
4593
			is_sdvo = true;
4594
			if (encoder->needs_tv_clock)
4595
				is_tv = true;
J
Jesse Barnes 已提交
4596 4597 4598 4599 4600 4601 4602
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
4603 4604 4605
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
4606
		case INTEL_OUTPUT_EDP:
4607 4608 4609 4610 4611 4612
			is_dp = true;
			if (intel_encoder_is_pch_edp(&encoder->base))
				is_pch_edp = true;
			else
				is_cpu_edp = true;
			edp_encoder = encoder;
4613
			break;
J
Jesse Barnes 已提交
4614
		}
4615

4616
		num_connectors++;
J
Jesse Barnes 已提交
4617 4618
	}

4619
	refclk = ironlake_get_refclk(crtc);
J
Jesse Barnes 已提交
4620

4621 4622 4623 4624 4625
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4626
	limit = intel_limit(crtc, refclk);
4627 4628
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
			     &clock);
J
Jesse Barnes 已提交
4629 4630
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4631
		return -EINVAL;
J
Jesse Barnes 已提交
4632 4633
	}

4634
	/* Ensure that the cursor is valid for the new mode before changing... */
4635
	intel_crtc_update_cursor(crtc, true);
4636

4637
	if (is_lvds && dev_priv->lvds_downclock_avail) {
4638 4639 4640 4641 4642 4643
		/*
		 * Ensure we match the reduced clock's P to the target clock.
		 * If the clocks don't match, we can't switch the display clock
		 * by using the FP0/FP1. In such case we will disable the LVDS
		 * downclock feature.
		*/
4644
		has_reduced_clock = limit->find_pll(limit, crtc,
4645 4646
						    dev_priv->lvds_downclock,
						    refclk,
4647
						    &clock,
4648
						    &reduced_clock);
4649
	}
4650 4651 4652 4653

	if (is_sdvo && is_tv)
		i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);

Z
Zhenyu Wang 已提交
4654

4655
	/* FDI link */
4656 4657 4658 4659
	pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
	lane = 0;
	/* CPU eDP doesn't require FDI link, so just set DP M/N
	   according to current link config */
4660 4661
	if (is_cpu_edp) {
		intel_edp_link_config(edp_encoder, &lane, &link_bw);
4662 4663 4664 4665 4666 4667 4668 4669 4670 4671
	} else {
		/* FDI is a binary signal running at ~2.7GHz, encoding
		 * each output octet as 10 bits. The actual frequency
		 * is stored as a divider into a 100MHz clock, and the
		 * mode pixel clock is stored in units of 1KHz.
		 * Hence the bw of each lane in terms of the mode signal
		 * is:
		 */
		link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
	}
4672

4673 4674 4675 4676 4677 4678 4679 4680
	/* [e]DP over FDI requires target mode clock instead of link clock. */
	if (edp_encoder)
		target_clock = intel_edp_target_clock(edp_encoder, mode);
	else if (is_dp)
		target_clock = mode->clock;
	else
		target_clock = adjusted_mode->clock;

4681 4682 4683
	/* determine panel color depth */
	temp = I915_READ(PIPECONF(pipe));
	temp &= ~PIPE_BPC_MASK;
4684
	dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
4685 4686 4687
	switch (pipe_bpp) {
	case 18:
		temp |= PIPE_6BPC;
4688
		break;
4689 4690
	case 24:
		temp |= PIPE_8BPC;
4691
		break;
4692 4693
	case 30:
		temp |= PIPE_10BPC;
4694
		break;
4695 4696
	case 36:
		temp |= PIPE_12BPC;
4697 4698
		break;
	default:
4699 4700
		WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
			pipe_bpp);
4701 4702 4703
		temp |= PIPE_8BPC;
		pipe_bpp = 24;
		break;
4704
	}
4705

4706 4707 4708
	intel_crtc->bpp = pipe_bpp;
	I915_WRITE(PIPECONF(pipe), temp);

4709 4710 4711 4712 4713 4714
	if (!lane) {
		/*
		 * Account for spread spectrum to avoid
		 * oversubscribing the link. Max center spread
		 * is 2.5%; use 5% for safety's sake.
		 */
4715
		u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
4716
		lane = bps / (link_bw * 8) + 1;
4717
	}
4718

4719 4720 4721 4722
	intel_crtc->fdi_lanes = lane;

	if (pixel_multiplier > 1)
		link_bw *= pixel_multiplier;
4723 4724
	ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
			     &m_n);
4725

4726 4727 4728 4729
	fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
	if (has_reduced_clock)
		fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
			reduced_clock.m2;
J
Jesse Barnes 已提交
4730

4731
	/* Enable autotuning of the PLL clock (if permissible) */
4732 4733 4734 4735 4736 4737 4738 4739
	factor = 21;
	if (is_lvds) {
		if ((intel_panel_use_ssc(dev_priv) &&
		     dev_priv->lvds_ssc_freq == 100) ||
		    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
			factor = 25;
	} else if (is_sdvo && is_tv)
		factor = 20;
4740

4741
	if (clock.m < factor * clock.n)
4742
		fp |= FP_CB_TUNE;
4743

4744
	dpll = 0;
4745

4746 4747 4748 4749 4750 4751 4752 4753
	if (is_lvds)
		dpll |= DPLLB_MODE_LVDS;
	else
		dpll |= DPLLB_MODE_DAC_SERIAL;
	if (is_sdvo) {
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
		if (pixel_multiplier > 1) {
			dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
J
Jesse Barnes 已提交
4754
		}
4755 4756
		dpll |= DPLL_DVO_HIGH_SPEED;
	}
4757
	if (is_dp && !is_cpu_edp)
4758
		dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
4759

4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777
	/* compute bitmask from p1 value */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
	/* also FPA1 */
	dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;

	switch (clock.p2) {
	case 5:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
		break;
	case 7:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
		break;
	case 10:
		dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
		break;
	case 14:
		dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
		break;
J
Jesse Barnes 已提交
4778 4779
	}

4780 4781 4782
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
4783
		/* XXX: just matching BIOS for now */
4784
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
4785
		dpll |= 3;
4786
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4787
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
4788 4789 4790 4791
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
4792
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4793 4794 4795 4796

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4797
	DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
J
Jesse Barnes 已提交
4798 4799
	drm_mode_debug_printmodeline(mode);

E
Eugeni Dodonov 已提交
4800 4801 4802 4803 4804 4805
	/* CPU eDP is the only output that doesn't need a PCH PLL of its own on
	 * pre-Haswell/LPT generation */
	if (HAS_PCH_LPT(dev)) {
		DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
				pipe);
	} else if (!is_cpu_edp) {
4806
		struct intel_pch_pll *pll;
4807

4808 4809 4810 4811
		pll = intel_get_pch_pll(intel_crtc, dpll, fp);
		if (pll == NULL) {
			DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
					 pipe);
4812 4813
			return -EINVAL;
		}
4814 4815
	} else
		intel_put_pch_pll(intel_crtc);
J
Jesse Barnes 已提交
4816 4817 4818 4819 4820 4821

	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
4822
		temp = I915_READ(PCH_LVDS);
4823
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4824 4825
		if (HAS_PCH_CPT(dev)) {
			temp &= ~PORT_TRANS_SEL_MASK;
4826
			temp |= PORT_TRANS_SEL_CPT(pipe);
4827 4828 4829 4830 4831 4832
		} else {
			if (pipe == 1)
				temp |= LVDS_PIPEB_SELECT;
			else
				temp &= ~LVDS_PIPEB_SELECT;
		}
4833

4834
		/* set the corresponsding LVDS_BORDER bit */
4835
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
4836 4837 4838 4839
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
4840
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
4841
		else
4842
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
4843 4844 4845 4846 4847

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
4848
		temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4849
		if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4850
			temp |= LVDS_HSYNC_POLARITY;
4851
		if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4852
			temp |= LVDS_VSYNC_POLARITY;
4853
		I915_WRITE(PCH_LVDS, temp);
J
Jesse Barnes 已提交
4854
	}
4855

4856 4857
	pipeconf &= ~PIPECONF_DITHER_EN;
	pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4858
	if ((is_lvds && dev_priv->lvds_dither) || dither) {
4859
		pipeconf |= PIPECONF_DITHER_EN;
4860
		pipeconf |= PIPECONF_DITHER_TYPE_SP;
4861
	}
4862
	if (is_dp && !is_cpu_edp) {
4863
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
4864
	} else {
4865
		/* For non-DP output, clear any trans DP clock recovery setting.*/
4866 4867 4868 4869
		I915_WRITE(TRANSDATA_M1(pipe), 0);
		I915_WRITE(TRANSDATA_N1(pipe), 0);
		I915_WRITE(TRANSDPLINK_M1(pipe), 0);
		I915_WRITE(TRANSDPLINK_N1(pipe), 0);
4870
	}
J
Jesse Barnes 已提交
4871

4872 4873
	if (intel_crtc->pch_pll) {
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
4874

4875
		/* Wait for the clocks to stabilize. */
4876
		POSTING_READ(intel_crtc->pch_pll->pll_reg);
4877 4878
		udelay(150);

4879 4880 4881 4882 4883
		/* The pixel multiplier can only be updated once the
		 * DPLL is enabled and the clocks are stable.
		 *
		 * So write it again.
		 */
4884
		I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
J
Jesse Barnes 已提交
4885 4886
	}

4887
	intel_crtc->lowfreq_avail = false;
4888
	if (intel_crtc->pch_pll) {
4889
		if (is_lvds && has_reduced_clock && i915_powersave) {
4890
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
4891 4892
			intel_crtc->lowfreq_avail = true;
		} else {
4893
			I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
4894 4895 4896
		}
	}

4897
	pipeconf &= ~PIPECONF_INTERLACE_MASK;
4898
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4899
		pipeconf |= PIPECONF_INTERLACED_ILK;
4900 4901 4902
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
4903 4904 4905 4906
		I915_WRITE(VSYNCSHIFT(pipe),
			   adjusted_mode->crtc_hsync_start
			   - adjusted_mode->crtc_htotal/2);
	} else {
4907
		pipeconf |= PIPECONF_PROGRESSIVE;
4908 4909
		I915_WRITE(VSYNCSHIFT(pipe), 0);
	}
4910

4911 4912
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
4913
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4914 4915
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
4916
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4917 4918
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
4919
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
4920 4921 4922

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
4923
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4924 4925
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
4926
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4927 4928
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
4929
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
4930

4931 4932
	/* pipesrc controls the size that is scaled from, which should
	 * always be the user's requested size.
J
Jesse Barnes 已提交
4933
	 */
4934 4935
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4936

4937 4938 4939 4940
	I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
	I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
	I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
	I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
4941

4942
	if (is_cpu_edp)
4943
		ironlake_set_pll_edp(crtc, adjusted_mode->clock);
4944

4945 4946
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4947

4948
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
4949

4950
	I915_WRITE(DSPCNTR(plane), dspcntr);
4951
	POSTING_READ(DSPCNTR(plane));
J
Jesse Barnes 已提交
4952

4953
	ret = intel_pipe_set_base(crtc, x, y, old_fb);
4954 4955 4956

	intel_update_watermarks(dev);

4957 4958
	intel_update_linetime_watermarks(dev, pipe, adjusted_mode);

4959
	return ret;
J
Jesse Barnes 已提交
4960 4961
}

4962 4963 4964 4965 4966 4967 4968 4969
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
4970 4971
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
4972 4973
	int ret;

4974
	drm_vblank_pre_modeset(dev, pipe);
4975

4976 4977
	ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
					      x, y, old_fb);
J
Jesse Barnes 已提交
4978
	drm_vblank_post_modeset(dev, pipe);
4979

4980 4981 4982 4983
	if (ret)
		intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
	else
		intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
4984

4985
	return ret;
J
Jesse Barnes 已提交
4986 4987
}

4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016
static bool intel_eld_uptodate(struct drm_connector *connector,
			       int reg_eldv, uint32_t bits_eldv,
			       int reg_elda, uint32_t bits_elda,
			       int reg_edid)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t i;

	i = I915_READ(reg_eldv);
	i &= bits_eldv;

	if (!eld[0])
		return !i;

	if (!i)
		return false;

	i = I915_READ(reg_elda);
	i &= ~bits_elda;
	I915_WRITE(reg_elda, i);

	for (i = 0; i < eld[2]; i++)
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032
static void g4x_write_eld(struct drm_connector *connector,
			  struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t len;
	uint32_t i;

	i = I915_READ(G4X_AUD_VID_DID);

	if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

5033 5034 5035 5036 5037 5038
	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
			       G4X_HDMIW_HDMIEDID))
		return;

5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065
	i = I915_READ(G4X_AUD_CNTL_ST);
	i &= ~(eldv | G4X_ELD_ADDR);
	len = (i >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, i);

	if (!eld[0])
		return;

	len = min_t(uint8_t, eld[2], len);
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

	i = I915_READ(G4X_AUD_CNTL_ST);
	i |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, i);
}

static void ironlake_write_eld(struct drm_connector *connector,
				     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	uint8_t *eld = connector->eld;
	uint32_t eldv;
	uint32_t i;
	int len;
	int hdmiw_hdmiedid;
5066
	int aud_config;
5067 5068 5069
	int aud_cntl_st;
	int aud_cntrl_st2;

5070
	if (HAS_PCH_IBX(connector->dev)) {
5071
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
5072
		aud_config = IBX_AUD_CONFIG_A;
5073 5074
		aud_cntl_st = IBX_AUD_CNTL_ST_A;
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
5075
	} else {
5076
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
5077
		aud_config = CPT_AUD_CONFIG_A;
5078 5079
		aud_cntl_st = CPT_AUD_CNTL_ST_A;
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
5080 5081 5082 5083 5084
	}

	i = to_intel_crtc(crtc)->pipe;
	hdmiw_hdmiedid += i * 0x100;
	aud_cntl_st += i * 0x100;
5085
	aud_config += i * 0x100;
5086 5087 5088 5089 5090 5091 5092 5093

	DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));

	i = I915_READ(aud_cntl_st);
	i = (i >> 29) & 0x3;		/* DIP_Port_Select, 0x1 = PortB */
	if (!i) {
		DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
		/* operate blindly on all ports */
5094 5095 5096
		eldv = IBX_ELD_VALIDB;
		eldv |= IBX_ELD_VALIDB << 4;
		eldv |= IBX_ELD_VALIDB << 8;
5097 5098
	} else {
		DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5099
		eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
5100 5101
	}

5102 5103 5104
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
		DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
		eld[5] |= (1 << 2);	/* Conn_Type, 0x1 = DisplayPort */
5105 5106 5107
		I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
	} else
		I915_WRITE(aud_config, 0);
5108

5109 5110 5111 5112 5113 5114
	if (intel_eld_uptodate(connector,
			       aud_cntrl_st2, eldv,
			       aud_cntl_st, IBX_ELD_ADDRESS,
			       hdmiw_hdmiedid))
		return;

5115 5116 5117 5118 5119 5120 5121 5122
	i = I915_READ(aud_cntrl_st2);
	i &= ~eldv;
	I915_WRITE(aud_cntrl_st2, i);

	if (!eld[0])
		return;

	i = I915_READ(aud_cntl_st);
5123
	i &= ~IBX_ELD_ADDRESS;
5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159
	I915_WRITE(aud_cntl_st, i);

	len = min_t(uint8_t, eld[2], 21);	/* 84 bytes of hw ELD buffer */
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

	i = I915_READ(aud_cntrl_st2);
	i |= eldv;
	I915_WRITE(aud_cntrl_st2, i);
}

void intel_write_eld(struct drm_encoder *encoder,
		     struct drm_display_mode *mode)
{
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_connector *connector;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	connector = drm_select_eld(encoder, mode);
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 drm_get_connector_name(connector),
			 connector->encoder->base.id,
			 drm_get_encoder_name(connector->encoder));

	connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;

	if (dev_priv->display.write_eld)
		dev_priv->display.write_eld(connector, crtc);
}

J
Jesse Barnes 已提交
5160 5161 5162 5163 5164 5165
/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5166
	int palreg = PALETTE(intel_crtc->pipe);
J
Jesse Barnes 已提交
5167 5168 5169
	int i;

	/* The clocks have to be on to load the palette. */
5170
	if (!crtc->enabled || !intel_crtc->active)
J
Jesse Barnes 已提交
5171 5172
		return;

5173
	/* use legacy palette for Ironlake */
5174
	if (HAS_PCH_SPLIT(dev))
5175
		palreg = LGC_PALETTE(intel_crtc->pipe);
5176

J
Jesse Barnes 已提交
5177 5178 5179 5180 5181 5182 5183 5184
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

5196
	cntl = I915_READ(_CURACNTR);
5197 5198 5199 5200
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
5201
		I915_WRITE(_CURABASE, base);
5202 5203 5204 5205 5206 5207 5208 5209

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5210
	I915_WRITE(_CURACNTR, cntl);
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
5224
		uint32_t cntl = I915_READ(CURCNTR(pipe));
5225 5226 5227 5228 5229 5230 5231 5232
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
5233
		I915_WRITE(CURCNTR(pipe), cntl);
5234 5235 5236 5237

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
5238
	I915_WRITE(CURBASE(pipe), base);
5239 5240
}

J
Jesse Barnes 已提交
5241 5242 5243 5244 5245 5246 5247 5248 5249 5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265
static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
		if (base) {
			cntl &= ~CURSOR_MODE;
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(CURCNTR_IVB(pipe), cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(CURBASE_IVB(pipe), base);
}

5266
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
5267 5268
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
5269 5270 5271 5272 5273 5274 5275
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
5276
	u32 base, pos;
5277 5278 5279 5280
	bool visible;

	pos = 0;

5281
	if (on && crtc->enabled && crtc->fb) {
5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
5310
	if (!visible && !intel_crtc->cursor_visible)
5311 5312
		return;

5313
	if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
J
Jesse Barnes 已提交
5314 5315 5316 5317 5318 5319 5320 5321 5322
		I915_WRITE(CURPOS_IVB(pipe), pos);
		ivb_update_cursor(crtc, base);
	} else {
		I915_WRITE(CURPOS(pipe), pos);
		if (IS_845G(dev) || IS_I865G(dev))
			i845_update_cursor(crtc, base);
		else
			i9xx_update_cursor(crtc, base);
	}
5323 5324
}

J
Jesse Barnes 已提交
5325
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
5326
				 struct drm_file *file,
J
Jesse Barnes 已提交
5327 5328 5329 5330 5331 5332
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5333
	struct drm_i915_gem_object *obj;
5334
	uint32_t addr;
5335
	int ret;
J
Jesse Barnes 已提交
5336

5337
	DRM_DEBUG_KMS("\n");
J
Jesse Barnes 已提交
5338 5339 5340

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
5341
		DRM_DEBUG_KMS("cursor off\n");
5342
		addr = 0;
5343
		obj = NULL;
5344
		mutex_lock(&dev->struct_mutex);
5345
		goto finish;
J
Jesse Barnes 已提交
5346 5347 5348 5349 5350 5351 5352 5353
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

5354
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
5355
	if (&obj->base == NULL)
J
Jesse Barnes 已提交
5356 5357
		return -ENOENT;

5358
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
5359
		DRM_ERROR("buffer is to small\n");
5360 5361
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
5362 5363
	}

5364
	/* we only need to pin inside GTT if cursor is non-phy */
5365
	mutex_lock(&dev->struct_mutex);
5366
	if (!dev_priv->info->cursor_needs_physical) {
5367 5368 5369 5370 5371 5372
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

5373
		ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
5374 5375
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
5376
			goto fail_locked;
5377 5378
		}

5379 5380
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
5381
			DRM_ERROR("failed to release fence for cursor");
5382 5383 5384
			goto fail_unpin;
		}

5385
		addr = obj->gtt_offset;
5386
	} else {
5387
		int align = IS_I830(dev) ? 16 * 1024 : 256;
5388
		ret = i915_gem_attach_phys_object(dev, obj,
5389 5390
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
5391 5392
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
5393
			goto fail_locked;
5394
		}
5395
		addr = obj->phys_obj->handle->busaddr;
5396 5397
	}

5398
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
5399 5400
		I915_WRITE(CURSIZE, (height << 12) | width);

5401 5402
 finish:
	if (intel_crtc->cursor_bo) {
5403
		if (dev_priv->info->cursor_needs_physical) {
5404
			if (intel_crtc->cursor_bo != obj)
5405 5406 5407
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
5408
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
5409
	}
5410

5411
	mutex_unlock(&dev->struct_mutex);
5412 5413

	intel_crtc->cursor_addr = addr;
5414
	intel_crtc->cursor_bo = obj;
5415 5416 5417
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

5418
	intel_crtc_update_cursor(crtc, true);
5419

J
Jesse Barnes 已提交
5420
	return 0;
5421
fail_unpin:
5422
	i915_gem_object_unpin(obj);
5423
fail_locked:
5424
	mutex_unlock(&dev->struct_mutex);
5425
fail:
5426
	drm_gem_object_unreference_unlocked(&obj->base);
5427
	return ret;
J
Jesse Barnes 已提交
5428 5429 5430 5431 5432 5433
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

5434 5435
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
5436

5437
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

5453 5454 5455 5456 5457 5458 5459 5460 5461 5462
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
5463
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
5464
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
5465
{
J
James Simmons 已提交
5466
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
5467 5468
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
5469
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
5483
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
5484
 *
5485
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

5498 5499
static struct drm_framebuffer *
intel_framebuffer_create(struct drm_device *dev,
5500
			 struct drm_mode_fb_cmd2 *mode_cmd,
5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541
			 struct drm_i915_gem_object *obj)
{
	struct intel_framebuffer *intel_fb;
	int ret;

	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb) {
		drm_gem_object_unreference_unlocked(&obj->base);
		return ERR_PTR(-ENOMEM);
	}

	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
	if (ret) {
		drm_gem_object_unreference_unlocked(&obj->base);
		kfree(intel_fb);
		return ERR_PTR(ret);
	}

	return &intel_fb->base;
}

static u32
intel_framebuffer_pitch_for_width(int width, int bpp)
{
	u32 pitch = DIV_ROUND_UP(width * bpp, 8);
	return ALIGN(pitch, 64);
}

static u32
intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
{
	u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
	return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
}

static struct drm_framebuffer *
intel_framebuffer_create_for_mode(struct drm_device *dev,
				  struct drm_display_mode *mode,
				  int depth, int bpp)
{
	struct drm_i915_gem_object *obj;
5542
	struct drm_mode_fb_cmd2 mode_cmd;
5543 5544 5545 5546 5547 5548 5549 5550

	obj = i915_gem_alloc_object(dev,
				    intel_framebuffer_size_for_mode(mode, bpp));
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	mode_cmd.width = mode->hdisplay;
	mode_cmd.height = mode->vdisplay;
5551 5552
	mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
								bpp);
5553
	mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573

	return intel_framebuffer_create(dev, &mode_cmd, obj);
}

static struct drm_framebuffer *
mode_fits_in_fbdev(struct drm_device *dev,
		   struct drm_display_mode *mode)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct drm_framebuffer *fb;

	if (dev_priv->fbdev == NULL)
		return NULL;

	obj = dev_priv->fbdev->ifb.obj;
	if (obj == NULL)
		return NULL;

	fb = &dev_priv->fbdev->ifb.base;
5574 5575
	if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
							       fb->bits_per_pixel))
5576 5577
		return NULL;

5578
	if (obj->base.size < mode->vdisplay * fb->pitches[0])
5579 5580 5581 5582 5583
		return NULL;

	return fb;
}

5584 5585 5586
bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
				struct drm_connector *connector,
				struct drm_display_mode *mode,
5587
				struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5588 5589 5590
{
	struct intel_crtc *intel_crtc;
	struct drm_crtc *possible_crtc;
5591
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5592 5593
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
5594
	struct drm_framebuffer *old_fb;
J
Jesse Barnes 已提交
5595 5596
	int i = -1;

5597 5598 5599 5600
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

J
Jesse Barnes 已提交
5601 5602
	/*
	 * Algorithm gets a little messy:
5603
	 *
J
Jesse Barnes 已提交
5604 5605
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
5606
	 *
J
Jesse Barnes 已提交
5607 5608 5609 5610 5611 5612 5613
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
5614

J
Jesse Barnes 已提交
5615
		intel_crtc = to_intel_crtc(crtc);
5616 5617 5618 5619
		old->dpms_mode = intel_crtc->dpms_mode;
		old->load_detect_temp = false;

		/* Make sure the crtc and connector are running */
J
Jesse Barnes 已提交
5620
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
5621 5622 5623
			struct drm_encoder_helper_funcs *encoder_funcs;
			struct drm_crtc_helper_funcs *crtc_funcs;

J
Jesse Barnes 已提交
5624 5625
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
5626 5627

			encoder_funcs = encoder->helper_private;
J
Jesse Barnes 已提交
5628 5629
			encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
		}
5630

5631
		return true;
J
Jesse Barnes 已提交
5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
5649 5650
		DRM_DEBUG_KMS("no pipe available for load-detect\n");
		return false;
J
Jesse Barnes 已提交
5651 5652 5653
	}

	encoder->crtc = crtc;
5654
	connector->encoder = encoder;
J
Jesse Barnes 已提交
5655 5656

	intel_crtc = to_intel_crtc(crtc);
5657 5658
	old->dpms_mode = intel_crtc->dpms_mode;
	old->load_detect_temp = true;
5659
	old->release_fb = NULL;
J
Jesse Barnes 已提交
5660

5661 5662
	if (!mode)
		mode = &load_detect_mode;
J
Jesse Barnes 已提交
5663

5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683
	old_fb = crtc->fb;

	/* We need a framebuffer large enough to accommodate all accesses
	 * that the plane may generate whilst we perform load detection.
	 * We can not rely on the fbcon either being present (we get called
	 * during its initialisation to detect all boot displays, or it may
	 * not even exist) or that it is large enough to satisfy the
	 * requested mode.
	 */
	crtc->fb = mode_fits_in_fbdev(dev, mode);
	if (crtc->fb == NULL) {
		DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
		crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
		old->release_fb = crtc->fb;
	} else
		DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
	if (IS_ERR(crtc->fb)) {
		DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
		crtc->fb = old_fb;
		return false;
J
Jesse Barnes 已提交
5684 5685
	}

5686
	if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
5687
		DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
5688 5689 5690
		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);
		crtc->fb = old_fb;
5691
		return false;
J
Jesse Barnes 已提交
5692
	}
5693

J
Jesse Barnes 已提交
5694
	/* let the connector get through one full cycle before testing */
5695
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
5696

5697
	return true;
J
Jesse Barnes 已提交
5698 5699
}

5700
void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
5701 5702
				    struct drm_connector *connector,
				    struct intel_load_detect_pipe *old)
J
Jesse Barnes 已提交
5703
{
5704
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
5705 5706 5707 5708 5709
	struct drm_device *dev = encoder->dev;
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

5710 5711 5712 5713
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector),
		      encoder->base.id, drm_get_encoder_name(encoder));

5714
	if (old->load_detect_temp) {
5715
		connector->encoder = NULL;
J
Jesse Barnes 已提交
5716
		drm_helper_disable_unused_functions(dev);
5717 5718 5719 5720

		if (old->release_fb)
			old->release_fb->funcs->destroy(old->release_fb);

5721
		return;
J
Jesse Barnes 已提交
5722 5723
	}

5724
	/* Switch crtc and encoder back off if necessary */
5725 5726
	if (old->dpms_mode != DRM_MODE_DPMS_ON) {
		encoder_funcs->dpms(encoder, old->dpms_mode);
5727
		crtc_funcs->dpms(crtc, old->dpms_mode);
J
Jesse Barnes 已提交
5728 5729 5730 5731 5732 5733 5734 5735 5736
	}
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5737
	u32 dpll = I915_READ(DPLL(pipe));
J
Jesse Barnes 已提交
5738 5739 5740 5741
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
5742
		fp = I915_READ(FP0(pipe));
J
Jesse Barnes 已提交
5743
	else
5744
		fp = I915_READ(FP1(pipe));
J
Jesse Barnes 已提交
5745 5746

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
5747 5748 5749
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
5750 5751 5752 5753 5754
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

5755
	if (!IS_GEN2(dev)) {
5756 5757 5758
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
5759 5760
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
5773
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
5774 5775 5776 5777 5778
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
5779
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
5791
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
5792
			} else
5793
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5794 5795 5796 5797 5798 5799 5800 5801 5802 5803 5804 5805
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

5806
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
5822
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
5823 5824 5825
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
5826 5827 5828 5829
	int htot = I915_READ(HTOTAL(pipe));
	int hsync = I915_READ(HSYNC(pipe));
	int vtot = I915_READ(VTOTAL(pipe));
	int vsync = I915_READ(VSYNC(pipe));
J
Jesse Barnes 已提交
5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847 5848 5849

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);

	return mode;
}

5850 5851 5852 5853 5854 5855 5856 5857
#define GPU_IDLE_TIMEOUT 500 /* ms */

/* When this timer fires, we've been idle for awhile */
static void intel_gpu_idle_timer(unsigned long arg)
{
	struct drm_device *dev = (struct drm_device *)arg;
	drm_i915_private_t *dev_priv = dev->dev_private;

5858 5859 5860 5861 5862 5863
	if (!list_empty(&dev_priv->mm.active_list)) {
		/* Still processing requests, so just re-arm the timer. */
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
		return;
	}
5864

5865
	dev_priv->busy = false;
5866
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5867 5868 5869 5870 5871 5872 5873 5874 5875
}

#define CRTC_IDLE_TIMEOUT 1000 /* ms */

static void intel_crtc_idle_timer(unsigned long arg)
{
	struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
	struct drm_crtc *crtc = &intel_crtc->base;
	drm_i915_private_t *dev_priv = crtc->dev->dev_private;
5876
	struct intel_framebuffer *intel_fb;
5877

5878 5879 5880 5881 5882 5883 5884
	intel_fb = to_intel_framebuffer(crtc->fb);
	if (intel_fb && intel_fb->obj->active) {
		/* The framebuffer is still being accessed by the GPU. */
		mod_timer(&intel_crtc->idle_timer, jiffies +
			  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
		return;
	}
5885

5886
	intel_crtc->busy = false;
5887
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5888 5889
}

5890
static void intel_increase_pllclock(struct drm_crtc *crtc)
5891 5892 5893 5894 5895
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5896 5897
	int dpll_reg = DPLL(pipe);
	int dpll;
5898

5899
	if (HAS_PCH_SPLIT(dev))
5900 5901 5902 5903 5904
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

5905
	dpll = I915_READ(dpll_reg);
5906
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
5907
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
5908

5909
		assert_panel_unlocked(dev_priv, pipe);
5910 5911 5912

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
5913
		intel_wait_for_vblank(dev, pipe);
5914

5915 5916
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
5917
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
5918 5919 5920
	}

	/* Schedule downclock */
5921 5922
	mod_timer(&intel_crtc->idle_timer, jiffies +
		  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5923 5924 5925 5926 5927 5928 5929 5930
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

5931
	if (HAS_PCH_SPLIT(dev))
5932 5933 5934 5935 5936 5937 5938 5939 5940 5941
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
5942 5943 5944
		int pipe = intel_crtc->pipe;
		int dpll_reg = DPLL(pipe);
		int dpll;
5945

5946
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
5947

5948
		assert_panel_unlocked(dev_priv, pipe);
5949

5950
		dpll = I915_READ(dpll_reg);
5951 5952
		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
5953
		intel_wait_for_vblank(dev, pipe);
5954 5955
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
5956
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980
	}

}

/**
 * intel_idle_update - adjust clocks for idleness
 * @work: work struct
 *
 * Either the GPU or display (or both) went idle.  Check the busy status
 * here and adjust the CRTC and GPU clocks as necessary.
 */
static void intel_idle_update(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    idle_work);
	struct drm_device *dev = dev_priv->dev;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

	if (!i915_powersave)
		return;

	mutex_lock(&dev->struct_mutex);

5981 5982
	i915_update_gfx_val(dev_priv);

5983 5984 5985 5986 5987 5988 5989 5990 5991 5992
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		if (!intel_crtc->busy)
			intel_decrease_pllclock(crtc);
	}

5993

5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006
	mutex_unlock(&dev->struct_mutex);
}

/**
 * intel_mark_busy - mark the GPU and possibly the display busy
 * @dev: drm device
 * @obj: object we're operating on
 *
 * Callers can use this function to indicate that the GPU is busy processing
 * commands.  If @obj matches one of the CRTC objects (i.e. it's a scanout
 * buffer), we'll also mark the display as busy, so we know to increase its
 * clock frequency.
 */
6007
void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
6008 6009 6010 6011 6012 6013
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = NULL;
	struct intel_framebuffer *intel_fb;
	struct intel_crtc *intel_crtc;

6014 6015 6016
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return;

6017 6018
	if (!dev_priv->busy) {
		intel_sanitize_pm(dev);
6019
		dev_priv->busy = true;
6020
	} else
6021 6022
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6023

6024 6025 6026
	if (obj == NULL)
		return;

6027 6028 6029 6030 6031 6032 6033 6034 6035
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		intel_fb = to_intel_framebuffer(crtc->fb);
		if (intel_fb->obj == obj) {
			if (!intel_crtc->busy) {
				/* Non-busy -> busy, upclock */
6036
				intel_increase_pllclock(crtc);
6037 6038 6039 6040 6041 6042 6043 6044 6045 6046
				intel_crtc->busy = true;
			} else {
				/* Busy -> busy, put off timer */
				mod_timer(&intel_crtc->idle_timer, jiffies +
					  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
			}
		}
	}
}

J
Jesse Barnes 已提交
6047 6048 6049
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6050 6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
6063 6064

	drm_crtc_cleanup(crtc);
6065

J
Jesse Barnes 已提交
6066 6067 6068
	kfree(intel_crtc);
}

6069 6070 6071 6072 6073 6074
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
6075
	intel_unpin_fb_obj(work->old_fb_obj);
6076 6077
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
6078

6079
	intel_update_fbc(work->dev);
6080 6081 6082 6083
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

6084
static void do_intel_finish_page_flip(struct drm_device *dev,
6085
				      struct drm_crtc *crtc)
6086 6087 6088 6089
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6090
	struct drm_i915_gem_object *obj;
6091
	struct drm_pending_vblank_event *e;
6092
	struct timeval tnow, tvbl;
6093 6094 6095 6096 6097 6098
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

6099 6100
	do_gettimeofday(&tnow);

6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111
	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
6112
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
6113 6114 6115 6116 6117

		/* Called before vblank count and timestamps have
		 * been updated for the vblank interval of flip
		 * completion? Need to increment vblank count and
		 * add one videorefresh duration to returned timestamp
6118 6119 6120 6121 6122 6123 6124
		 * to account for this. We assume this happened if we
		 * get called over 0.9 frame durations after the last
		 * timestamped vblank.
		 *
		 * This calculation can not be used with vrefresh rates
		 * below 5Hz (10Hz to be on the safe side) without
		 * promoting to 64 integers.
6125
		 */
6126 6127
		if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
		    9 * crtc->framedur_ns) {
6128
			e->event.sequence++;
6129 6130
			tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
					     crtc->framedur_ns);
6131 6132
		}

6133 6134
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
6135

6136 6137 6138 6139 6140
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

6141 6142
	drm_vblank_put(dev, intel_crtc->pipe);

6143 6144
	spin_unlock_irqrestore(&dev->event_lock, flags);

6145
	obj = work->old_fb_obj;
6146

6147
	atomic_clear_mask(1 << intel_crtc->plane,
6148 6149
			  &obj->pending_flip.counter);
	if (atomic_read(&obj->pending_flip) == 0)
6150
		wake_up(&dev_priv->pending_flip_queue);
6151

6152
	schedule_work(&work->work);
6153 6154

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6155 6156
}

6157 6158 6159 6160 6161
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

6162
	do_intel_finish_page_flip(dev, crtc);
6163 6164 6165 6166 6167 6168 6169
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

6170
	do_intel_finish_page_flip(dev, crtc);
6171 6172
}

6173 6174 6175 6176 6177 6178 6179 6180
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
6181
	if (intel_crtc->unpin_work) {
6182 6183
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
6184 6185 6186
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
6187 6188 6189
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

6190 6191 6192 6193 6194 6195 6196 6197 6198
static int intel_gen2_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
6199
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6200 6201
	int ret;

6202
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6203
	if (ret)
6204
		goto err;
6205 6206

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
6207
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
6208

6209
	ret = intel_ring_begin(ring, 6);
6210
	if (ret)
6211
		goto err_unpin;
6212 6213 6214 6215 6216 6217 6218 6219

	/* Can't queue multiple flips, so wait for the previous
	 * one to finish before executing the next.
	 */
	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6220 6221 6222 6223 6224 6225 6226 6227
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
	intel_ring_emit(ring, obj->gtt_offset + offset);
	intel_ring_emit(ring, 0); /* aux display base address, unused */
	intel_ring_advance(ring);
6228 6229 6230 6231 6232
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244
	return ret;
}

static int intel_gen3_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	unsigned long offset;
	u32 flip_mask;
6245
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6246 6247
	int ret;

6248
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6249
	if (ret)
6250
		goto err;
6251 6252

	/* Offset into the new buffer for cases of shared fbs between CRTCs */
6253
	offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
6254

6255
	ret = intel_ring_begin(ring, 6);
6256
	if (ret)
6257
		goto err_unpin;
6258 6259 6260 6261 6262

	if (intel_crtc->plane)
		flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
	else
		flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6263 6264 6265 6266 6267 6268 6269 6270 6271
	intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
	intel_ring_emit(ring, obj->gtt_offset + offset);
	intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);
6272 6273 6274 6275 6276
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287
	return ret;
}

static int intel_gen4_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	uint32_t pf, pipesrc;
6288
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6289 6290
	int ret;

6291
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6292
	if (ret)
6293
		goto err;
6294

6295
	ret = intel_ring_begin(ring, 4);
6296
	if (ret)
6297
		goto err_unpin;
6298 6299 6300 6301 6302

	/* i965+ uses the linear or tiled offsets from the
	 * Display Registers (which do not change across a page-flip)
	 * so we need only reprogram the base address.
	 */
6303 6304 6305 6306
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0]);
	intel_ring_emit(ring, obj->gtt_offset | obj->tiling_mode);
6307 6308 6309 6310 6311 6312 6313

	/* XXX Enabling the panel-fitter across page-flip is so far
	 * untested on non-native modes, so ignore it for now.
	 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
	 */
	pf = 0;
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6314 6315
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
6316 6317 6318 6319 6320
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6321 6322 6323 6324 6325 6326 6327 6328 6329 6330
	return ret;
}

static int intel_gen6_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6331
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6332 6333 6334
	uint32_t pf, pipesrc;
	int ret;

6335
	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6336
	if (ret)
6337
		goto err;
6338

6339
	ret = intel_ring_begin(ring, 4);
6340
	if (ret)
6341
		goto err_unpin;
6342

6343 6344 6345 6346
	intel_ring_emit(ring, MI_DISPLAY_FLIP |
			MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
	intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
	intel_ring_emit(ring, obj->gtt_offset);
6347

6348 6349 6350 6351 6352 6353 6354
	/* Contrary to the suggestions in the documentation,
	 * "Enable Panel Fitter" does not seem to be required when page
	 * flipping with a non-native mode, and worse causes a normal
	 * modeset to fail.
	 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
	 */
	pf = 0;
6355
	pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6356 6357
	intel_ring_emit(ring, pf | pipesrc);
	intel_ring_advance(ring);
6358 6359 6360 6361 6362
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6363 6364 6365
	return ret;
}

6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383
/*
 * On gen7 we currently use the blit ring because (in early silicon at least)
 * the render ring doesn't give us interrpts for page flip completion, which
 * means clients will hang after the first flip is queued.  Fortunately the
 * blit ring generates interrupts properly, so use it instead.
 */
static int intel_gen7_queue_flip(struct drm_device *dev,
				 struct drm_crtc *crtc,
				 struct drm_framebuffer *fb,
				 struct drm_i915_gem_object *obj)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
	int ret;

	ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
	if (ret)
6384
		goto err;
6385 6386 6387

	ret = intel_ring_begin(ring, 4);
	if (ret)
6388
		goto err_unpin;
6389 6390

	intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
6391
	intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
6392 6393 6394
	intel_ring_emit(ring, (obj->gtt_offset));
	intel_ring_emit(ring, (MI_NOOP));
	intel_ring_advance(ring);
6395 6396 6397 6398 6399
	return 0;

err_unpin:
	intel_unpin_fb_obj(obj);
err:
6400 6401 6402
	return ret;
}

6403 6404 6405 6406 6407 6408 6409 6410
static int intel_default_queue_flip(struct drm_device *dev,
				    struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    struct drm_i915_gem_object *obj)
{
	return -ENODEV;
}

6411 6412 6413 6414 6415 6416 6417
static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
6418
	struct drm_i915_gem_object *obj;
6419 6420
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
6421
	unsigned long flags;
6422
	int ret;
6423 6424 6425 6426 6427 6428 6429 6430

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
6431
	work->old_fb_obj = intel_fb->obj;
6432 6433
	INIT_WORK(&work->work, intel_unpin_work_fn);

6434 6435 6436 6437
	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto free_work;

6438 6439 6440 6441 6442
	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
6443
		drm_vblank_put(dev, intel_crtc->pipe);
6444 6445

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
6446 6447 6448 6449 6450 6451 6452 6453
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

6454
	mutex_lock(&dev->struct_mutex);
6455

6456
	/* Reference the objects for the scheduled work. */
6457 6458
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
6459 6460

	crtc->fb = fb;
6461

6462 6463
	work->pending_flip_obj = obj;

6464 6465
	work->enable_stall_check = true;

6466 6467 6468
	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
6469
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
6470

6471 6472 6473
	ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
	if (ret)
		goto cleanup_pending;
6474

6475
	intel_disable_fbc(dev);
6476
	intel_mark_busy(dev, obj);
6477 6478
	mutex_unlock(&dev->struct_mutex);

6479 6480
	trace_i915_flip_request(intel_crtc->plane, obj);

6481
	return 0;
6482

6483 6484
cleanup_pending:
	atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
6485 6486
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
6487 6488 6489 6490 6491 6492
	mutex_unlock(&dev->struct_mutex);

	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

6493 6494
	drm_vblank_put(dev, intel_crtc->pipe);
free_work:
6495 6496 6497
	kfree(work);

	return ret;
6498 6499
}

6500 6501 6502 6503 6504
static void intel_sanitize_modesetting(struct drm_device *dev,
				       int pipe, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg, val;
6505
	int i;
6506

6507
	/* Clear any frame start delays used for debugging left by the BIOS */
6508 6509
	for_each_pipe(i) {
		reg = PIPECONF(i);
6510 6511 6512
		I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
	}

6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538
	if (HAS_PCH_SPLIT(dev))
		return;

	/* Who knows what state these registers were left in by the BIOS or
	 * grub?
	 *
	 * If we leave the registers in a conflicting state (e.g. with the
	 * display plane reading from the other pipe than the one we intend
	 * to use) then when we attempt to teardown the active mode, we will
	 * not disable the pipes and planes in the correct order -- leaving
	 * a plane reading from a disabled pipe and possibly leading to
	 * undefined behaviour.
	 */

	reg = DSPCNTR(plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;
	if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
		return;

	/* This display plane is active and attached to the other CPU pipe. */
	pipe = !pipe;

	/* Disable the plane and wait for it to stop reading from the pipe. */
6539 6540
	intel_disable_plane(dev_priv, plane, pipe);
	intel_disable_pipe(dev_priv, pipe);
6541
}
J
Jesse Barnes 已提交
6542

6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578
static void intel_crtc_reset(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Reset flags back to the 'unknown' status so that they
	 * will be correctly set on the initial modeset.
	 */
	intel_crtc->dpms_mode = -1;

	/* We need to fix up any BIOS configuration that conflicts with
	 * our expectations.
	 */
	intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
}

static struct drm_crtc_helper_funcs intel_helper_funcs = {
	.dpms = intel_crtc_dpms,
	.mode_fixup = intel_crtc_mode_fixup,
	.mode_set = intel_crtc_mode_set,
	.mode_set_base = intel_pipe_set_base,
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
	.load_lut = intel_crtc_load_lut,
	.disable = intel_crtc_disable,
};

static const struct drm_crtc_funcs intel_crtc_funcs = {
	.reset = intel_crtc_reset,
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = intel_crtc_destroy,
	.page_flip = intel_crtc_page_flip,
};

6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595
static void intel_pch_pll_init(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int i;

	if (dev_priv->num_pch_pll == 0) {
		DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
		return;
	}

	for (i = 0; i < dev_priv->num_pch_pll; i++) {
		dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
		dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
		dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
	}
}

6596
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
6597
{
J
Jesse Barnes 已提交
6598
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

6615 6616 6617
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
6618
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
6619
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
6620
		intel_crtc->plane = !pipe;
6621 6622
	}

J
Jesse Barnes 已提交
6623 6624 6625 6626 6627
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

C
Chris Wilson 已提交
6628
	intel_crtc_reset(&intel_crtc->base);
6629
	intel_crtc->active = true; /* force the pipe off on setup_init_config */
6630
	intel_crtc->bpp = 24; /* default for pre-Ironlake */
6631 6632 6633 6634 6635 6636 6637 6638 6639

	if (HAS_PCH_SPLIT(dev)) {
		intel_helper_funcs.prepare = ironlake_crtc_prepare;
		intel_helper_funcs.commit = ironlake_crtc_commit;
	} else {
		intel_helper_funcs.prepare = i9xx_crtc_prepare;
		intel_helper_funcs.commit = i9xx_crtc_commit;
	}

J
Jesse Barnes 已提交
6640 6641
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);

6642 6643 6644 6645
	intel_crtc->busy = false;

	setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
		    (unsigned long)intel_crtc);
J
Jesse Barnes 已提交
6646 6647
}

6648
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
6649
				struct drm_file *file)
6650 6651
{
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
6652 6653
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
6654

6655 6656
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return -ENODEV;
6657

6658 6659
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
6660

6661
	if (!drmmode_obj) {
6662 6663 6664 6665
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

6666 6667
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
6668

6669
	return 0;
6670 6671
}

6672
static int intel_encoder_clones(struct drm_device *dev, int type_mask)
J
Jesse Barnes 已提交
6673
{
6674
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
6675 6676 6677
	int index_mask = 0;
	int entry = 0;

6678 6679
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (type_mask & encoder->clone_mask)
J
Jesse Barnes 已提交
6680 6681 6682
			index_mask |= (1 << entry);
		entry++;
	}
6683

J
Jesse Barnes 已提交
6684 6685 6686
	return index_mask;
}

6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
6704 6705
static void intel_setup_outputs(struct drm_device *dev)
{
6706
	struct drm_i915_private *dev_priv = dev->dev_private;
6707
	struct intel_encoder *encoder;
6708
	bool dpd_is_edp = false;
6709
	bool has_lvds;
J
Jesse Barnes 已提交
6710

6711
	has_lvds = intel_lvds_init(dev);
6712 6713 6714 6715
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
6716

6717
	if (HAS_PCH_SPLIT(dev)) {
6718
		dpd_is_edp = intel_dpd_is_edp(dev);
6719

6720
		if (has_edp_a(dev))
6721 6722
			intel_dp_init(dev, DP_A);

6723 6724 6725 6726 6727 6728
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
			intel_dp_init(dev, PCH_DP_D);
	}

	intel_crt_init(dev);

6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748
	if (IS_HASWELL(dev)) {
		int found;

		/* Haswell uses DDI functions to detect digital outputs */
		found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
		/* DDI A only supports eDP */
		if (found)
			intel_ddi_init(dev, PORT_A);

		/* DDI B, C and D detection is indicated by the SFUSE_STRAP
		 * register */
		found = I915_READ(SFUSE_STRAP);

		if (found & SFUSE_STRAP_DDIB_DETECTED)
			intel_ddi_init(dev, PORT_B);
		if (found & SFUSE_STRAP_DDIC_DETECTED)
			intel_ddi_init(dev, PORT_C);
		if (found & SFUSE_STRAP_DDID_DETECTED)
			intel_ddi_init(dev, PORT_D);
	} else if (HAS_PCH_SPLIT(dev)) {
6749 6750
		int found;

6751
		if (I915_READ(HDMIB) & PORT_DETECTED) {
6752
			/* PCH SDVOB multiplex with HDMIB */
6753
			found = intel_sdvo_init(dev, PCH_SDVOB, true);
6754 6755
			if (!found)
				intel_hdmi_init(dev, HDMIB);
6756 6757
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
				intel_dp_init(dev, PCH_DP_B);
6758 6759 6760 6761 6762 6763 6764 6765
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMIC);

		if (I915_READ(HDMID) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMID);

6766 6767 6768
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
			intel_dp_init(dev, PCH_DP_C);

6769
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6770 6771
			intel_dp_init(dev, PCH_DP_D);

6772
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
6773
		bool found = false;
6774

6775
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
6776
			DRM_DEBUG_KMS("probing SDVOB\n");
6777
			found = intel_sdvo_init(dev, SDVOB, true);
6778 6779
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
6780
				intel_hdmi_init(dev, SDVOB);
6781
			}
6782

6783 6784
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
6785
				intel_dp_init(dev, DP_B);
6786
			}
6787
		}
6788 6789 6790

		/* Before G4X SDVOC doesn't have its own detect register */

6791 6792
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
6793
			found = intel_sdvo_init(dev, SDVOC, false);
6794
		}
6795 6796 6797

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

6798 6799
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
6800
				intel_hdmi_init(dev, SDVOC);
6801 6802 6803
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
6804
				intel_dp_init(dev, DP_C);
6805
			}
6806
		}
6807

6808 6809 6810
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
6811
			intel_dp_init(dev, DP_D);
6812
		}
6813
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
6814 6815
		intel_dvo_init(dev);

6816
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
6817 6818
		intel_tv_init(dev);

6819 6820 6821 6822
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
			intel_encoder_clones(dev, encoder->clone_mask);
J
Jesse Barnes 已提交
6823
	}
6824

6825 6826
	/* disable all the possible outputs/crtcs before entering KMS mode */
	drm_helper_disable_unused_functions(dev);
6827 6828 6829

	if (HAS_PCH_SPLIT(dev))
		ironlake_init_pch_refclk(dev);
J
Jesse Barnes 已提交
6830 6831 6832 6833 6834 6835 6836
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
6837
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
6838 6839 6840 6841 6842

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
6843
						struct drm_file *file,
J
Jesse Barnes 已提交
6844 6845 6846
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
6847
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
6848

6849
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
6850 6851 6852 6853 6854 6855 6856
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

6857 6858
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
6859
			   struct drm_mode_fb_cmd2 *mode_cmd,
6860
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
6861 6862 6863
{
	int ret;

6864
	if (obj->tiling_mode == I915_TILING_Y)
6865 6866
		return -EINVAL;

6867
	if (mode_cmd->pitches[0] & 63)
6868 6869
		return -EINVAL;

6870
	switch (mode_cmd->pixel_format) {
V
Ville Syrjälä 已提交
6871 6872 6873
	case DRM_FORMAT_RGB332:
	case DRM_FORMAT_RGB565:
	case DRM_FORMAT_XRGB8888:
6874
	case DRM_FORMAT_XBGR8888:
V
Ville Syrjälä 已提交
6875 6876 6877
	case DRM_FORMAT_ARGB8888:
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
6878
		/* RGB formats are common across chipsets */
6879
		break;
V
Ville Syrjälä 已提交
6880 6881 6882 6883
	case DRM_FORMAT_YUYV:
	case DRM_FORMAT_UYVY:
	case DRM_FORMAT_YVYU:
	case DRM_FORMAT_VYUY:
6884 6885
		break;
	default:
6886 6887
		DRM_DEBUG_KMS("unsupported pixel format %u\n",
				mode_cmd->pixel_format);
6888 6889 6890
		return -EINVAL;
	}

J
Jesse Barnes 已提交
6891 6892 6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
6905
			      struct drm_mode_fb_cmd2 *mode_cmd)
J
Jesse Barnes 已提交
6906
{
6907
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
6908

6909 6910
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
						mode_cmd->handles[0]));
6911
	if (&obj->base == NULL)
6912
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
6913

6914
	return intel_framebuffer_create(dev, mode_cmd, obj);
J
Jesse Barnes 已提交
6915 6916 6917 6918
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
6919
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
6920 6921
};

6922 6923 6924 6925 6926 6927
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
6928
	if (HAS_PCH_SPLIT(dev)) {
6929
		dev_priv->display.dpms = ironlake_crtc_dpms;
6930
		dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
6931
		dev_priv->display.off = ironlake_crtc_off;
6932
		dev_priv->display.update_plane = ironlake_update_plane;
6933
	} else {
6934
		dev_priv->display.dpms = i9xx_crtc_dpms;
6935
		dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
6936
		dev_priv->display.off = i9xx_crtc_off;
6937
		dev_priv->display.update_plane = i9xx_update_plane;
6938
	}
6939 6940

	/* Returns the core display clock speed */
J
Jesse Barnes 已提交
6941 6942 6943 6944
	if (IS_VALLEYVIEW(dev))
		dev_priv->display.get_display_clock_speed =
			valleyview_get_display_clock_speed;
	else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
6945 6946 6947 6948 6949
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
6950
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
6951 6952 6953 6954 6955 6956 6957 6958
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
6959
	else if (IS_I85X(dev))
6960 6961 6962 6963 6964 6965
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

6966
	if (HAS_PCH_SPLIT(dev)) {
6967
		if (IS_GEN5(dev)) {
6968
			dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
6969
			dev_priv->display.write_eld = ironlake_write_eld;
6970
		} else if (IS_GEN6(dev)) {
6971
			dev_priv->display.fdi_link_train = gen6_fdi_link_train;
6972
			dev_priv->display.write_eld = ironlake_write_eld;
6973 6974 6975
		} else if (IS_IVYBRIDGE(dev)) {
			/* FIXME: detect B0+ stepping and use auto training */
			dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
6976
			dev_priv->display.write_eld = ironlake_write_eld;
6977 6978
		} else if (IS_HASWELL(dev)) {
			dev_priv->display.fdi_link_train = hsw_fdi_link_train;
6979
			dev_priv->display.write_eld = ironlake_write_eld;
6980 6981
		} else
			dev_priv->display.update_wm = NULL;
6982
	} else if (IS_VALLEYVIEW(dev)) {
6983 6984
		dev_priv->display.force_wake_get = vlv_force_wake_get;
		dev_priv->display.force_wake_put = vlv_force_wake_put;
6985
	} else if (IS_G4X(dev)) {
6986
		dev_priv->display.write_eld = g4x_write_eld;
6987
	}
6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008

	/* Default just returns -ENODEV to indicate unsupported */
	dev_priv->display.queue_flip = intel_default_queue_flip;

	switch (INTEL_INFO(dev)->gen) {
	case 2:
		dev_priv->display.queue_flip = intel_gen2_queue_flip;
		break;

	case 3:
		dev_priv->display.queue_flip = intel_gen3_queue_flip;
		break;

	case 4:
	case 5:
		dev_priv->display.queue_flip = intel_gen4_queue_flip;
		break;

	case 6:
		dev_priv->display.queue_flip = intel_gen6_queue_flip;
		break;
7009 7010 7011
	case 7:
		dev_priv->display.queue_flip = intel_gen7_queue_flip;
		break;
7012
	}
7013 7014
}

7015 7016 7017 7018 7019
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
7020
static void quirk_pipea_force(struct drm_device *dev)
7021 7022 7023 7024
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7025
	DRM_INFO("applying pipe a force quirk\n");
7026 7027
}

7028 7029 7030 7031 7032 7033 7034
/*
 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
 */
static void quirk_ssc_force_disable(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
7035
	DRM_INFO("applying lvds SSC disable quirk\n");
7036 7037
}

7038
/*
7039 7040
 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
 * brightness value
7041 7042 7043 7044 7045
 */
static void quirk_invert_brightness(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
7046
	DRM_INFO("applying inverted panel brightness quirk\n");
7047 7048
}

7049 7050 7051 7052 7053 7054 7055
struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

7056
static struct intel_quirk intel_quirks[] = {
7057
	/* HP Mini needs pipe A force quirk (LP: #322104) */
7058
	{ 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074

	/* Thinkpad R31 needs pipe A force quirk */
	{ 0x3577, 0x1014, 0x0505, quirk_pipea_force },
	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
	{ 0x3577,  0x1014, 0x0513, quirk_pipea_force },
	/* ThinkPad X40 needs pipe A force quirk */

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7075 7076 7077

	/* Lenovo U160 cannot use SSC on LVDS */
	{ 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
7078 7079 7080

	/* Sony Vaio Y cannot use SSC on LVDS */
	{ 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
7081 7082 7083

	/* Acer Aspire 5734Z must invert backlight brightness */
	{ 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7116
	outb(SR01, VGA_SR_INDEX);
7117 7118 7119 7120 7121 7122 7123 7124 7125
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

7126 7127 7128 7129 7130 7131 7132 7133
static void ivb_pch_pwm_override(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * IVB has CPU eDP backlight regs too, set things up to let the
	 * PCH regs control the backlight
	 */
7134
	I915_WRITE(BLC_PWM_CPU_CTL2, BLM_PWM_ENABLE);
7135
	I915_WRITE(BLC_PWM_CPU_CTL, 0);
7136
	I915_WRITE(BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE | BLM_PCH_OVERRIDE_ENABLE);
7137 7138
}

7139 7140 7141 7142 7143 7144 7145 7146
void intel_modeset_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_init_clock_gating(dev);

	if (IS_IRONLAKE_M(dev)) {
		ironlake_enable_drps(dev);
7147
		ironlake_enable_rc6(dev);
7148 7149 7150
		intel_init_emon(dev);
	}

7151
	if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
7152 7153 7154
		gen6_enable_rps(dev_priv);
		gen6_update_ring_freq(dev_priv);
	}
7155 7156 7157

	if (IS_IVYBRIDGE(dev))
		ivb_pch_pwm_override(dev);
7158 7159
}

J
Jesse Barnes 已提交
7160 7161
void intel_modeset_init(struct drm_device *dev)
{
7162
	struct drm_i915_private *dev_priv = dev->dev_private;
7163
	int i, ret;
J
Jesse Barnes 已提交
7164 7165 7166 7167 7168 7169

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

7170 7171 7172
	dev->mode_config.preferred_depth = 24;
	dev->mode_config.prefer_shadow = 1;

7173
	dev->mode_config.funcs = &intel_mode_funcs;
J
Jesse Barnes 已提交
7174

7175 7176
	intel_init_quirks(dev);

7177 7178
	intel_init_pm(dev);

7179 7180
	intel_prepare_ddi(dev);

7181 7182
	intel_init_display(dev);

7183 7184 7185 7186
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
7187 7188
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
7189
	} else {
7190 7191
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
7192
	}
7193
	dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
J
Jesse Barnes 已提交
7194

7195
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
7196
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
7197

7198
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
7199
		intel_crtc_init(dev, i);
7200 7201 7202
		ret = intel_plane_init(dev, i);
		if (ret)
			DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
J
Jesse Barnes 已提交
7203 7204
	}

7205 7206
	intel_pch_pll_init(dev);

7207 7208
	/* Just disable it once at startup */
	i915_disable_vga(dev);
J
Jesse Barnes 已提交
7209
	intel_setup_outputs(dev);
7210 7211 7212 7213

	INIT_WORK(&dev_priv->idle_work, intel_idle_update);
	setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
		    (unsigned long)dev);
7214 7215 7216 7217
}

void intel_modeset_gem_init(struct drm_device *dev)
{
7218
	intel_modeset_init_hw(dev);
7219 7220

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
7221 7222 7223 7224
}

void intel_modeset_cleanup(struct drm_device *dev)
{
7225 7226 7227 7228
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

7229
	drm_kms_helper_poll_fini(dev);
7230 7231
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
7232 7233 7234
	intel_unregister_dsm_handler();


7235 7236 7237 7238 7239 7240
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
7241
		intel_increase_pllclock(crtc);
7242 7243
	}

7244
	intel_disable_fbc(dev);
7245

7246 7247
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_drps(dev);
7248
	if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev))
7249
		gen6_disable_rps(dev);
7250

J
Jesse Barnes 已提交
7251 7252
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_rc6(dev);
7253

J
Jesse Barnes 已提交
7254 7255 7256
	if (IS_VALLEYVIEW(dev))
		vlv_init_dpio(dev);

7257 7258
	mutex_unlock(&dev->struct_mutex);

7259 7260 7261 7262
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);
7263
	cancel_work_sync(&dev_priv->rps_work);
7264

7265 7266 7267
	/* flush any delayed tasks or pending work */
	flush_scheduled_work();

7268 7269 7270 7271 7272 7273 7274 7275
	/* Shut off idle work before the crtcs get freed. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		intel_crtc = to_intel_crtc(crtc);
		del_timer_sync(&intel_crtc->idle_timer);
	}
	del_timer_sync(&dev_priv->idle_timer);
	cancel_work_sync(&dev_priv->idle_work);

J
Jesse Barnes 已提交
7276 7277 7278
	drm_mode_config_cleanup(dev);
}

7279 7280 7281
/*
 * Return which encoder is currently attached for connector.
 */
7282
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
7283
{
7284 7285
	return &intel_attached_encoder(connector)->base;
}
7286

7287 7288 7289 7290 7291 7292
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
7293
}
7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345 7346 7347 7348

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
	} cursor[2];

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} pipe[2];

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
	} plane[2];
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
7349
	drm_i915_private_t *dev_priv = dev->dev_private;
7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364
	struct intel_display_error_state *error;
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	for (i = 0; i < 2; i++) {
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
7365
		error->plane[i].pos = I915_READ(DSPPOS(i));
7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].conf = I915_READ(PIPECONF(i));
		error->pipe[i].source = I915_READ(PIPESRC(i));
		error->pipe[i].htotal = I915_READ(HTOTAL(i));
		error->pipe[i].hblank = I915_READ(HBLANK(i));
		error->pipe[i].hsync = I915_READ(HSYNC(i));
		error->pipe[i].vtotal = I915_READ(VTOTAL(i));
		error->pipe[i].vblank = I915_READ(VBLANK(i));
		error->pipe[i].vsync = I915_READ(VSYNC(i));
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

	for (i = 0; i < 2; i++) {
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif