i915_gem_execbuffer.c 53.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008,2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Chris Wilson <chris@chris-wilson.co.uk>
 *
 */

29 30
#include <linux/dma_remapping.h>
#include <linux/reservation.h>
31
#include <linux/sync_file.h>
32 33
#include <linux/uaccess.h>

34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
36

37 38 39
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"
40
#include "intel_frontbuffer.h"
41

42 43
#define DBG_USE_CPU_RELOC 0 /* -1 force GTT relocs; 1 force CPU relocs */

44 45 46 47 48
#define  __EXEC_OBJECT_HAS_PIN		(1<<31)
#define  __EXEC_OBJECT_HAS_FENCE	(1<<30)
#define  __EXEC_OBJECT_NEEDS_MAP	(1<<29)
#define  __EXEC_OBJECT_NEEDS_BIAS	(1<<28)
#define  __EXEC_OBJECT_INTERNAL_FLAGS (0xf<<28) /* all of the above */
49 50

#define BATCH_OFFSET_BIAS (256*1024)
51

52 53 54
struct i915_execbuffer_params {
	struct drm_device               *dev;
	struct drm_file                 *file;
55 56 57
	struct i915_vma			*batch;
	u32				dispatch_flags;
	u32				args_batch_start_offset;
58 59 60 61 62
	struct intel_engine_cs          *engine;
	struct i915_gem_context         *ctx;
	struct drm_i915_gem_request     *request;
};

63
struct eb_vmas {
64
	struct drm_i915_private *i915;
65
	struct list_head vmas;
66
	int and;
67
	union {
68
		struct i915_vma *lut[0];
69 70
		struct hlist_head buckets[0];
	};
71 72
};

73
static struct eb_vmas *
74 75
eb_create(struct drm_i915_private *i915,
	  struct drm_i915_gem_execbuffer2 *args)
76
{
77
	struct eb_vmas *eb = NULL;
78 79

	if (args->flags & I915_EXEC_HANDLE_LUT) {
80
		unsigned size = args->buffer_count;
81 82
		size *= sizeof(struct i915_vma *);
		size += sizeof(struct eb_vmas);
83 84 85 86
		eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
	}

	if (eb == NULL) {
87 88
		unsigned size = args->buffer_count;
		unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
L
Lauri Kasanen 已提交
89
		BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
90 91 92
		while (count > 2*size)
			count >>= 1;
		eb = kzalloc(count*sizeof(struct hlist_head) +
93
			     sizeof(struct eb_vmas),
94 95 96 97 98 99 100 101
			     GFP_TEMPORARY);
		if (eb == NULL)
			return eb;

		eb->and = count - 1;
	} else
		eb->and = -args->buffer_count;

102
	eb->i915 = i915;
103
	INIT_LIST_HEAD(&eb->vmas);
104 105 106 107
	return eb;
}

static void
108
eb_reset(struct eb_vmas *eb)
109
{
110 111
	if (eb->and >= 0)
		memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
112 113
}

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
static struct i915_vma *
eb_get_batch(struct eb_vmas *eb)
{
	struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);

	/*
	 * SNA is doing fancy tricks with compressing batch buffers, which leads
	 * to negative relocation deltas. Usually that works out ok since the
	 * relocate address is still positive, except when the batch is placed
	 * very low in the GTT. Ensure this doesn't happen.
	 *
	 * Note that actual hangs have only been observed on gen7, but for
	 * paranoia do it everywhere.
	 */
	if ((vma->exec_entry->flags & EXEC_OBJECT_PINNED) == 0)
		vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

	return vma;
}

134
static int
135 136 137 138 139
eb_lookup_vmas(struct eb_vmas *eb,
	       struct drm_i915_gem_exec_object2 *exec,
	       const struct drm_i915_gem_execbuffer2 *args,
	       struct i915_address_space *vm,
	       struct drm_file *file)
140
{
141 142
	struct drm_i915_gem_object *obj;
	struct list_head objects;
143
	int i, ret;
144

145
	INIT_LIST_HEAD(&objects);
146
	spin_lock(&file->table_lock);
147 148
	/* Grab a reference to the object and release the lock so we can lookup
	 * or create the VMA without using GFP_ATOMIC */
149
	for (i = 0; i < args->buffer_count; i++) {
150 151 152 153 154
		obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
		if (obj == NULL) {
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Invalid object handle %d at index %d\n",
				   exec[i].handle, i);
155
			ret = -ENOENT;
156
			goto err;
157 158
		}

159
		if (!list_empty(&obj->obj_exec_link)) {
160 161 162
			spin_unlock(&file->table_lock);
			DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
				   obj, exec[i].handle, i);
163
			ret = -EINVAL;
164
			goto err;
165 166
		}

167
		i915_gem_object_get(obj);
168 169 170
		list_add_tail(&obj->obj_exec_link, &objects);
	}
	spin_unlock(&file->table_lock);
171

172
	i = 0;
173
	while (!list_empty(&objects)) {
174
		struct i915_vma *vma;
175

176 177 178 179
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);

180 181 182 183 184 185 186 187
		/*
		 * NOTE: We can leak any vmas created here when something fails
		 * later on. But that's no issue since vma_unbind can deal with
		 * vmas which are not actually bound. And since only
		 * lookup_or_create exists as an interface to get at the vma
		 * from the (obj, vm) we don't run the risk of creating
		 * duplicated vmas for the same vm.
		 */
188
		vma = i915_vma_instance(obj, vm, NULL);
C
Chris Wilson 已提交
189
		if (unlikely(IS_ERR(vma))) {
190 191
			DRM_DEBUG("Failed to lookup VMA\n");
			ret = PTR_ERR(vma);
192
			goto err;
193 194
		}

195
		/* Transfer ownership from the objects list to the vmas list. */
196
		list_add_tail(&vma->exec_list, &eb->vmas);
197
		list_del_init(&obj->obj_exec_link);
198 199

		vma->exec_entry = &exec[i];
200
		if (eb->and < 0) {
201
			eb->lut[i] = vma;
202 203
		} else {
			uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
204 205
			vma->exec_handle = handle;
			hlist_add_head(&vma->exec_node,
206 207
				       &eb->buckets[handle & eb->and]);
		}
208
		++i;
209 210
	}

211
	return 0;
212 213


214
err:
215 216 217 218 219
	while (!list_empty(&objects)) {
		obj = list_first_entry(&objects,
				       struct drm_i915_gem_object,
				       obj_exec_link);
		list_del_init(&obj->obj_exec_link);
220
		i915_gem_object_put(obj);
221
	}
222 223 224 225 226
	/*
	 * Objects already transfered to the vmas list will be unreferenced by
	 * eb_destroy.
	 */

227
	return ret;
228 229
}

230
static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
231
{
232 233 234 235 236 237
	if (eb->and < 0) {
		if (handle >= -eb->and)
			return NULL;
		return eb->lut[handle];
	} else {
		struct hlist_head *head;
238
		struct i915_vma *vma;
239

240
		head = &eb->buckets[handle & eb->and];
241
		hlist_for_each_entry(vma, head, exec_node) {
242 243
			if (vma->exec_handle == handle)
				return vma;
244 245 246
		}
		return NULL;
	}
247 248
}

249 250 251 252 253 254 255 256 257 258 259
static void
i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry;

	if (!drm_mm_node_allocated(&vma->node))
		return;

	entry = vma->exec_entry;

	if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
260
		i915_vma_unpin_fence(vma);
261 262

	if (entry->flags & __EXEC_OBJECT_HAS_PIN)
263
		__i915_vma_unpin(vma);
264

C
Chris Wilson 已提交
265
	entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
266 267 268 269
}

static void eb_destroy(struct eb_vmas *eb)
{
270 271
	while (!list_empty(&eb->vmas)) {
		struct i915_vma *vma;
272

273 274
		vma = list_first_entry(&eb->vmas,
				       struct i915_vma,
275
				       exec_list);
276
		list_del_init(&vma->exec_list);
277
		i915_gem_execbuffer_unreserve_vma(vma);
278
		vma->exec_entry = NULL;
279
		i915_vma_put(vma);
280
	}
281 282 283
	kfree(eb);
}

284 285
static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
{
286 287 288
	if (!i915_gem_object_has_struct_page(obj))
		return false;

289 290 291
	if (DBG_USE_CPU_RELOC)
		return DBG_USE_CPU_RELOC > 0;

292
	return (HAS_LLC(to_i915(obj->base.dev)) ||
293
		obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
294 295 296
		obj->cache_level != I915_CACHE_NONE);
}

297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/* Used to convert any address to canonical form.
 * Starting from gen8, some commands (e.g. STATE_BASE_ADDRESS,
 * MI_LOAD_REGISTER_MEM and others, see Broadwell PRM Vol2a) require the
 * addresses to be in a canonical form:
 * "GraphicsAddress[63:48] are ignored by the HW and assumed to be in correct
 * canonical form [63:48] == [47]."
 */
#define GEN8_HIGH_ADDRESS_BIT 47
static inline uint64_t gen8_canonical_addr(uint64_t address)
{
	return sign_extend64(address, GEN8_HIGH_ADDRESS_BIT);
}

static inline uint64_t gen8_noncanonical_addr(uint64_t address)
{
	return address & ((1ULL << (GEN8_HIGH_ADDRESS_BIT + 1)) - 1);
}

static inline uint64_t
316
relocation_target(const struct drm_i915_gem_relocation_entry *reloc,
317 318 319 320 321
		  uint64_t target_offset)
{
	return gen8_canonical_addr((int)reloc->delta + target_offset);
}

322
struct reloc_cache {
323 324 325
	struct drm_i915_private *i915;
	struct drm_mm_node node;
	unsigned long vaddr;
326
	unsigned int page;
327
	bool use_64bit_reloc;
328 329
};

330 331
static void reloc_cache_init(struct reloc_cache *cache,
			     struct drm_i915_private *i915)
332
{
333
	cache->page = -1;
334 335
	cache->vaddr = 0;
	cache->i915 = i915;
336 337
	/* Must be a variable in the struct to allow GCC to unroll. */
	cache->use_64bit_reloc = HAS_64BIT_RELOC(i915);
338
	cache->node.allocated = false;
339
}
340

341 342 343 344 345 346 347 348
static inline void *unmask_page(unsigned long p)
{
	return (void *)(uintptr_t)(p & PAGE_MASK);
}

static inline unsigned int unmask_flags(unsigned long p)
{
	return p & ~PAGE_MASK;
349 350
}

351 352
#define KMAP 0x4 /* after CLFLUSH_FLAGS */

353 354
static void reloc_cache_fini(struct reloc_cache *cache)
{
355
	void *vaddr;
356

357 358
	if (!cache->vaddr)
		return;
359

360 361 362 363
	vaddr = unmask_page(cache->vaddr);
	if (cache->vaddr & KMAP) {
		if (cache->vaddr & CLFLUSH_AFTER)
			mb();
364

365 366 367
		kunmap_atomic(vaddr);
		i915_gem_obj_finish_shmem_access((struct drm_i915_gem_object *)cache->node.mm);
	} else {
368
		wmb();
369
		io_mapping_unmap_atomic((void __iomem *)vaddr);
370 371 372 373 374
		if (cache->node.allocated) {
			struct i915_ggtt *ggtt = &cache->i915->ggtt;

			ggtt->base.clear_range(&ggtt->base,
					       cache->node.start,
375
					       cache->node.size);
376 377 378
			drm_mm_remove_node(&cache->node);
		} else {
			i915_vma_unpin((struct i915_vma *)cache->node.mm);
379
		}
380 381 382 383 384 385 386
	}
}

static void *reloc_kmap(struct drm_i915_gem_object *obj,
			struct reloc_cache *cache,
			int page)
{
387 388 389 390 391 392 393
	void *vaddr;

	if (cache->vaddr) {
		kunmap_atomic(unmask_page(cache->vaddr));
	} else {
		unsigned int flushes;
		int ret;
394

395 396 397 398 399 400
		ret = i915_gem_obj_prepare_shmem_write(obj, &flushes);
		if (ret)
			return ERR_PTR(ret);

		BUILD_BUG_ON(KMAP & CLFLUSH_FLAGS);
		BUILD_BUG_ON((KMAP | CLFLUSH_FLAGS) & PAGE_MASK);
401

402 403 404 405
		cache->vaddr = flushes | KMAP;
		cache->node.mm = (void *)obj;
		if (flushes)
			mb();
406 407
	}

408 409
	vaddr = kmap_atomic(i915_gem_object_get_dirty_page(obj, page));
	cache->vaddr = unmask_flags(cache->vaddr) | (unsigned long)vaddr;
410
	cache->page = page;
411

412
	return vaddr;
413 414
}

415 416 417
static void *reloc_iomap(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
418
{
419 420
	struct i915_ggtt *ggtt = &cache->i915->ggtt;
	unsigned long offset;
421
	void *vaddr;
422

423
	if (cache->vaddr) {
424
		io_mapping_unmap_atomic((void __force __iomem *) unmask_page(cache->vaddr));
425 426 427
	} else {
		struct i915_vma *vma;
		int ret;
428

429 430
		if (use_cpu_reloc(obj))
			return NULL;
431

432 433 434
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			return ERR_PTR(ret);
435

436 437
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
					       PIN_MAPPABLE | PIN_NONBLOCK);
438 439 440 441
		if (IS_ERR(vma)) {
			memset(&cache->node, 0, sizeof(cache->node));
			ret = drm_mm_insert_node_in_range_generic
				(&ggtt->base.mm, &cache->node,
442
				 PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
443 444 445
				 0, ggtt->mappable_end,
				 DRM_MM_SEARCH_DEFAULT,
				 DRM_MM_CREATE_DEFAULT);
446 447
			if (ret) /* no inactive aperture space, use cpu reloc */
				return NULL;
448
		} else {
449
			ret = i915_vma_put_fence(vma);
450 451 452 453
			if (ret) {
				i915_vma_unpin(vma);
				return ERR_PTR(ret);
			}
454

455 456
			cache->node.start = vma->node.start;
			cache->node.mm = (void *)vma;
457
		}
458
	}
459

460 461
	offset = cache->node.start;
	if (cache->node.allocated) {
462
		wmb();
463 464 465 466 467
		ggtt->base.insert_page(&ggtt->base,
				       i915_gem_object_get_dma_address(obj, page),
				       offset, I915_CACHE_NONE, 0);
	} else {
		offset += page << PAGE_SHIFT;
468 469
	}

470
	vaddr = (void __force *) io_mapping_map_atomic_wc(&cache->i915->ggtt.mappable, offset);
471 472
	cache->page = page;
	cache->vaddr = (unsigned long)vaddr;
473

474
	return vaddr;
475 476
}

477 478 479
static void *reloc_vaddr(struct drm_i915_gem_object *obj,
			 struct reloc_cache *cache,
			 int page)
480
{
481
	void *vaddr;
482

483 484 485 486 487 488 489 490
	if (cache->page == page) {
		vaddr = unmask_page(cache->vaddr);
	} else {
		vaddr = NULL;
		if ((cache->vaddr & KMAP) == 0)
			vaddr = reloc_iomap(obj, cache, page);
		if (!vaddr)
			vaddr = reloc_kmap(obj, cache, page);
491 492
	}

493
	return vaddr;
494 495
}

496
static void clflush_write32(u32 *addr, u32 value, unsigned int flushes)
497
{
498 499 500 501 502
	if (unlikely(flushes & (CLFLUSH_BEFORE | CLFLUSH_AFTER))) {
		if (flushes & CLFLUSH_BEFORE) {
			clflushopt(addr);
			mb();
		}
503

504
		*addr = value;
505

506 507 508 509 510 511 512 513 514 515
		/* Writes to the same cacheline are serialised by the CPU
		 * (including clflush). On the write path, we only require
		 * that it hits memory in an orderly fashion and place
		 * mb barriers at the start and end of the relocation phase
		 * to ensure ordering of clflush wrt to the system.
		 */
		if (flushes & CLFLUSH_AFTER)
			clflushopt(addr);
	} else
		*addr = value;
516 517 518
}

static int
519 520 521 522
relocate_entry(struct drm_i915_gem_object *obj,
	       const struct drm_i915_gem_relocation_entry *reloc,
	       struct reloc_cache *cache,
	       u64 target_offset)
523
{
524 525 526
	u64 offset = reloc->offset;
	bool wide = cache->use_64bit_reloc;
	void *vaddr;
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
	target_offset = relocation_target(reloc, target_offset);
repeat:
	vaddr = reloc_vaddr(obj, cache, offset >> PAGE_SHIFT);
	if (IS_ERR(vaddr))
		return PTR_ERR(vaddr);

	clflush_write32(vaddr + offset_in_page(offset),
			lower_32_bits(target_offset),
			cache->vaddr);

	if (wide) {
		offset += sizeof(u32);
		target_offset >>= 32;
		wide = false;
		goto repeat;
543 544 545 546 547
	}

	return 0;
}

548 549
static int
i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
550
				   struct eb_vmas *eb,
551 552
				   struct drm_i915_gem_relocation_entry *reloc,
				   struct reloc_cache *cache)
553
{
554
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
555
	struct drm_gem_object *target_obj;
556
	struct drm_i915_gem_object *target_i915_obj;
557
	struct i915_vma *target_vma;
B
Ben Widawsky 已提交
558
	uint64_t target_offset;
559
	int ret;
560

561
	/* we've already hold a reference to all valid objects */
562 563
	target_vma = eb_get_vma(eb, reloc->target_handle);
	if (unlikely(target_vma == NULL))
564
		return -ENOENT;
565 566
	target_i915_obj = target_vma->obj;
	target_obj = &target_vma->obj->base;
567

568
	target_offset = gen8_canonical_addr(target_vma->node.start);
569

570 571 572
	/* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
	 * pipe_control writes because the gpu doesn't properly redirect them
	 * through the ppgtt for non_secure batchbuffers. */
573
	if (unlikely(IS_GEN6(dev_priv) &&
574
	    reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION)) {
575
		ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
576
				    PIN_GLOBAL);
577 578 579
		if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
			return ret;
	}
580

581
	/* Validate that the target is in a valid r/w GPU domain */
582
	if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
583
		DRM_DEBUG("reloc with multiple write domains: "
584 585 586 587 588 589
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
590
		return -EINVAL;
591
	}
592 593
	if (unlikely((reloc->write_domain | reloc->read_domains)
		     & ~I915_GEM_GPU_DOMAINS)) {
594
		DRM_DEBUG("reloc with read/write non-GPU domains: "
595 596 597 598 599 600
			  "obj %p target %d offset %d "
			  "read %08x write %08x",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  reloc->read_domains,
			  reloc->write_domain);
601
		return -EINVAL;
602 603 604 605 606 607 608 609 610
	}

	target_obj->pending_read_domains |= reloc->read_domains;
	target_obj->pending_write_domain |= reloc->write_domain;

	/* If the relocation already has the right value in it, no
	 * more work needs to be done.
	 */
	if (target_offset == reloc->presumed_offset)
611
		return 0;
612 613

	/* Check that the relocation address is valid... */
614
	if (unlikely(reloc->offset >
615
		     obj->base.size - (cache->use_64bit_reloc ? 8 : 4))) {
616
		DRM_DEBUG("Relocation beyond object bounds: "
617 618 619 620
			  "obj %p target %d offset %d size %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset,
			  (int) obj->base.size);
621
		return -EINVAL;
622
	}
623
	if (unlikely(reloc->offset & 3)) {
624
		DRM_DEBUG("Relocation not 4-byte aligned: "
625 626 627
			  "obj %p target %d offset %d.\n",
			  obj, reloc->target_handle,
			  (int) reloc->offset);
628
		return -EINVAL;
629 630
	}

631
	ret = relocate_entry(obj, reloc, cache, target_offset);
632 633 634
	if (ret)
		return ret;

635 636
	/* and update the user's relocation entry */
	reloc->presumed_offset = target_offset;
637
	return 0;
638 639 640
}

static int
641 642
i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
				 struct eb_vmas *eb)
643
{
644 645
#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
	struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
646
	struct drm_i915_gem_relocation_entry __user *user_relocs;
647
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
648 649
	struct reloc_cache cache;
	int remain, ret = 0;
650

651
	user_relocs = u64_to_user_ptr(entry->relocs_ptr);
652
	reloc_cache_init(&cache, eb->i915);
653

654 655 656
	remain = entry->relocation_count;
	while (remain) {
		struct drm_i915_gem_relocation_entry *r = stack_reloc;
657 658 659 660
		unsigned long unwritten;
		unsigned int count;

		count = min_t(unsigned int, remain, ARRAY_SIZE(stack_reloc));
661 662
		remain -= count;

663 664 665 666 667 668 669 670 671 672 673
		/* This is the fast path and we cannot handle a pagefault
		 * whilst holding the struct mutex lest the user pass in the
		 * relocations contained within a mmaped bo. For in such a case
		 * we, the page fault handler would call i915_gem_fault() and
		 * we would try to acquire the struct mutex again. Obviously
		 * this is bad and so lockdep complains vehemently.
		 */
		pagefault_disable();
		unwritten = __copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0]));
		pagefault_enable();
		if (unlikely(unwritten)) {
674 675 676
			ret = -EFAULT;
			goto out;
		}
677

678 679
		do {
			u64 offset = r->presumed_offset;
680

681
			ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r, &cache);
682
			if (ret)
683
				goto out;
684

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
			if (r->presumed_offset != offset) {
				pagefault_disable();
				unwritten = __put_user(r->presumed_offset,
						       &user_relocs->presumed_offset);
				pagefault_enable();
				if (unlikely(unwritten)) {
					/* Note that reporting an error now
					 * leaves everything in an inconsistent
					 * state as we have *already* changed
					 * the relocation value inside the
					 * object. As we have not changed the
					 * reloc.presumed_offset or will not
					 * change the execobject.offset, on the
					 * call we may not rewrite the value
					 * inside the object, leaving it
					 * dangling and causing a GPU hang.
					 */
					ret = -EFAULT;
					goto out;
				}
705 706 707 708 709
			}

			user_relocs++;
			r++;
		} while (--count);
710 711
	}

712 713 714
out:
	reloc_cache_fini(&cache);
	return ret;
715
#undef N_RELOC
716 717 718
}

static int
719 720 721
i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
				      struct eb_vmas *eb,
				      struct drm_i915_gem_relocation_entry *relocs)
722
{
723
	const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
724 725
	struct reloc_cache cache;
	int i, ret = 0;
726

727
	reloc_cache_init(&cache, eb->i915);
728
	for (i = 0; i < entry->relocation_count; i++) {
729
		ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i], &cache);
730
		if (ret)
731
			break;
732
	}
733
	reloc_cache_fini(&cache);
734

735
	return ret;
736 737 738
}

static int
B
Ben Widawsky 已提交
739
i915_gem_execbuffer_relocate(struct eb_vmas *eb)
740
{
741
	struct i915_vma *vma;
742 743
	int ret = 0;

744 745
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		ret = i915_gem_execbuffer_relocate_vma(vma, eb);
746
		if (ret)
747
			break;
748 749
	}

750
	return ret;
751 752
}

753 754 755 756 757 758
static bool only_mappable_for_reloc(unsigned int flags)
{
	return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
		__EXEC_OBJECT_NEEDS_MAP;
}

759
static int
760
i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
761
				struct intel_engine_cs *engine,
762
				bool *need_reloc)
763
{
764
	struct drm_i915_gem_object *obj = vma->obj;
765
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
766
	uint64_t flags;
767 768
	int ret;

769
	flags = PIN_USER;
770 771 772
	if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
		flags |= PIN_GLOBAL;

773
	if (!drm_mm_node_allocated(&vma->node)) {
774 775 776 777 778
		/* Wa32bitGeneralStateOffset & Wa32bitInstructionBaseOffset,
		 * limit address to the first 4GBs for unflagged objects.
		 */
		if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0)
			flags |= PIN_ZONE_4G;
779 780 781 782
		if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
			flags |= PIN_GLOBAL | PIN_MAPPABLE;
		if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
			flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
783 784
		if (entry->flags & EXEC_OBJECT_PINNED)
			flags |= entry->offset | PIN_OFFSET_FIXED;
785 786
		if ((flags & PIN_MAPPABLE) == 0)
			flags |= PIN_HIGH;
787
	}
788

789 790 791 792 793
	ret = i915_vma_pin(vma,
			   entry->pad_to_size,
			   entry->alignment,
			   flags);
	if ((ret == -ENOSPC || ret == -E2BIG) &&
794
	    only_mappable_for_reloc(entry->flags))
795 796 797 798
		ret = i915_vma_pin(vma,
				   entry->pad_to_size,
				   entry->alignment,
				   flags & ~PIN_MAPPABLE);
799 800 801
	if (ret)
		return ret;

802 803
	entry->flags |= __EXEC_OBJECT_HAS_PIN;

804
	if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
805
		ret = i915_vma_get_fence(vma);
806 807
		if (ret)
			return ret;
808

809
		if (i915_vma_pin_fence(vma))
810
			entry->flags |= __EXEC_OBJECT_HAS_FENCE;
811 812
	}

813 814
	if (entry->offset != vma->node.start) {
		entry->offset = vma->node.start;
815 816 817 818 819 820 821 822
		*need_reloc = true;
	}

	if (entry->flags & EXEC_OBJECT_WRITE) {
		obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
		obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
	}

823
	return 0;
824
}
825

826
static bool
827
need_reloc_mappable(struct i915_vma *vma)
828 829 830
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;

831 832 833
	if (entry->relocation_count == 0)
		return false;

834
	if (!i915_vma_is_ggtt(vma))
835 836 837
		return false;

	/* See also use_cpu_reloc() */
838
	if (HAS_LLC(to_i915(vma->obj->base.dev)))
839 840 841 842 843 844 845 846 847 848 849 850
		return false;

	if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return false;

	return true;
}

static bool
eb_vma_misplaced(struct i915_vma *vma)
{
	struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
851

852 853
	WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
		!i915_vma_is_ggtt(vma));
854

855
	if (entry->alignment && !IS_ALIGNED(vma->node.start, entry->alignment))
856 857
		return true;

858 859 860
	if (vma->node.size < entry->pad_to_size)
		return true;

861 862 863 864
	if (entry->flags & EXEC_OBJECT_PINNED &&
	    vma->node.start != entry->offset)
		return true;

865 866 867 868
	if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
	    vma->node.start < BATCH_OFFSET_BIAS)
		return true;

869
	/* avoid costly ping-pong once a batch bo ended up non-mappable */
870 871
	if (entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
	    !i915_vma_is_map_and_fenceable(vma))
872 873
		return !only_mappable_for_reloc(entry->flags);

874 875 876 877
	if ((entry->flags & EXEC_OBJECT_SUPPORTS_48B_ADDRESS) == 0 &&
	    (vma->node.start + vma->node.size - 1) >> 32)
		return true;

878 879 880
	return false;
}

881
static int
882
i915_gem_execbuffer_reserve(struct intel_engine_cs *engine,
883
			    struct list_head *vmas,
884
			    struct i915_gem_context *ctx,
885
			    bool *need_relocs)
886
{
887
	struct drm_i915_gem_object *obj;
888
	struct i915_vma *vma;
889
	struct i915_address_space *vm;
890
	struct list_head ordered_vmas;
891
	struct list_head pinned_vmas;
892
	bool has_fenced_gpu_access = INTEL_GEN(engine->i915) < 4;
893
	int retry;
894

895 896
	vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;

897
	INIT_LIST_HEAD(&ordered_vmas);
898
	INIT_LIST_HEAD(&pinned_vmas);
899
	while (!list_empty(vmas)) {
900 901 902
		struct drm_i915_gem_exec_object2 *entry;
		bool need_fence, need_mappable;

903 904 905
		vma = list_first_entry(vmas, struct i915_vma, exec_list);
		obj = vma->obj;
		entry = vma->exec_entry;
906

907 908 909
		if (ctx->flags & CONTEXT_NO_ZEROMAP)
			entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;

910 911
		if (!has_fenced_gpu_access)
			entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
912 913
		need_fence =
			entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
914
			i915_gem_object_is_tiled(obj);
915
		need_mappable = need_fence || need_reloc_mappable(vma);
916

917 918 919
		if (entry->flags & EXEC_OBJECT_PINNED)
			list_move_tail(&vma->exec_list, &pinned_vmas);
		else if (need_mappable) {
920
			entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
921
			list_move(&vma->exec_list, &ordered_vmas);
922
		} else
923
			list_move_tail(&vma->exec_list, &ordered_vmas);
924

925
		obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
926
		obj->base.pending_write_domain = 0;
927
	}
928
	list_splice(&ordered_vmas, vmas);
929
	list_splice(&pinned_vmas, vmas);
930 931 932 933 934 935 936 937 938 939

	/* Attempt to pin all of the buffers into the GTT.
	 * This is done in 3 phases:
	 *
	 * 1a. Unbind all objects that do not match the GTT constraints for
	 *     the execbuffer (fenceable, mappable, alignment etc).
	 * 1b. Increment pin count for already bound objects.
	 * 2.  Bind new objects.
	 * 3.  Decrement pin count.
	 *
940
	 * This avoid unnecessary unbinding of later objects in order to make
941 942 943 944
	 * room for the earlier objects *unless* we need to defragment.
	 */
	retry = 0;
	do {
945
		int ret = 0;
946 947

		/* Unbind any ill-fitting objects or pin. */
948 949
		list_for_each_entry(vma, vmas, exec_list) {
			if (!drm_mm_node_allocated(&vma->node))
950 951
				continue;

952
			if (eb_vma_misplaced(vma))
953
				ret = i915_vma_unbind(vma);
954
			else
955 956 957
				ret = i915_gem_execbuffer_reserve_vma(vma,
								      engine,
								      need_relocs);
958
			if (ret)
959 960 961 962
				goto err;
		}

		/* Bind fresh objects */
963 964
		list_for_each_entry(vma, vmas, exec_list) {
			if (drm_mm_node_allocated(&vma->node))
965
				continue;
966

967 968
			ret = i915_gem_execbuffer_reserve_vma(vma, engine,
							      need_relocs);
969 970
			if (ret)
				goto err;
971 972
		}

973
err:
C
Chris Wilson 已提交
974
		if (ret != -ENOSPC || retry++)
975 976
			return ret;

977 978 979 980
		/* Decrement pin count for bound objects */
		list_for_each_entry(vma, vmas, exec_list)
			i915_gem_execbuffer_unreserve_vma(vma);

981
		ret = i915_gem_evict_vm(vm, true);
982 983 984 985 986 987 988
		if (ret)
			return ret;
	} while (1);
}

static int
i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
989
				  struct drm_i915_gem_execbuffer2 *args,
990
				  struct drm_file *file,
991
				  struct intel_engine_cs *engine,
992
				  struct eb_vmas *eb,
993
				  struct drm_i915_gem_exec_object2 *exec,
994
				  struct i915_gem_context *ctx)
995 996
{
	struct drm_i915_gem_relocation_entry *reloc;
997 998
	struct i915_address_space *vm;
	struct i915_vma *vma;
999
	bool need_relocs;
1000
	int *reloc_offset;
1001
	int i, total, ret;
1002
	unsigned count = args->buffer_count;
1003

1004 1005
	vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;

1006
	/* We may process another execbuffer during the unlock... */
1007 1008 1009
	while (!list_empty(&eb->vmas)) {
		vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
		list_del_init(&vma->exec_list);
1010
		i915_gem_execbuffer_unreserve_vma(vma);
1011
		i915_vma_put(vma);
1012 1013
	}

1014 1015 1016 1017
	mutex_unlock(&dev->struct_mutex);

	total = 0;
	for (i = 0; i < count; i++)
1018
		total += exec[i].relocation_count;
1019

1020
	reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
1021
	reloc = drm_malloc_ab(total, sizeof(*reloc));
1022 1023 1024
	if (reloc == NULL || reloc_offset == NULL) {
		drm_free_large(reloc);
		drm_free_large(reloc_offset);
1025 1026 1027 1028 1029 1030 1031
		mutex_lock(&dev->struct_mutex);
		return -ENOMEM;
	}

	total = 0;
	for (i = 0; i < count; i++) {
		struct drm_i915_gem_relocation_entry __user *user_relocs;
1032 1033
		u64 invalid_offset = (u64)-1;
		int j;
1034

1035
		user_relocs = u64_to_user_ptr(exec[i].relocs_ptr);
1036 1037

		if (copy_from_user(reloc+total, user_relocs,
1038
				   exec[i].relocation_count * sizeof(*reloc))) {
1039 1040 1041 1042 1043
			ret = -EFAULT;
			mutex_lock(&dev->struct_mutex);
			goto err;
		}

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
		/* As we do not update the known relocation offsets after
		 * relocating (due to the complexities in lock handling),
		 * we need to mark them as invalid now so that we force the
		 * relocation processing next time. Just in case the target
		 * object is evicted and then rebound into its old
		 * presumed_offset before the next execbuffer - if that
		 * happened we would make the mistake of assuming that the
		 * relocations were valid.
		 */
		for (j = 0; j < exec[i].relocation_count; j++) {
1054 1055 1056
			if (__copy_to_user(&user_relocs[j].presumed_offset,
					   &invalid_offset,
					   sizeof(invalid_offset))) {
1057 1058 1059 1060 1061 1062
				ret = -EFAULT;
				mutex_lock(&dev->struct_mutex);
				goto err;
			}
		}

1063
		reloc_offset[i] = total;
1064
		total += exec[i].relocation_count;
1065 1066 1067 1068 1069 1070 1071 1072
	}

	ret = i915_mutex_lock_interruptible(dev);
	if (ret) {
		mutex_lock(&dev->struct_mutex);
		goto err;
	}

1073 1074
	/* reacquire the objects */
	eb_reset(eb);
1075
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1076 1077
	if (ret)
		goto err;
1078

1079
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1080 1081
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1082 1083 1084
	if (ret)
		goto err;

1085 1086 1087 1088
	list_for_each_entry(vma, &eb->vmas, exec_list) {
		int offset = vma->exec_entry - exec;
		ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
							    reloc + reloc_offset[offset]);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
		if (ret)
			goto err;
	}

	/* Leave the user relocations as are, this is the painfully slow path,
	 * and we want to avoid the complication of dropping the lock whilst
	 * having buffers reserved in the aperture and so causing spurious
	 * ENOSPC for random operations.
	 */

err:
	drm_free_large(reloc);
1101
	drm_free_large(reloc_offset);
1102 1103 1104 1105
	return ret;
}

static int
1106
i915_gem_execbuffer_move_to_gpu(struct drm_i915_gem_request *req,
1107
				struct list_head *vmas)
1108
{
1109
	struct i915_vma *vma;
1110
	int ret;
1111

1112 1113
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1114

1115 1116 1117
		if (vma->exec_entry->flags & EXEC_OBJECT_ASYNC)
			continue;

1118 1119 1120 1121
		ret = i915_gem_request_await_object
			(req, obj, obj->base.pending_write_domain);
		if (ret)
			return ret;
1122

1123
		if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
1124
			i915_gem_clflush_object(obj, false);
1125 1126
	}

1127 1128
	/* Unconditionally flush any chipset caches (for streaming writes). */
	i915_gem_chipset_flush(req->engine->i915);
1129

1130
	/* Unconditionally invalidate GPU caches and TLBs. */
1131
	return req->engine->emit_flush(req, EMIT_INVALIDATE);
1132 1133
}

1134 1135
static bool
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
1136
{
1137 1138 1139
	if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
		return false;

C
Chris Wilson 已提交
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
	/* Kernel clipping was a DRI1 misfeature */
	if (exec->num_cliprects || exec->cliprects_ptr)
		return false;

	if (exec->DR4 == 0xffffffff) {
		DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
		exec->DR4 = 0;
	}
	if (exec->DR1 || exec->DR4)
		return false;

	if ((exec->batch_start_offset | exec->batch_len) & 0x7)
		return false;

	return true;
1155 1156 1157
}

static int
1158 1159
validate_exec_list(struct drm_device *dev,
		   struct drm_i915_gem_exec_object2 *exec,
1160 1161
		   int count)
{
1162 1163
	unsigned relocs_total = 0;
	unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
1164 1165 1166
	unsigned invalid_flags;
	int i;

1167 1168 1169
	/* INTERNAL flags must not overlap with external ones */
	BUILD_BUG_ON(__EXEC_OBJECT_INTERNAL_FLAGS & ~__EXEC_OBJECT_UNKNOWN_FLAGS);

1170 1171 1172
	invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
	if (USES_FULL_PPGTT(dev))
		invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
1173 1174

	for (i = 0; i < count; i++) {
1175
		char __user *ptr = u64_to_user_ptr(exec[i].relocs_ptr);
1176 1177
		int length; /* limited by fault_in_pages_readable() */

1178
		if (exec[i].flags & invalid_flags)
1179 1180
			return -EINVAL;

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
		/* Offset can be used as input (EXEC_OBJECT_PINNED), reject
		 * any non-page-aligned or non-canonical addresses.
		 */
		if (exec[i].flags & EXEC_OBJECT_PINNED) {
			if (exec[i].offset !=
			    gen8_canonical_addr(exec[i].offset & PAGE_MASK))
				return -EINVAL;

			/* From drm_mm perspective address space is continuous,
			 * so from this point we're always using non-canonical
			 * form internally.
			 */
			exec[i].offset = gen8_noncanonical_addr(exec[i].offset);
		}

1196 1197 1198
		if (exec[i].alignment && !is_power_of_2(exec[i].alignment))
			return -EINVAL;

1199 1200 1201 1202 1203 1204 1205 1206
		/* pad_to_size was once a reserved field, so sanitize it */
		if (exec[i].flags & EXEC_OBJECT_PAD_TO_SIZE) {
			if (offset_in_page(exec[i].pad_to_size))
				return -EINVAL;
		} else {
			exec[i].pad_to_size = 0;
		}

1207 1208 1209 1210 1211
		/* First check for malicious input causing overflow in
		 * the worst case where we need to allocate the entire
		 * relocation tree as a single array.
		 */
		if (exec[i].relocation_count > relocs_max - relocs_total)
1212
			return -EINVAL;
1213
		relocs_total += exec[i].relocation_count;
1214 1215 1216

		length = exec[i].relocation_count *
			sizeof(struct drm_i915_gem_relocation_entry);
1217 1218 1219 1220 1221
		/*
		 * We must check that the entire relocation array is safe
		 * to read, but since we may need to update the presumed
		 * offsets during execution, check for full write access.
		 */
1222 1223 1224
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

1225
		if (likely(!i915.prefault_disable)) {
1226
			if (fault_in_pages_readable(ptr, length))
1227 1228
				return -EFAULT;
		}
1229 1230 1231 1232 1233
	}

	return 0;
}

1234
static struct i915_gem_context *
1235
i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
1236
			  struct intel_engine_cs *engine, const u32 ctx_id)
1237
{
1238
	struct i915_gem_context *ctx;
1239

1240
	ctx = i915_gem_context_lookup(file->driver_priv, ctx_id);
1241
	if (IS_ERR(ctx))
1242
		return ctx;
1243

1244
	if (i915_gem_context_is_banned(ctx)) {
1245
		DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
1246
		return ERR_PTR(-EIO);
1247 1248
	}

1249
	return ctx;
1250 1251
}

1252 1253 1254 1255 1256 1257
static bool gpu_write_needs_clflush(struct drm_i915_gem_object *obj)
{
	return !(obj->cache_level == I915_CACHE_NONE ||
		 obj->cache_level == I915_CACHE_WT);
}

1258 1259 1260 1261 1262 1263 1264
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct drm_i915_gem_request *req,
			     unsigned int flags)
{
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned int idx = req->engine->id;

1265
	lockdep_assert_held(&req->i915->drm.struct_mutex);
1266 1267
	GEM_BUG_ON(!drm_mm_node_allocated(&vma->node));

1268 1269 1270 1271 1272 1273 1274
	/* Add a reference if we're newly entering the active list.
	 * The order in which we add operations to the retirement queue is
	 * vital here: mark_active adds to the start of the callback list,
	 * such that subsequent callbacks are called first. Therefore we
	 * add the active reference first and queue for it to be dropped
	 * *last*.
	 */
1275 1276 1277 1278 1279
	if (!i915_vma_is_active(vma))
		obj->active_count++;
	i915_vma_set_active(vma, idx);
	i915_gem_active_set(&vma->last_read[idx], req);
	list_move_tail(&vma->vm_link, &vma->vm->active_list);
1280 1281

	if (flags & EXEC_OBJECT_WRITE) {
1282 1283
		if (intel_fb_obj_invalidate(obj, ORIGIN_CS))
			i915_gem_active_set(&obj->frontbuffer_write, req);
1284 1285 1286

		/* update for the implicit flush after a batch */
		obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1287 1288
		if (!obj->cache_dirty && gpu_write_needs_clflush(obj))
			obj->cache_dirty = true;
1289 1290
	}

1291 1292
	if (flags & EXEC_OBJECT_NEEDS_FENCE)
		i915_gem_active_set(&vma->last_fence, req);
1293 1294
}

1295 1296 1297 1298
static void eb_export_fence(struct drm_i915_gem_object *obj,
			    struct drm_i915_gem_request *req,
			    unsigned int flags)
{
1299
	struct reservation_object *resv = obj->resv;
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312

	/* Ignore errors from failing to allocate the new fence, we can't
	 * handle an error right now. Worst case should be missed
	 * synchronisation leading to rendering corruption.
	 */
	ww_mutex_lock(&resv->lock, NULL);
	if (flags & EXEC_OBJECT_WRITE)
		reservation_object_add_excl_fence(resv, &req->fence);
	else if (reservation_object_reserve_shared(resv) == 0)
		reservation_object_add_shared_fence(resv, &req->fence);
	ww_mutex_unlock(&resv->lock);
}

1313
static void
1314
i915_gem_execbuffer_move_to_active(struct list_head *vmas,
1315
				   struct drm_i915_gem_request *req)
1316
{
1317
	struct i915_vma *vma;
1318

1319 1320
	list_for_each_entry(vma, vmas, exec_list) {
		struct drm_i915_gem_object *obj = vma->obj;
1321 1322
		u32 old_read = obj->base.read_domains;
		u32 old_write = obj->base.write_domain;
C
Chris Wilson 已提交
1323

1324
		obj->base.write_domain = obj->base.pending_write_domain;
1325 1326 1327
		if (obj->base.write_domain)
			vma->exec_entry->flags |= EXEC_OBJECT_WRITE;
		else
1328 1329
			obj->base.pending_read_domains |= obj->base.read_domains;
		obj->base.read_domains = obj->base.pending_read_domains;
1330

1331
		i915_vma_move_to_active(vma, req, vma->exec_entry->flags);
1332
		eb_export_fence(obj, req, vma->exec_entry->flags);
C
Chris Wilson 已提交
1333
		trace_i915_gem_object_change_domain(obj, old_read, old_write);
1334 1335 1336
	}
}

1337
static int
1338
i915_reset_gen7_sol_offsets(struct drm_i915_gem_request *req)
1339
{
1340
	struct intel_ring *ring = req->ring;
1341 1342
	int ret, i;

1343
	if (!IS_GEN7(req->i915) || req->engine->id != RCS) {
1344 1345 1346
		DRM_DEBUG("sol reset is gen7/rcs only\n");
		return -EINVAL;
	}
1347

1348
	ret = intel_ring_begin(req, 4 * 3);
1349 1350 1351 1352
	if (ret)
		return ret;

	for (i = 0; i < 4; i++) {
1353 1354 1355
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, GEN7_SO_WRITE_OFFSET(i));
		intel_ring_emit(ring, 0);
1356 1357
	}

1358
	intel_ring_advance(ring);
1359 1360 1361 1362

	return 0;
}

C
Chris Wilson 已提交
1363
static struct i915_vma *
1364
i915_gem_execbuffer_parse(struct intel_engine_cs *engine,
1365 1366
			  struct drm_i915_gem_exec_object2 *shadow_exec_entry,
			  struct drm_i915_gem_object *batch_obj,
1367
			  struct eb_vmas *eb,
1368 1369
			  u32 batch_start_offset,
			  u32 batch_len,
1370
			  bool is_master)
1371 1372
{
	struct drm_i915_gem_object *shadow_batch_obj;
1373
	struct i915_vma *vma;
1374 1375
	int ret;

1376
	shadow_batch_obj = i915_gem_batch_pool_get(&engine->batch_pool,
1377
						   PAGE_ALIGN(batch_len));
1378
	if (IS_ERR(shadow_batch_obj))
1379
		return ERR_CAST(shadow_batch_obj);
1380

1381 1382 1383 1384 1385 1386
	ret = intel_engine_cmd_parser(engine,
				      batch_obj,
				      shadow_batch_obj,
				      batch_start_offset,
				      batch_len,
				      is_master);
C
Chris Wilson 已提交
1387 1388 1389 1390 1391 1392 1393
	if (ret) {
		if (ret == -EACCES) /* unhandled chained batch */
			vma = NULL;
		else
			vma = ERR_PTR(ret);
		goto out;
	}
1394

C
Chris Wilson 已提交
1395 1396 1397
	vma = i915_gem_object_ggtt_pin(shadow_batch_obj, NULL, 0, 0, 0);
	if (IS_ERR(vma))
		goto out;
C
Chris Wilson 已提交
1398

1399
	memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
1400

1401
	vma->exec_entry = shadow_exec_entry;
C
Chris Wilson 已提交
1402
	vma->exec_entry->flags = __EXEC_OBJECT_HAS_PIN;
1403
	i915_gem_object_get(shadow_batch_obj);
1404
	list_add_tail(&vma->exec_list, &eb->vmas);
1405

C
Chris Wilson 已提交
1406
out:
C
Chris Wilson 已提交
1407
	i915_gem_object_unpin_pages(shadow_batch_obj);
C
Chris Wilson 已提交
1408
	return vma;
1409
}
1410

1411 1412 1413 1414
static int
execbuf_submit(struct i915_execbuffer_params *params,
	       struct drm_i915_gem_execbuffer2 *args,
	       struct list_head *vmas)
1415
{
1416
	struct drm_i915_private *dev_priv = params->request->i915;
1417
	u64 exec_start, exec_len;
1418 1419
	int instp_mode;
	u32 instp_mask;
C
Chris Wilson 已提交
1420
	int ret;
1421

1422
	ret = i915_gem_execbuffer_move_to_gpu(params->request, vmas);
1423
	if (ret)
C
Chris Wilson 已提交
1424
		return ret;
1425

1426
	ret = i915_switch_context(params->request);
1427
	if (ret)
C
Chris Wilson 已提交
1428
		return ret;
1429 1430 1431 1432 1433 1434 1435

	instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
	instp_mask = I915_EXEC_CONSTANTS_MASK;
	switch (instp_mode) {
	case I915_EXEC_CONSTANTS_REL_GENERAL:
	case I915_EXEC_CONSTANTS_ABSOLUTE:
	case I915_EXEC_CONSTANTS_REL_SURFACE:
1436
		if (instp_mode != 0 && params->engine->id != RCS) {
1437
			DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
C
Chris Wilson 已提交
1438
			return -EINVAL;
1439 1440 1441
		}

		if (instp_mode != dev_priv->relative_constants_mode) {
1442
			if (INTEL_INFO(dev_priv)->gen < 4) {
1443
				DRM_DEBUG("no rel constants on pre-gen4\n");
C
Chris Wilson 已提交
1444
				return -EINVAL;
1445 1446
			}

1447
			if (INTEL_INFO(dev_priv)->gen > 5 &&
1448 1449
			    instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
				DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
C
Chris Wilson 已提交
1450
				return -EINVAL;
1451 1452 1453
			}

			/* The HW changed the meaning on this bit on gen6 */
1454
			if (INTEL_INFO(dev_priv)->gen >= 6)
1455 1456 1457 1458 1459
				instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
		}
		break;
	default:
		DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
C
Chris Wilson 已提交
1460
		return -EINVAL;
1461 1462
	}

1463
	if (params->engine->id == RCS &&
C
Chris Wilson 已提交
1464
	    instp_mode != dev_priv->relative_constants_mode) {
1465
		struct intel_ring *ring = params->request->ring;
1466

1467
		ret = intel_ring_begin(params->request, 4);
1468
		if (ret)
C
Chris Wilson 已提交
1469
			return ret;
1470

1471 1472 1473 1474 1475
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit_reg(ring, INSTPM);
		intel_ring_emit(ring, instp_mask << 16 | instp_mode);
		intel_ring_advance(ring);
1476 1477 1478 1479 1480

		dev_priv->relative_constants_mode = instp_mode;
	}

	if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1481
		ret = i915_reset_gen7_sol_offsets(params->request);
1482
		if (ret)
C
Chris Wilson 已提交
1483
			return ret;
1484 1485
	}

1486
	exec_len   = args->batch_len;
1487
	exec_start = params->batch->node.start +
1488 1489
		     params->args_batch_start_offset;

1490
	if (exec_len == 0)
1491
		exec_len = params->batch->size - params->args_batch_start_offset;
1492

1493 1494 1495
	ret = params->engine->emit_bb_start(params->request,
					    exec_start, exec_len,
					    params->dispatch_flags);
C
Chris Wilson 已提交
1496 1497
	if (ret)
		return ret;
1498

1499
	trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
1500

1501
	i915_gem_execbuffer_move_to_active(vmas, params->request);
1502

C
Chris Wilson 已提交
1503
	return 0;
1504 1505
}

1506 1507
/**
 * Find one BSD ring to dispatch the corresponding BSD command.
1508
 * The engine index is returned.
1509
 */
1510
static unsigned int
1511 1512
gen8_dispatch_bsd_engine(struct drm_i915_private *dev_priv,
			 struct drm_file *file)
1513 1514 1515
{
	struct drm_i915_file_private *file_priv = file->driver_priv;

1516
	/* Check whether the file_priv has already selected one ring. */
1517 1518 1519
	if ((int)file_priv->bsd_engine < 0)
		file_priv->bsd_engine = atomic_fetch_xor(1,
			 &dev_priv->mm.bsd_engine_dispatch_index);
1520

1521
	return file_priv->bsd_engine;
1522 1523
}

1524 1525
#define I915_USER_RINGS (4)

1526
static const enum intel_engine_id user_ring_map[I915_USER_RINGS + 1] = {
1527 1528 1529 1530 1531 1532 1533
	[I915_EXEC_DEFAULT]	= RCS,
	[I915_EXEC_RENDER]	= RCS,
	[I915_EXEC_BLT]		= BCS,
	[I915_EXEC_BSD]		= VCS,
	[I915_EXEC_VEBOX]	= VECS
};

1534 1535 1536 1537
static struct intel_engine_cs *
eb_select_engine(struct drm_i915_private *dev_priv,
		 struct drm_file *file,
		 struct drm_i915_gem_execbuffer2 *args)
1538 1539
{
	unsigned int user_ring_id = args->flags & I915_EXEC_RING_MASK;
1540
	struct intel_engine_cs *engine;
1541 1542 1543

	if (user_ring_id > I915_USER_RINGS) {
		DRM_DEBUG("execbuf with unknown ring: %u\n", user_ring_id);
1544
		return NULL;
1545 1546 1547 1548 1549 1550
	}

	if ((user_ring_id != I915_EXEC_BSD) &&
	    ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
		DRM_DEBUG("execbuf with non bsd ring but with invalid "
			  "bsd dispatch flags: %d\n", (int)(args->flags));
1551
		return NULL;
1552 1553 1554 1555 1556 1557
	}

	if (user_ring_id == I915_EXEC_BSD && HAS_BSD2(dev_priv)) {
		unsigned int bsd_idx = args->flags & I915_EXEC_BSD_MASK;

		if (bsd_idx == I915_EXEC_BSD_DEFAULT) {
1558
			bsd_idx = gen8_dispatch_bsd_engine(dev_priv, file);
1559 1560
		} else if (bsd_idx >= I915_EXEC_BSD_RING1 &&
			   bsd_idx <= I915_EXEC_BSD_RING2) {
1561
			bsd_idx >>= I915_EXEC_BSD_SHIFT;
1562 1563 1564 1565
			bsd_idx--;
		} else {
			DRM_DEBUG("execbuf with unknown bsd ring: %u\n",
				  bsd_idx);
1566
			return NULL;
1567 1568
		}

1569
		engine = dev_priv->engine[_VCS(bsd_idx)];
1570
	} else {
1571
		engine = dev_priv->engine[user_ring_map[user_ring_id]];
1572 1573
	}

1574
	if (!engine) {
1575
		DRM_DEBUG("execbuf with invalid ring: %u\n", user_ring_id);
1576
		return NULL;
1577 1578
	}

1579
	return engine;
1580 1581
}

1582 1583 1584 1585
static int
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
		       struct drm_file *file,
		       struct drm_i915_gem_execbuffer2 *args,
1586
		       struct drm_i915_gem_exec_object2 *exec)
1587
{
1588 1589
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1590
	struct eb_vmas *eb;
1591
	struct drm_i915_gem_exec_object2 shadow_exec_entry;
1592
	struct intel_engine_cs *engine;
1593
	struct i915_gem_context *ctx;
1594
	struct i915_address_space *vm;
1595 1596
	struct i915_execbuffer_params params_master; /* XXX: will be removed later */
	struct i915_execbuffer_params *params = &params_master;
1597
	const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
1598
	u32 dispatch_flags;
1599 1600 1601
	struct dma_fence *in_fence = NULL;
	struct sync_file *out_fence = NULL;
	int out_fence_fd = -1;
1602
	int ret;
1603
	bool need_relocs;
1604

1605
	if (!i915_gem_check_execbuffer(args))
1606 1607
		return -EINVAL;

1608
	ret = validate_exec_list(dev, exec, args->buffer_count);
1609 1610 1611
	if (ret)
		return ret;

1612
	dispatch_flags = 0;
1613
	if (args->flags & I915_EXEC_SECURE) {
1614
		if (!drm_is_current_master(file) || !capable(CAP_SYS_ADMIN))
1615 1616
		    return -EPERM;

1617
		dispatch_flags |= I915_DISPATCH_SECURE;
1618
	}
1619
	if (args->flags & I915_EXEC_IS_PINNED)
1620
		dispatch_flags |= I915_DISPATCH_PINNED;
1621

1622 1623 1624
	engine = eb_select_engine(dev_priv, file, args);
	if (!engine)
		return -EINVAL;
1625 1626

	if (args->buffer_count < 1) {
1627
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1628 1629 1630
		return -EINVAL;
	}

1631
	if (args->flags & I915_EXEC_RESOURCE_STREAMER) {
1632
		if (!HAS_RESOURCE_STREAMER(dev_priv)) {
1633 1634 1635
			DRM_DEBUG("RS is only allowed for Haswell, Gen8 and above\n");
			return -EINVAL;
		}
1636
		if (engine->id != RCS) {
1637
			DRM_DEBUG("RS is not available on %s\n",
1638
				 engine->name);
1639 1640 1641 1642 1643 1644
			return -EINVAL;
		}

		dispatch_flags |= I915_DISPATCH_RS;
	}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	if (args->flags & I915_EXEC_FENCE_IN) {
		in_fence = sync_file_get_fence(lower_32_bits(args->rsvd2));
		if (!in_fence) {
			ret = -EINVAL;
			goto pre_mutex_err;
		}
	}

	if (args->flags & I915_EXEC_FENCE_OUT) {
		out_fence_fd = get_unused_fd_flags(O_CLOEXEC);
		if (out_fence_fd < 0) {
			ret = out_fence_fd;
			out_fence_fd = -1;
			goto pre_mutex_err;
		}
	}

1662 1663 1664 1665 1666 1667
	/* Take a local wakeref for preparing to dispatch the execbuf as
	 * we expect to access the hardware fairly frequently in the
	 * process. Upon first dispatch, we acquire another prolonged
	 * wakeref that we hold until the GPU has been idle for at least
	 * 100ms.
	 */
1668 1669
	intel_runtime_pm_get(dev_priv);

1670 1671 1672 1673
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto pre_mutex_err;

1674
	ctx = i915_gem_validate_context(dev, file, engine, ctx_id);
1675
	if (IS_ERR(ctx)) {
1676
		mutex_unlock(&dev->struct_mutex);
1677
		ret = PTR_ERR(ctx);
1678
		goto pre_mutex_err;
1679
	}
1680

1681
	i915_gem_context_get(ctx);
1682

1683 1684 1685
	if (ctx->ppgtt)
		vm = &ctx->ppgtt->base;
	else
1686
		vm = &ggtt->base;
1687

1688 1689
	memset(&params_master, 0x00, sizeof(params_master));

1690
	eb = eb_create(dev_priv, args);
1691
	if (eb == NULL) {
1692
		i915_gem_context_put(ctx);
1693 1694 1695 1696 1697
		mutex_unlock(&dev->struct_mutex);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

1698
	/* Look up object handles */
1699
	ret = eb_lookup_vmas(eb, exec, args, vm, file);
1700 1701
	if (ret)
		goto err;
1702

1703
	/* take note of the batch buffer before we might reorder the lists */
1704
	params->batch = eb_get_batch(eb);
1705

1706
	/* Move the objects en-masse into the GTT, evicting if necessary. */
1707
	need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
1708 1709
	ret = i915_gem_execbuffer_reserve(engine, &eb->vmas, ctx,
					  &need_relocs);
1710 1711 1712 1713
	if (ret)
		goto err;

	/* The objects are in their final locations, apply the relocations. */
1714
	if (need_relocs)
B
Ben Widawsky 已提交
1715
		ret = i915_gem_execbuffer_relocate(eb);
1716 1717
	if (ret) {
		if (ret == -EFAULT) {
1718 1719
			ret = i915_gem_execbuffer_relocate_slow(dev, args, file,
								engine,
1720
								eb, exec, ctx);
1721 1722 1723 1724 1725 1726 1727
			BUG_ON(!mutex_is_locked(&dev->struct_mutex));
		}
		if (ret)
			goto err;
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
1728
	if (params->batch->obj->base.pending_write_domain) {
1729
		DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
1730 1731 1732
		ret = -EINVAL;
		goto err;
	}
1733 1734 1735 1736 1737 1738
	if (args->batch_start_offset > params->batch->size ||
	    args->batch_len > params->batch->size - args->batch_start_offset) {
		DRM_DEBUG("Attempting to use out-of-bounds batch\n");
		ret = -EINVAL;
		goto err;
	}
1739

1740
	params->args_batch_start_offset = args->batch_start_offset;
1741
	if (engine->needs_cmd_parser && args->batch_len) {
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
		struct i915_vma *vma;

		vma = i915_gem_execbuffer_parse(engine, &shadow_exec_entry,
						params->batch->obj,
						eb,
						args->batch_start_offset,
						args->batch_len,
						drm_is_current_master(file));
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1752 1753
			goto err;
		}
1754

1755
		if (vma) {
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
			/*
			 * Batch parsed and accepted:
			 *
			 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
			 * bit from MI_BATCH_BUFFER_START commands issued in
			 * the dispatch_execbuffer implementations. We
			 * specifically don't want that set on batches the
			 * command parser has accepted.
			 */
			dispatch_flags |= I915_DISPATCH_SECURE;
1766
			params->args_batch_start_offset = 0;
1767
			params->batch = vma;
1768
		}
1769 1770
	}

1771
	params->batch->obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1772

1773 1774
	/* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
	 * batch" bit. Hence we need to pin secure batches into the global gtt.
B
Ben Widawsky 已提交
1775
	 * hsw should have this fixed, but bdw mucks it up again. */
1776
	if (dispatch_flags & I915_DISPATCH_SECURE) {
1777
		struct drm_i915_gem_object *obj = params->batch->obj;
C
Chris Wilson 已提交
1778
		struct i915_vma *vma;
1779

1780 1781 1782 1783 1784 1785
		/*
		 * So on first glance it looks freaky that we pin the batch here
		 * outside of the reservation loop. But:
		 * - The batch is already pinned into the relevant ppgtt, so we
		 *   already have the backing storage fully allocated.
		 * - No other BO uses the global gtt (well contexts, but meh),
1786
		 *   so we don't really have issues with multiple objects not
1787 1788 1789
		 *   fitting due to fragmentation.
		 * So this is actually safe.
		 */
C
Chris Wilson 已提交
1790 1791 1792
		vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, 0);
		if (IS_ERR(vma)) {
			ret = PTR_ERR(vma);
1793
			goto err;
C
Chris Wilson 已提交
1794
		}
1795

C
Chris Wilson 已提交
1796
		params->batch = vma;
1797
	}
1798

1799
	/* Allocate a request for this batch buffer nice and early. */
1800 1801 1802
	params->request = i915_gem_request_alloc(engine, ctx);
	if (IS_ERR(params->request)) {
		ret = PTR_ERR(params->request);
1803
		goto err_batch_unpin;
1804
	}
1805

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
	if (in_fence) {
		ret = i915_gem_request_await_dma_fence(params->request,
						       in_fence);
		if (ret < 0)
			goto err_request;
	}

	if (out_fence_fd != -1) {
		out_fence = sync_file_create(&params->request->fence);
		if (!out_fence) {
			ret = -ENOMEM;
			goto err_request;
		}
	}

1821 1822 1823 1824 1825 1826
	/* Whilst this request exists, batch_obj will be on the
	 * active_list, and so will hold the active reference. Only when this
	 * request is retired will the the batch_obj be moved onto the
	 * inactive_list and lose its active reference. Hence we do not need
	 * to explicitly hold another reference here.
	 */
C
Chris Wilson 已提交
1827
	params->request->batch = params->batch;
1828

1829
	ret = i915_gem_request_add_to_client(params->request, file);
1830
	if (ret)
1831
		goto err_request;
1832

1833 1834 1835 1836 1837 1838 1839 1840
	/*
	 * Save assorted stuff away to pass through to *_submission().
	 * NB: This data should be 'persistent' and not local as it will
	 * kept around beyond the duration of the IOCTL once the GPU
	 * scheduler arrives.
	 */
	params->dev                     = dev;
	params->file                    = file;
1841
	params->engine                    = engine;
1842 1843 1844
	params->dispatch_flags          = dispatch_flags;
	params->ctx                     = ctx;

1845
	ret = execbuf_submit(params, args, &eb->vmas);
1846
err_request:
1847
	__i915_add_request(params->request, ret == 0);
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
	if (out_fence) {
		if (ret == 0) {
			fd_install(out_fence_fd, out_fence->file);
			args->rsvd2 &= GENMASK_ULL(0, 31); /* keep in-fence */
			args->rsvd2 |= (u64)out_fence_fd << 32;
			out_fence_fd = -1;
		} else {
			fput(out_fence->file);
		}
	}
1858

1859
err_batch_unpin:
1860 1861 1862 1863 1864 1865
	/*
	 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
	 * batch vma for correctness. For less ugly and less fragility this
	 * needs to be adjusted to also track the ggtt batch vma properly as
	 * active.
	 */
1866
	if (dispatch_flags & I915_DISPATCH_SECURE)
1867
		i915_vma_unpin(params->batch);
1868
err:
1869
	/* the request owns the ref now */
1870
	i915_gem_context_put(ctx);
1871
	eb_destroy(eb);
1872 1873 1874 1875

	mutex_unlock(&dev->struct_mutex);

pre_mutex_err:
1876 1877 1878
	/* intel_gpu_busy should also get a ref, so it will free when the device
	 * is really idle. */
	intel_runtime_pm_put(dev_priv);
1879 1880 1881
	if (out_fence_fd != -1)
		put_unused_fd(out_fence_fd);
	dma_fence_put(in_fence);
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
	return ret;
}

/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

	if (args->buffer_count < 1) {
1900
		DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
1901 1902 1903 1904 1905 1906 1907
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
1908
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1909 1910 1911 1912 1913 1914
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
1915
			     u64_to_user_ptr(args->buffers_ptr),
1916 1917
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
1918
		DRM_DEBUG("copy %d exec entries failed %d\n",
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
1931
		if (INTEL_GEN(to_i915(dev)) < 4)
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
	exec2.flags = I915_EXEC_RENDER;
1946
	i915_execbuffer2_set_context_id(exec2, 0);
1947

1948
	ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1949
	if (!ret) {
1950
		struct drm_i915_gem_exec_object __user *user_exec_list =
1951
			u64_to_user_ptr(args->buffers_ptr);
1952

1953
		/* Copy the new buffer offsets back to the user's exec list. */
1954
		for (i = 0; i < args->buffer_count; i++) {
1955 1956
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user (%d)\n",
					  args->buffer_count, ret);
				break;
			}
1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

1983 1984
	if (args->buffer_count < 1 ||
	    args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
1985
		DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
1986 1987 1988
		return -EINVAL;
	}

1989 1990 1991
	exec2_list = drm_malloc_gfp(args->buffer_count,
				    sizeof(*exec2_list),
				    GFP_TEMPORARY);
1992
	if (exec2_list == NULL) {
1993
		DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
1994 1995 1996 1997
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
1998
			     u64_to_user_ptr(args->buffers_ptr),
1999 2000
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
2001
		DRM_DEBUG("copy %d exec entries failed %d\n",
2002 2003 2004 2005 2006
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

2007
	ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
2008 2009
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
2010
		struct drm_i915_gem_exec_object2 __user *user_exec_list =
2011
				   u64_to_user_ptr(args->buffers_ptr);
2012 2013 2014
		int i;

		for (i = 0; i < args->buffer_count; i++) {
2015 2016
			exec2_list[i].offset =
				gen8_canonical_addr(exec2_list[i].offset);
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
			ret = __copy_to_user(&user_exec_list[i].offset,
					     &exec2_list[i].offset,
					     sizeof(user_exec_list[i].offset));
			if (ret) {
				ret = -EFAULT;
				DRM_DEBUG("failed to copy %d exec entries "
					  "back to user\n",
					  args->buffer_count);
				break;
			}
2027 2028 2029 2030 2031 2032
		}
	}

	drm_free_large(exec2_list);
	return ret;
}